bcmsysport.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  49. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  50. */
  51. #define BCM_SYSPORT_INTR_L2(which) \
  52. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  53. u32 mask) \
  54. { \
  55. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  56. priv->irq##which##_mask &= ~(mask); \
  57. } \
  58. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  59. u32 mask) \
  60. { \
  61. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  62. priv->irq##which##_mask |= (mask); \
  63. } \
  64. BCM_SYSPORT_INTR_L2(0)
  65. BCM_SYSPORT_INTR_L2(1)
  66. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  67. * nanoseconds), so keep the check for 64-bits explicit here to save
  68. * one register write per-packet on 32-bits platforms.
  69. */
  70. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  75. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  76. d + DESC_ADDR_HI_STATUS_LEN);
  77. #endif
  78. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  79. }
  80. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  81. struct dma_desc *desc,
  82. unsigned int port)
  83. {
  84. /* Ports are latched, so write upper address first */
  85. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  86. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  87. }
  88. /* Ethtool operations */
  89. static int bcm_sysport_set_settings(struct net_device *dev,
  90. struct ethtool_cmd *cmd)
  91. {
  92. struct bcm_sysport_priv *priv = netdev_priv(dev);
  93. if (!netif_running(dev))
  94. return -EINVAL;
  95. return phy_ethtool_sset(priv->phydev, cmd);
  96. }
  97. static int bcm_sysport_get_settings(struct net_device *dev,
  98. struct ethtool_cmd *cmd)
  99. {
  100. struct bcm_sysport_priv *priv = netdev_priv(dev);
  101. if (!netif_running(dev))
  102. return -EINVAL;
  103. return phy_ethtool_gset(priv->phydev, cmd);
  104. }
  105. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  106. netdev_features_t wanted)
  107. {
  108. struct bcm_sysport_priv *priv = netdev_priv(dev);
  109. u32 reg;
  110. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  111. reg = rxchk_readl(priv, RXCHK_CONTROL);
  112. if (priv->rx_chk_en)
  113. reg |= RXCHK_EN;
  114. else
  115. reg &= ~RXCHK_EN;
  116. /* If UniMAC forwards CRC, we need to skip over it to get
  117. * a valid CHK bit to be set in the per-packet status word
  118. */
  119. if (priv->rx_chk_en && priv->crc_fwd)
  120. reg |= RXCHK_SKIP_FCS;
  121. else
  122. reg &= ~RXCHK_SKIP_FCS;
  123. /* If Broadcom tags are enabled (e.g: using a switch), make
  124. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  125. * tag after the Ethernet MAC Source Address.
  126. */
  127. if (netdev_uses_dsa(dev))
  128. reg |= RXCHK_BRCM_TAG_EN;
  129. else
  130. reg &= ~RXCHK_BRCM_TAG_EN;
  131. rxchk_writel(priv, reg, RXCHK_CONTROL);
  132. return 0;
  133. }
  134. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  135. netdev_features_t wanted)
  136. {
  137. struct bcm_sysport_priv *priv = netdev_priv(dev);
  138. u32 reg;
  139. /* Hardware transmit checksum requires us to enable the Transmit status
  140. * block prepended to the packet contents
  141. */
  142. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  143. reg = tdma_readl(priv, TDMA_CONTROL);
  144. if (priv->tsb_en)
  145. reg |= TSB_EN;
  146. else
  147. reg &= ~TSB_EN;
  148. tdma_writel(priv, reg, TDMA_CONTROL);
  149. return 0;
  150. }
  151. static int bcm_sysport_set_features(struct net_device *dev,
  152. netdev_features_t features)
  153. {
  154. netdev_features_t changed = features ^ dev->features;
  155. netdev_features_t wanted = dev->wanted_features;
  156. int ret = 0;
  157. if (changed & NETIF_F_RXCSUM)
  158. ret = bcm_sysport_set_rx_csum(dev, wanted);
  159. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  160. ret = bcm_sysport_set_tx_csum(dev, wanted);
  161. return ret;
  162. }
  163. /* Hardware counters must be kept in sync because the order/offset
  164. * is important here (order in structure declaration = order in hardware)
  165. */
  166. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  167. /* general stats */
  168. STAT_NETDEV(rx_packets),
  169. STAT_NETDEV(tx_packets),
  170. STAT_NETDEV(rx_bytes),
  171. STAT_NETDEV(tx_bytes),
  172. STAT_NETDEV(rx_errors),
  173. STAT_NETDEV(tx_errors),
  174. STAT_NETDEV(rx_dropped),
  175. STAT_NETDEV(tx_dropped),
  176. STAT_NETDEV(multicast),
  177. /* UniMAC RSV counters */
  178. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  179. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  180. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  181. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  182. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  183. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  184. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  185. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  186. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  187. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  188. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  189. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  190. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  191. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  192. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  193. STAT_MIB_RX("rx_control", mib.rx.cf),
  194. STAT_MIB_RX("rx_pause", mib.rx.pf),
  195. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  196. STAT_MIB_RX("rx_align", mib.rx.aln),
  197. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  198. STAT_MIB_RX("rx_code", mib.rx.cde),
  199. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  200. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  201. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  202. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  203. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  204. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  205. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  206. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  207. /* UniMAC TSV counters */
  208. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  209. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  210. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  211. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  212. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  213. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  214. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  215. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  216. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  217. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  218. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  219. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  220. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  221. STAT_MIB_TX("tx_pause", mib.tx.pf),
  222. STAT_MIB_TX("tx_control", mib.tx.cf),
  223. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  224. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  225. STAT_MIB_TX("tx_defer", mib.tx.drf),
  226. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  227. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  228. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  229. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  230. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  231. STAT_MIB_TX("tx_frags", mib.tx.frg),
  232. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  233. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  234. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  235. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  236. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  237. /* UniMAC RUNT counters */
  238. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  239. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  240. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  241. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  242. /* RXCHK misc statistics */
  243. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  244. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  245. RXCHK_OTHER_DISC_CNTR),
  246. /* RBUF misc statistics */
  247. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  248. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  249. STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  250. STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
  251. STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
  252. };
  253. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  254. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  255. struct ethtool_drvinfo *info)
  256. {
  257. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  258. strlcpy(info->version, "0.1", sizeof(info->version));
  259. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  260. info->n_stats = BCM_SYSPORT_STATS_LEN;
  261. }
  262. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  263. {
  264. struct bcm_sysport_priv *priv = netdev_priv(dev);
  265. return priv->msg_enable;
  266. }
  267. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  268. {
  269. struct bcm_sysport_priv *priv = netdev_priv(dev);
  270. priv->msg_enable = enable;
  271. }
  272. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  273. {
  274. switch (string_set) {
  275. case ETH_SS_STATS:
  276. return BCM_SYSPORT_STATS_LEN;
  277. default:
  278. return -EOPNOTSUPP;
  279. }
  280. }
  281. static void bcm_sysport_get_strings(struct net_device *dev,
  282. u32 stringset, u8 *data)
  283. {
  284. int i;
  285. switch (stringset) {
  286. case ETH_SS_STATS:
  287. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  288. memcpy(data + i * ETH_GSTRING_LEN,
  289. bcm_sysport_gstrings_stats[i].stat_string,
  290. ETH_GSTRING_LEN);
  291. }
  292. break;
  293. default:
  294. break;
  295. }
  296. }
  297. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  298. {
  299. int i, j = 0;
  300. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  301. const struct bcm_sysport_stats *s;
  302. u8 offset = 0;
  303. u32 val = 0;
  304. char *p;
  305. s = &bcm_sysport_gstrings_stats[i];
  306. switch (s->type) {
  307. case BCM_SYSPORT_STAT_NETDEV:
  308. case BCM_SYSPORT_STAT_SOFT:
  309. continue;
  310. case BCM_SYSPORT_STAT_MIB_RX:
  311. case BCM_SYSPORT_STAT_MIB_TX:
  312. case BCM_SYSPORT_STAT_RUNT:
  313. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  314. offset = UMAC_MIB_STAT_OFFSET;
  315. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  316. break;
  317. case BCM_SYSPORT_STAT_RXCHK:
  318. val = rxchk_readl(priv, s->reg_offset);
  319. if (val == ~0)
  320. rxchk_writel(priv, 0, s->reg_offset);
  321. break;
  322. case BCM_SYSPORT_STAT_RBUF:
  323. val = rbuf_readl(priv, s->reg_offset);
  324. if (val == ~0)
  325. rbuf_writel(priv, 0, s->reg_offset);
  326. break;
  327. }
  328. j += s->stat_sizeof;
  329. p = (char *)priv + s->stat_offset;
  330. *(u32 *)p = val;
  331. }
  332. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  333. }
  334. static void bcm_sysport_get_stats(struct net_device *dev,
  335. struct ethtool_stats *stats, u64 *data)
  336. {
  337. struct bcm_sysport_priv *priv = netdev_priv(dev);
  338. int i;
  339. if (netif_running(dev))
  340. bcm_sysport_update_mib_counters(priv);
  341. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  342. const struct bcm_sysport_stats *s;
  343. char *p;
  344. s = &bcm_sysport_gstrings_stats[i];
  345. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  346. p = (char *)&dev->stats;
  347. else
  348. p = (char *)priv;
  349. p += s->stat_offset;
  350. data[i] = *(u32 *)p;
  351. }
  352. }
  353. static void bcm_sysport_get_wol(struct net_device *dev,
  354. struct ethtool_wolinfo *wol)
  355. {
  356. struct bcm_sysport_priv *priv = netdev_priv(dev);
  357. u32 reg;
  358. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  359. wol->wolopts = priv->wolopts;
  360. if (!(priv->wolopts & WAKE_MAGICSECURE))
  361. return;
  362. /* Return the programmed SecureOn password */
  363. reg = umac_readl(priv, UMAC_PSW_MS);
  364. put_unaligned_be16(reg, &wol->sopass[0]);
  365. reg = umac_readl(priv, UMAC_PSW_LS);
  366. put_unaligned_be32(reg, &wol->sopass[2]);
  367. }
  368. static int bcm_sysport_set_wol(struct net_device *dev,
  369. struct ethtool_wolinfo *wol)
  370. {
  371. struct bcm_sysport_priv *priv = netdev_priv(dev);
  372. struct device *kdev = &priv->pdev->dev;
  373. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  374. if (!device_can_wakeup(kdev))
  375. return -ENOTSUPP;
  376. if (wol->wolopts & ~supported)
  377. return -EINVAL;
  378. /* Program the SecureOn password */
  379. if (wol->wolopts & WAKE_MAGICSECURE) {
  380. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  381. UMAC_PSW_MS);
  382. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  383. UMAC_PSW_LS);
  384. }
  385. /* Flag the device and relevant IRQ as wakeup capable */
  386. if (wol->wolopts) {
  387. device_set_wakeup_enable(kdev, 1);
  388. if (priv->wol_irq_disabled)
  389. enable_irq_wake(priv->wol_irq);
  390. priv->wol_irq_disabled = 0;
  391. } else {
  392. device_set_wakeup_enable(kdev, 0);
  393. /* Avoid unbalanced disable_irq_wake calls */
  394. if (!priv->wol_irq_disabled)
  395. disable_irq_wake(priv->wol_irq);
  396. priv->wol_irq_disabled = 1;
  397. }
  398. priv->wolopts = wol->wolopts;
  399. return 0;
  400. }
  401. static int bcm_sysport_get_coalesce(struct net_device *dev,
  402. struct ethtool_coalesce *ec)
  403. {
  404. struct bcm_sysport_priv *priv = netdev_priv(dev);
  405. u32 reg;
  406. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
  407. ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
  408. ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
  409. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  410. ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
  411. ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
  412. return 0;
  413. }
  414. static int bcm_sysport_set_coalesce(struct net_device *dev,
  415. struct ethtool_coalesce *ec)
  416. {
  417. struct bcm_sysport_priv *priv = netdev_priv(dev);
  418. unsigned int i;
  419. u32 reg;
  420. /* Base system clock is 125Mhz, DMA timeout is this reference clock
  421. * divided by 1024, which yield roughly 8.192 us, our maximum value has
  422. * to fit in the RING_TIMEOUT_MASK (16 bits).
  423. */
  424. if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
  425. ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
  426. ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
  427. ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
  428. return -EINVAL;
  429. if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
  430. (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
  431. return -EINVAL;
  432. for (i = 0; i < dev->num_tx_queues; i++) {
  433. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
  434. reg &= ~(RING_INTR_THRESH_MASK |
  435. RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
  436. reg |= ec->tx_max_coalesced_frames;
  437. reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
  438. RING_TIMEOUT_SHIFT;
  439. tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
  440. }
  441. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  442. reg &= ~(RDMA_INTR_THRESH_MASK |
  443. RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
  444. reg |= ec->rx_max_coalesced_frames;
  445. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
  446. RDMA_TIMEOUT_SHIFT;
  447. rdma_writel(priv, reg, RDMA_MBDONE_INTR);
  448. return 0;
  449. }
  450. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  451. {
  452. dev_kfree_skb_any(cb->skb);
  453. cb->skb = NULL;
  454. dma_unmap_addr_set(cb, dma_addr, 0);
  455. }
  456. static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  457. struct bcm_sysport_cb *cb)
  458. {
  459. struct device *kdev = &priv->pdev->dev;
  460. struct net_device *ndev = priv->netdev;
  461. struct sk_buff *skb, *rx_skb;
  462. dma_addr_t mapping;
  463. /* Allocate a new SKB for a new packet */
  464. skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  465. if (!skb) {
  466. priv->mib.alloc_rx_buff_failed++;
  467. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  468. return NULL;
  469. }
  470. mapping = dma_map_single(kdev, skb->data,
  471. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  472. if (dma_mapping_error(kdev, mapping)) {
  473. priv->mib.rx_dma_failed++;
  474. dev_kfree_skb_any(skb);
  475. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  476. return NULL;
  477. }
  478. /* Grab the current SKB on the ring */
  479. rx_skb = cb->skb;
  480. if (likely(rx_skb))
  481. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  482. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  483. /* Put the new SKB on the ring */
  484. cb->skb = skb;
  485. dma_unmap_addr_set(cb, dma_addr, mapping);
  486. dma_desc_set_addr(priv, cb->bd_addr, mapping);
  487. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  488. /* Return the current SKB to the caller */
  489. return rx_skb;
  490. }
  491. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  492. {
  493. struct bcm_sysport_cb *cb;
  494. struct sk_buff *skb;
  495. unsigned int i;
  496. for (i = 0; i < priv->num_rx_bds; i++) {
  497. cb = &priv->rx_cbs[i];
  498. skb = bcm_sysport_rx_refill(priv, cb);
  499. if (skb)
  500. dev_kfree_skb(skb);
  501. if (!cb->skb)
  502. return -ENOMEM;
  503. }
  504. return 0;
  505. }
  506. /* Poll the hardware for up to budget packets to process */
  507. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  508. unsigned int budget)
  509. {
  510. struct net_device *ndev = priv->netdev;
  511. unsigned int processed = 0, to_process;
  512. struct bcm_sysport_cb *cb;
  513. struct sk_buff *skb;
  514. unsigned int p_index;
  515. u16 len, status;
  516. struct bcm_rsb *rsb;
  517. /* Determine how much we should process since last call */
  518. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  519. p_index &= RDMA_PROD_INDEX_MASK;
  520. if (p_index < priv->rx_c_index)
  521. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  522. priv->rx_c_index + p_index;
  523. else
  524. to_process = p_index - priv->rx_c_index;
  525. netif_dbg(priv, rx_status, ndev,
  526. "p_index=%d rx_c_index=%d to_process=%d\n",
  527. p_index, priv->rx_c_index, to_process);
  528. while ((processed < to_process) && (processed < budget)) {
  529. cb = &priv->rx_cbs[priv->rx_read_ptr];
  530. skb = bcm_sysport_rx_refill(priv, cb);
  531. /* We do not have a backing SKB, so we do not a corresponding
  532. * DMA mapping for this incoming packet since
  533. * bcm_sysport_rx_refill always either has both skb and mapping
  534. * or none.
  535. */
  536. if (unlikely(!skb)) {
  537. netif_err(priv, rx_err, ndev, "out of memory!\n");
  538. ndev->stats.rx_dropped++;
  539. ndev->stats.rx_errors++;
  540. goto next;
  541. }
  542. /* Extract the Receive Status Block prepended */
  543. rsb = (struct bcm_rsb *)skb->data;
  544. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  545. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  546. DESC_STATUS_MASK;
  547. netif_dbg(priv, rx_status, ndev,
  548. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  549. p_index, priv->rx_c_index, priv->rx_read_ptr,
  550. len, status);
  551. if (unlikely(len > RX_BUF_LENGTH)) {
  552. netif_err(priv, rx_status, ndev, "oversized packet\n");
  553. ndev->stats.rx_length_errors++;
  554. ndev->stats.rx_errors++;
  555. dev_kfree_skb_any(skb);
  556. goto next;
  557. }
  558. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  559. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  560. ndev->stats.rx_dropped++;
  561. ndev->stats.rx_errors++;
  562. dev_kfree_skb_any(skb);
  563. goto next;
  564. }
  565. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  566. netif_err(priv, rx_err, ndev, "error packet\n");
  567. if (status & RX_STATUS_OVFLOW)
  568. ndev->stats.rx_over_errors++;
  569. ndev->stats.rx_dropped++;
  570. ndev->stats.rx_errors++;
  571. dev_kfree_skb_any(skb);
  572. goto next;
  573. }
  574. skb_put(skb, len);
  575. /* Hardware validated our checksum */
  576. if (likely(status & DESC_L4_CSUM))
  577. skb->ip_summed = CHECKSUM_UNNECESSARY;
  578. /* Hardware pre-pends packets with 2bytes before Ethernet
  579. * header plus we have the Receive Status Block, strip off all
  580. * of this from the SKB.
  581. */
  582. skb_pull(skb, sizeof(*rsb) + 2);
  583. len -= (sizeof(*rsb) + 2);
  584. /* UniMAC may forward CRC */
  585. if (priv->crc_fwd) {
  586. skb_trim(skb, len - ETH_FCS_LEN);
  587. len -= ETH_FCS_LEN;
  588. }
  589. skb->protocol = eth_type_trans(skb, ndev);
  590. ndev->stats.rx_packets++;
  591. ndev->stats.rx_bytes += len;
  592. napi_gro_receive(&priv->napi, skb);
  593. next:
  594. processed++;
  595. priv->rx_read_ptr++;
  596. if (priv->rx_read_ptr == priv->num_rx_bds)
  597. priv->rx_read_ptr = 0;
  598. }
  599. return processed;
  600. }
  601. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  602. struct bcm_sysport_cb *cb,
  603. unsigned int *bytes_compl,
  604. unsigned int *pkts_compl)
  605. {
  606. struct device *kdev = &priv->pdev->dev;
  607. struct net_device *ndev = priv->netdev;
  608. if (cb->skb) {
  609. ndev->stats.tx_bytes += cb->skb->len;
  610. *bytes_compl += cb->skb->len;
  611. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  612. dma_unmap_len(cb, dma_len),
  613. DMA_TO_DEVICE);
  614. ndev->stats.tx_packets++;
  615. (*pkts_compl)++;
  616. bcm_sysport_free_cb(cb);
  617. /* SKB fragment */
  618. } else if (dma_unmap_addr(cb, dma_addr)) {
  619. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  620. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  621. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  622. dma_unmap_addr_set(cb, dma_addr, 0);
  623. }
  624. }
  625. /* Reclaim queued SKBs for transmission completion, lockless version */
  626. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  627. struct bcm_sysport_tx_ring *ring)
  628. {
  629. struct net_device *ndev = priv->netdev;
  630. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  631. unsigned int pkts_compl = 0, bytes_compl = 0;
  632. struct bcm_sysport_cb *cb;
  633. struct netdev_queue *txq;
  634. u32 hw_ind;
  635. txq = netdev_get_tx_queue(ndev, ring->index);
  636. /* Compute how many descriptors have been processed since last call */
  637. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  638. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  639. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  640. last_c_index = ring->c_index;
  641. num_tx_cbs = ring->size;
  642. c_index &= (num_tx_cbs - 1);
  643. if (c_index >= last_c_index)
  644. last_tx_cn = c_index - last_c_index;
  645. else
  646. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  647. netif_dbg(priv, tx_done, ndev,
  648. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  649. ring->index, c_index, last_tx_cn, last_c_index);
  650. while (last_tx_cn-- > 0) {
  651. cb = ring->cbs + last_c_index;
  652. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  653. ring->desc_count++;
  654. last_c_index++;
  655. last_c_index &= (num_tx_cbs - 1);
  656. }
  657. ring->c_index = c_index;
  658. if (netif_tx_queue_stopped(txq) && pkts_compl)
  659. netif_tx_wake_queue(txq);
  660. netif_dbg(priv, tx_done, ndev,
  661. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  662. ring->index, ring->c_index, pkts_compl, bytes_compl);
  663. return pkts_compl;
  664. }
  665. /* Locked version of the per-ring TX reclaim routine */
  666. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  667. struct bcm_sysport_tx_ring *ring)
  668. {
  669. unsigned int released;
  670. unsigned long flags;
  671. spin_lock_irqsave(&ring->lock, flags);
  672. released = __bcm_sysport_tx_reclaim(priv, ring);
  673. spin_unlock_irqrestore(&ring->lock, flags);
  674. return released;
  675. }
  676. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  677. {
  678. struct bcm_sysport_tx_ring *ring =
  679. container_of(napi, struct bcm_sysport_tx_ring, napi);
  680. unsigned int work_done = 0;
  681. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  682. if (work_done == 0) {
  683. napi_complete(napi);
  684. /* re-enable TX interrupt */
  685. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  686. return 0;
  687. }
  688. return budget;
  689. }
  690. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  691. {
  692. unsigned int q;
  693. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  694. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  695. }
  696. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  697. {
  698. struct bcm_sysport_priv *priv =
  699. container_of(napi, struct bcm_sysport_priv, napi);
  700. unsigned int work_done = 0;
  701. work_done = bcm_sysport_desc_rx(priv, budget);
  702. priv->rx_c_index += work_done;
  703. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  704. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  705. if (work_done < budget) {
  706. napi_complete(napi);
  707. /* re-enable RX interrupts */
  708. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  709. }
  710. return work_done;
  711. }
  712. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  713. {
  714. u32 reg;
  715. /* Stop monitoring MPD interrupt */
  716. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  717. /* Clear the MagicPacket detection logic */
  718. reg = umac_readl(priv, UMAC_MPD_CTRL);
  719. reg &= ~MPD_EN;
  720. umac_writel(priv, reg, UMAC_MPD_CTRL);
  721. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  722. }
  723. /* RX and misc interrupt routine */
  724. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  725. {
  726. struct net_device *dev = dev_id;
  727. struct bcm_sysport_priv *priv = netdev_priv(dev);
  728. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  729. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  730. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  731. if (unlikely(priv->irq0_stat == 0)) {
  732. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  733. return IRQ_NONE;
  734. }
  735. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  736. if (likely(napi_schedule_prep(&priv->napi))) {
  737. /* disable RX interrupts */
  738. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  739. __napi_schedule(&priv->napi);
  740. }
  741. }
  742. /* TX ring is full, perform a full reclaim since we do not know
  743. * which one would trigger this interrupt
  744. */
  745. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  746. bcm_sysport_tx_reclaim_all(priv);
  747. if (priv->irq0_stat & INTRL2_0_MPD) {
  748. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  749. bcm_sysport_resume_from_wol(priv);
  750. }
  751. return IRQ_HANDLED;
  752. }
  753. /* TX interrupt service routine */
  754. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  755. {
  756. struct net_device *dev = dev_id;
  757. struct bcm_sysport_priv *priv = netdev_priv(dev);
  758. struct bcm_sysport_tx_ring *txr;
  759. unsigned int ring;
  760. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  761. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  762. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  763. if (unlikely(priv->irq1_stat == 0)) {
  764. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  765. return IRQ_NONE;
  766. }
  767. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  768. if (!(priv->irq1_stat & BIT(ring)))
  769. continue;
  770. txr = &priv->tx_rings[ring];
  771. if (likely(napi_schedule_prep(&txr->napi))) {
  772. intrl2_1_mask_set(priv, BIT(ring));
  773. __napi_schedule(&txr->napi);
  774. }
  775. }
  776. return IRQ_HANDLED;
  777. }
  778. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  779. {
  780. struct bcm_sysport_priv *priv = dev_id;
  781. pm_wakeup_event(&priv->pdev->dev, 0);
  782. return IRQ_HANDLED;
  783. }
  784. #ifdef CONFIG_NET_POLL_CONTROLLER
  785. static void bcm_sysport_poll_controller(struct net_device *dev)
  786. {
  787. struct bcm_sysport_priv *priv = netdev_priv(dev);
  788. disable_irq(priv->irq0);
  789. bcm_sysport_rx_isr(priv->irq0, priv);
  790. enable_irq(priv->irq0);
  791. disable_irq(priv->irq1);
  792. bcm_sysport_tx_isr(priv->irq1, priv);
  793. enable_irq(priv->irq1);
  794. }
  795. #endif
  796. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  797. struct net_device *dev)
  798. {
  799. struct sk_buff *nskb;
  800. struct bcm_tsb *tsb;
  801. u32 csum_info;
  802. u8 ip_proto;
  803. u16 csum_start;
  804. u16 ip_ver;
  805. /* Re-allocate SKB if needed */
  806. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  807. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  808. dev_kfree_skb(skb);
  809. if (!nskb) {
  810. dev->stats.tx_errors++;
  811. dev->stats.tx_dropped++;
  812. return NULL;
  813. }
  814. skb = nskb;
  815. }
  816. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  817. /* Zero-out TSB by default */
  818. memset(tsb, 0, sizeof(*tsb));
  819. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  820. ip_ver = htons(skb->protocol);
  821. switch (ip_ver) {
  822. case ETH_P_IP:
  823. ip_proto = ip_hdr(skb)->protocol;
  824. break;
  825. case ETH_P_IPV6:
  826. ip_proto = ipv6_hdr(skb)->nexthdr;
  827. break;
  828. default:
  829. return skb;
  830. }
  831. /* Get the checksum offset and the L4 (transport) offset */
  832. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  833. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  834. csum_info |= (csum_start << L4_PTR_SHIFT);
  835. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  836. csum_info |= L4_LENGTH_VALID;
  837. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  838. csum_info |= L4_UDP;
  839. } else {
  840. csum_info = 0;
  841. }
  842. tsb->l4_ptr_dest_map = csum_info;
  843. }
  844. return skb;
  845. }
  846. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  847. struct net_device *dev)
  848. {
  849. struct bcm_sysport_priv *priv = netdev_priv(dev);
  850. struct device *kdev = &priv->pdev->dev;
  851. struct bcm_sysport_tx_ring *ring;
  852. struct bcm_sysport_cb *cb;
  853. struct netdev_queue *txq;
  854. struct dma_desc *desc;
  855. unsigned int skb_len;
  856. unsigned long flags;
  857. dma_addr_t mapping;
  858. u32 len_status;
  859. u16 queue;
  860. int ret;
  861. queue = skb_get_queue_mapping(skb);
  862. txq = netdev_get_tx_queue(dev, queue);
  863. ring = &priv->tx_rings[queue];
  864. /* lock against tx reclaim in BH context and TX ring full interrupt */
  865. spin_lock_irqsave(&ring->lock, flags);
  866. if (unlikely(ring->desc_count == 0)) {
  867. netif_tx_stop_queue(txq);
  868. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  869. ret = NETDEV_TX_BUSY;
  870. goto out;
  871. }
  872. /* Insert TSB and checksum infos */
  873. if (priv->tsb_en) {
  874. skb = bcm_sysport_insert_tsb(skb, dev);
  875. if (!skb) {
  876. ret = NETDEV_TX_OK;
  877. goto out;
  878. }
  879. }
  880. /* The Ethernet switch we are interfaced with needs packets to be at
  881. * least 64 bytes (including FCS) otherwise they will be discarded when
  882. * they enter the switch port logic. When Broadcom tags are enabled, we
  883. * need to make sure that packets are at least 68 bytes
  884. * (including FCS and tag) because the length verification is done after
  885. * the Broadcom tag is stripped off the ingress packet.
  886. */
  887. if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  888. ret = NETDEV_TX_OK;
  889. goto out;
  890. }
  891. skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
  892. ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
  893. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  894. if (dma_mapping_error(kdev, mapping)) {
  895. priv->mib.tx_dma_failed++;
  896. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  897. skb->data, skb_len);
  898. ret = NETDEV_TX_OK;
  899. goto out;
  900. }
  901. /* Remember the SKB for future freeing */
  902. cb = &ring->cbs[ring->curr_desc];
  903. cb->skb = skb;
  904. dma_unmap_addr_set(cb, dma_addr, mapping);
  905. dma_unmap_len_set(cb, dma_len, skb_len);
  906. /* Fetch a descriptor entry from our pool */
  907. desc = ring->desc_cpu;
  908. desc->addr_lo = lower_32_bits(mapping);
  909. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  910. len_status |= (skb_len << DESC_LEN_SHIFT);
  911. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  912. DESC_STATUS_SHIFT;
  913. if (skb->ip_summed == CHECKSUM_PARTIAL)
  914. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  915. ring->curr_desc++;
  916. if (ring->curr_desc == ring->size)
  917. ring->curr_desc = 0;
  918. ring->desc_count--;
  919. /* Ensure write completion of the descriptor status/length
  920. * in DRAM before the System Port WRITE_PORT register latches
  921. * the value
  922. */
  923. wmb();
  924. desc->addr_status_len = len_status;
  925. wmb();
  926. /* Write this descriptor address to the RING write port */
  927. tdma_port_write_desc_addr(priv, desc, ring->index);
  928. /* Check ring space and update SW control flow */
  929. if (ring->desc_count == 0)
  930. netif_tx_stop_queue(txq);
  931. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  932. ring->index, ring->desc_count, ring->curr_desc);
  933. ret = NETDEV_TX_OK;
  934. out:
  935. spin_unlock_irqrestore(&ring->lock, flags);
  936. return ret;
  937. }
  938. static void bcm_sysport_tx_timeout(struct net_device *dev)
  939. {
  940. netdev_warn(dev, "transmit timeout!\n");
  941. dev->trans_start = jiffies;
  942. dev->stats.tx_errors++;
  943. netif_tx_wake_all_queues(dev);
  944. }
  945. /* phylib adjust link callback */
  946. static void bcm_sysport_adj_link(struct net_device *dev)
  947. {
  948. struct bcm_sysport_priv *priv = netdev_priv(dev);
  949. struct phy_device *phydev = priv->phydev;
  950. unsigned int changed = 0;
  951. u32 cmd_bits = 0, reg;
  952. if (priv->old_link != phydev->link) {
  953. changed = 1;
  954. priv->old_link = phydev->link;
  955. }
  956. if (priv->old_duplex != phydev->duplex) {
  957. changed = 1;
  958. priv->old_duplex = phydev->duplex;
  959. }
  960. switch (phydev->speed) {
  961. case SPEED_2500:
  962. cmd_bits = CMD_SPEED_2500;
  963. break;
  964. case SPEED_1000:
  965. cmd_bits = CMD_SPEED_1000;
  966. break;
  967. case SPEED_100:
  968. cmd_bits = CMD_SPEED_100;
  969. break;
  970. case SPEED_10:
  971. cmd_bits = CMD_SPEED_10;
  972. break;
  973. default:
  974. break;
  975. }
  976. cmd_bits <<= CMD_SPEED_SHIFT;
  977. if (phydev->duplex == DUPLEX_HALF)
  978. cmd_bits |= CMD_HD_EN;
  979. if (priv->old_pause != phydev->pause) {
  980. changed = 1;
  981. priv->old_pause = phydev->pause;
  982. }
  983. if (!phydev->pause)
  984. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  985. if (!changed)
  986. return;
  987. if (phydev->link) {
  988. reg = umac_readl(priv, UMAC_CMD);
  989. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  990. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  991. CMD_TX_PAUSE_IGNORE);
  992. reg |= cmd_bits;
  993. umac_writel(priv, reg, UMAC_CMD);
  994. }
  995. phy_print_status(priv->phydev);
  996. }
  997. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  998. unsigned int index)
  999. {
  1000. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1001. struct device *kdev = &priv->pdev->dev;
  1002. size_t size;
  1003. void *p;
  1004. u32 reg;
  1005. /* Simple descriptors partitioning for now */
  1006. size = 256;
  1007. /* We just need one DMA descriptor which is DMA-able, since writing to
  1008. * the port will allocate a new descriptor in its internal linked-list
  1009. */
  1010. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  1011. GFP_KERNEL);
  1012. if (!p) {
  1013. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  1014. return -ENOMEM;
  1015. }
  1016. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  1017. if (!ring->cbs) {
  1018. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1019. return -ENOMEM;
  1020. }
  1021. /* Initialize SW view of the ring */
  1022. spin_lock_init(&ring->lock);
  1023. ring->priv = priv;
  1024. netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  1025. ring->index = index;
  1026. ring->size = size;
  1027. ring->alloc_size = ring->size;
  1028. ring->desc_cpu = p;
  1029. ring->desc_count = ring->size;
  1030. ring->curr_desc = 0;
  1031. /* Initialize HW ring */
  1032. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  1033. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  1034. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  1035. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  1036. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  1037. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  1038. /* Program the number of descriptors as MAX_THRESHOLD and half of
  1039. * its size for the hysteresis trigger
  1040. */
  1041. tdma_writel(priv, ring->size |
  1042. 1 << RING_HYST_THRESH_SHIFT,
  1043. TDMA_DESC_RING_MAX_HYST(index));
  1044. /* Enable the ring queue in the arbiter */
  1045. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  1046. reg |= (1 << index);
  1047. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  1048. napi_enable(&ring->napi);
  1049. netif_dbg(priv, hw, priv->netdev,
  1050. "TDMA cfg, size=%d, desc_cpu=%p\n",
  1051. ring->size, ring->desc_cpu);
  1052. return 0;
  1053. }
  1054. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  1055. unsigned int index)
  1056. {
  1057. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1058. struct device *kdev = &priv->pdev->dev;
  1059. u32 reg;
  1060. /* Caller should stop the TDMA engine */
  1061. reg = tdma_readl(priv, TDMA_STATUS);
  1062. if (!(reg & TDMA_DISABLED))
  1063. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  1064. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  1065. * fail, so by checking this pointer we know whether the TX ring was
  1066. * fully initialized or not.
  1067. */
  1068. if (!ring->cbs)
  1069. return;
  1070. napi_disable(&ring->napi);
  1071. netif_napi_del(&ring->napi);
  1072. bcm_sysport_tx_reclaim(priv, ring);
  1073. kfree(ring->cbs);
  1074. ring->cbs = NULL;
  1075. if (ring->desc_dma) {
  1076. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1077. ring->desc_cpu, ring->desc_dma);
  1078. ring->desc_dma = 0;
  1079. }
  1080. ring->size = 0;
  1081. ring->alloc_size = 0;
  1082. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1083. }
  1084. /* RDMA helper */
  1085. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1086. unsigned int enable)
  1087. {
  1088. unsigned int timeout = 1000;
  1089. u32 reg;
  1090. reg = rdma_readl(priv, RDMA_CONTROL);
  1091. if (enable)
  1092. reg |= RDMA_EN;
  1093. else
  1094. reg &= ~RDMA_EN;
  1095. rdma_writel(priv, reg, RDMA_CONTROL);
  1096. /* Poll for RMDA disabling completion */
  1097. do {
  1098. reg = rdma_readl(priv, RDMA_STATUS);
  1099. if (!!(reg & RDMA_DISABLED) == !enable)
  1100. return 0;
  1101. usleep_range(1000, 2000);
  1102. } while (timeout-- > 0);
  1103. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1104. return -ETIMEDOUT;
  1105. }
  1106. /* TDMA helper */
  1107. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1108. unsigned int enable)
  1109. {
  1110. unsigned int timeout = 1000;
  1111. u32 reg;
  1112. reg = tdma_readl(priv, TDMA_CONTROL);
  1113. if (enable)
  1114. reg |= TDMA_EN;
  1115. else
  1116. reg &= ~TDMA_EN;
  1117. tdma_writel(priv, reg, TDMA_CONTROL);
  1118. /* Poll for TMDA disabling completion */
  1119. do {
  1120. reg = tdma_readl(priv, TDMA_STATUS);
  1121. if (!!(reg & TDMA_DISABLED) == !enable)
  1122. return 0;
  1123. usleep_range(1000, 2000);
  1124. } while (timeout-- > 0);
  1125. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1126. return -ETIMEDOUT;
  1127. }
  1128. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1129. {
  1130. struct bcm_sysport_cb *cb;
  1131. u32 reg;
  1132. int ret;
  1133. int i;
  1134. /* Initialize SW view of the RX ring */
  1135. priv->num_rx_bds = NUM_RX_DESC;
  1136. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1137. priv->rx_c_index = 0;
  1138. priv->rx_read_ptr = 0;
  1139. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1140. GFP_KERNEL);
  1141. if (!priv->rx_cbs) {
  1142. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1143. return -ENOMEM;
  1144. }
  1145. for (i = 0; i < priv->num_rx_bds; i++) {
  1146. cb = priv->rx_cbs + i;
  1147. cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
  1148. }
  1149. ret = bcm_sysport_alloc_rx_bufs(priv);
  1150. if (ret) {
  1151. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1152. return ret;
  1153. }
  1154. /* Initialize HW, ensure RDMA is disabled */
  1155. reg = rdma_readl(priv, RDMA_STATUS);
  1156. if (!(reg & RDMA_DISABLED))
  1157. rdma_enable_set(priv, 0);
  1158. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1159. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1160. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1161. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1162. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1163. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1164. /* Operate the queue in ring mode */
  1165. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1166. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1167. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1168. rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
  1169. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1170. netif_dbg(priv, hw, priv->netdev,
  1171. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1172. priv->num_rx_bds, priv->rx_bds);
  1173. return 0;
  1174. }
  1175. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1176. {
  1177. struct bcm_sysport_cb *cb;
  1178. unsigned int i;
  1179. u32 reg;
  1180. /* Caller should ensure RDMA is disabled */
  1181. reg = rdma_readl(priv, RDMA_STATUS);
  1182. if (!(reg & RDMA_DISABLED))
  1183. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1184. for (i = 0; i < priv->num_rx_bds; i++) {
  1185. cb = &priv->rx_cbs[i];
  1186. if (dma_unmap_addr(cb, dma_addr))
  1187. dma_unmap_single(&priv->pdev->dev,
  1188. dma_unmap_addr(cb, dma_addr),
  1189. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1190. bcm_sysport_free_cb(cb);
  1191. }
  1192. kfree(priv->rx_cbs);
  1193. priv->rx_cbs = NULL;
  1194. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1195. }
  1196. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1197. {
  1198. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1199. u32 reg;
  1200. reg = umac_readl(priv, UMAC_CMD);
  1201. if (dev->flags & IFF_PROMISC)
  1202. reg |= CMD_PROMISC;
  1203. else
  1204. reg &= ~CMD_PROMISC;
  1205. umac_writel(priv, reg, UMAC_CMD);
  1206. /* No support for ALLMULTI */
  1207. if (dev->flags & IFF_ALLMULTI)
  1208. return;
  1209. }
  1210. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1211. u32 mask, unsigned int enable)
  1212. {
  1213. u32 reg;
  1214. reg = umac_readl(priv, UMAC_CMD);
  1215. if (enable)
  1216. reg |= mask;
  1217. else
  1218. reg &= ~mask;
  1219. umac_writel(priv, reg, UMAC_CMD);
  1220. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1221. * to be processed (1 msec).
  1222. */
  1223. if (enable == 0)
  1224. usleep_range(1000, 2000);
  1225. }
  1226. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1227. {
  1228. u32 reg;
  1229. reg = umac_readl(priv, UMAC_CMD);
  1230. reg |= CMD_SW_RESET;
  1231. umac_writel(priv, reg, UMAC_CMD);
  1232. udelay(10);
  1233. reg = umac_readl(priv, UMAC_CMD);
  1234. reg &= ~CMD_SW_RESET;
  1235. umac_writel(priv, reg, UMAC_CMD);
  1236. }
  1237. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1238. unsigned char *addr)
  1239. {
  1240. umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1241. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1242. umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1243. }
  1244. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1245. {
  1246. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1247. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1248. mdelay(1);
  1249. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1250. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1251. }
  1252. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1253. {
  1254. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1255. struct sockaddr *addr = p;
  1256. if (!is_valid_ether_addr(addr->sa_data))
  1257. return -EINVAL;
  1258. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1259. /* interface is disabled, changes to MAC will be reflected on next
  1260. * open call
  1261. */
  1262. if (!netif_running(dev))
  1263. return 0;
  1264. umac_set_hw_addr(priv, dev->dev_addr);
  1265. return 0;
  1266. }
  1267. static void bcm_sysport_netif_start(struct net_device *dev)
  1268. {
  1269. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1270. /* Enable NAPI */
  1271. napi_enable(&priv->napi);
  1272. /* Enable RX interrupt and TX ring full interrupt */
  1273. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1274. phy_start(priv->phydev);
  1275. /* Enable TX interrupts for the 32 TXQs */
  1276. intrl2_1_mask_clear(priv, 0xffffffff);
  1277. /* Last call before we start the real business */
  1278. netif_tx_start_all_queues(dev);
  1279. }
  1280. static void rbuf_init(struct bcm_sysport_priv *priv)
  1281. {
  1282. u32 reg;
  1283. reg = rbuf_readl(priv, RBUF_CONTROL);
  1284. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1285. rbuf_writel(priv, reg, RBUF_CONTROL);
  1286. }
  1287. static int bcm_sysport_open(struct net_device *dev)
  1288. {
  1289. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1290. unsigned int i;
  1291. int ret;
  1292. /* Reset UniMAC */
  1293. umac_reset(priv);
  1294. /* Flush TX and RX FIFOs at TOPCTRL level */
  1295. topctrl_flush(priv);
  1296. /* Disable the UniMAC RX/TX */
  1297. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1298. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1299. rbuf_init(priv);
  1300. /* Set maximum frame length */
  1301. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1302. /* Set MAC address */
  1303. umac_set_hw_addr(priv, dev->dev_addr);
  1304. /* Read CRC forward */
  1305. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1306. priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1307. 0, priv->phy_interface);
  1308. if (!priv->phydev) {
  1309. netdev_err(dev, "could not attach to PHY\n");
  1310. return -ENODEV;
  1311. }
  1312. /* Reset house keeping link status */
  1313. priv->old_duplex = -1;
  1314. priv->old_link = -1;
  1315. priv->old_pause = -1;
  1316. /* mask all interrupts and request them */
  1317. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1318. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1319. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1320. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1321. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1322. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1323. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1324. if (ret) {
  1325. netdev_err(dev, "failed to request RX interrupt\n");
  1326. goto out_phy_disconnect;
  1327. }
  1328. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
  1329. if (ret) {
  1330. netdev_err(dev, "failed to request TX interrupt\n");
  1331. goto out_free_irq0;
  1332. }
  1333. /* Initialize both hardware and software ring */
  1334. for (i = 0; i < dev->num_tx_queues; i++) {
  1335. ret = bcm_sysport_init_tx_ring(priv, i);
  1336. if (ret) {
  1337. netdev_err(dev, "failed to initialize TX ring %d\n",
  1338. i);
  1339. goto out_free_tx_ring;
  1340. }
  1341. }
  1342. /* Initialize linked-list */
  1343. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1344. /* Initialize RX ring */
  1345. ret = bcm_sysport_init_rx_ring(priv);
  1346. if (ret) {
  1347. netdev_err(dev, "failed to initialize RX ring\n");
  1348. goto out_free_rx_ring;
  1349. }
  1350. /* Turn on RDMA */
  1351. ret = rdma_enable_set(priv, 1);
  1352. if (ret)
  1353. goto out_free_rx_ring;
  1354. /* Turn on TDMA */
  1355. ret = tdma_enable_set(priv, 1);
  1356. if (ret)
  1357. goto out_clear_rx_int;
  1358. /* Turn on UniMAC TX/RX */
  1359. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1360. bcm_sysport_netif_start(dev);
  1361. return 0;
  1362. out_clear_rx_int:
  1363. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1364. out_free_rx_ring:
  1365. bcm_sysport_fini_rx_ring(priv);
  1366. out_free_tx_ring:
  1367. for (i = 0; i < dev->num_tx_queues; i++)
  1368. bcm_sysport_fini_tx_ring(priv, i);
  1369. free_irq(priv->irq1, dev);
  1370. out_free_irq0:
  1371. free_irq(priv->irq0, dev);
  1372. out_phy_disconnect:
  1373. phy_disconnect(priv->phydev);
  1374. return ret;
  1375. }
  1376. static void bcm_sysport_netif_stop(struct net_device *dev)
  1377. {
  1378. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1379. /* stop all software from updating hardware */
  1380. netif_tx_stop_all_queues(dev);
  1381. napi_disable(&priv->napi);
  1382. phy_stop(priv->phydev);
  1383. /* mask all interrupts */
  1384. intrl2_0_mask_set(priv, 0xffffffff);
  1385. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1386. intrl2_1_mask_set(priv, 0xffffffff);
  1387. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1388. }
  1389. static int bcm_sysport_stop(struct net_device *dev)
  1390. {
  1391. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1392. unsigned int i;
  1393. int ret;
  1394. bcm_sysport_netif_stop(dev);
  1395. /* Disable UniMAC RX */
  1396. umac_enable_set(priv, CMD_RX_EN, 0);
  1397. ret = tdma_enable_set(priv, 0);
  1398. if (ret) {
  1399. netdev_err(dev, "timeout disabling RDMA\n");
  1400. return ret;
  1401. }
  1402. /* Wait for a maximum packet size to be drained */
  1403. usleep_range(2000, 3000);
  1404. ret = rdma_enable_set(priv, 0);
  1405. if (ret) {
  1406. netdev_err(dev, "timeout disabling TDMA\n");
  1407. return ret;
  1408. }
  1409. /* Disable UniMAC TX */
  1410. umac_enable_set(priv, CMD_TX_EN, 0);
  1411. /* Free RX/TX rings SW structures */
  1412. for (i = 0; i < dev->num_tx_queues; i++)
  1413. bcm_sysport_fini_tx_ring(priv, i);
  1414. bcm_sysport_fini_rx_ring(priv);
  1415. free_irq(priv->irq0, dev);
  1416. free_irq(priv->irq1, dev);
  1417. /* Disconnect from PHY */
  1418. phy_disconnect(priv->phydev);
  1419. return 0;
  1420. }
  1421. static struct ethtool_ops bcm_sysport_ethtool_ops = {
  1422. .get_settings = bcm_sysport_get_settings,
  1423. .set_settings = bcm_sysport_set_settings,
  1424. .get_drvinfo = bcm_sysport_get_drvinfo,
  1425. .get_msglevel = bcm_sysport_get_msglvl,
  1426. .set_msglevel = bcm_sysport_set_msglvl,
  1427. .get_link = ethtool_op_get_link,
  1428. .get_strings = bcm_sysport_get_strings,
  1429. .get_ethtool_stats = bcm_sysport_get_stats,
  1430. .get_sset_count = bcm_sysport_get_sset_count,
  1431. .get_wol = bcm_sysport_get_wol,
  1432. .set_wol = bcm_sysport_set_wol,
  1433. .get_coalesce = bcm_sysport_get_coalesce,
  1434. .set_coalesce = bcm_sysport_set_coalesce,
  1435. };
  1436. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1437. .ndo_start_xmit = bcm_sysport_xmit,
  1438. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1439. .ndo_open = bcm_sysport_open,
  1440. .ndo_stop = bcm_sysport_stop,
  1441. .ndo_set_features = bcm_sysport_set_features,
  1442. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1443. .ndo_set_mac_address = bcm_sysport_change_mac,
  1444. #ifdef CONFIG_NET_POLL_CONTROLLER
  1445. .ndo_poll_controller = bcm_sysport_poll_controller,
  1446. #endif
  1447. };
  1448. #define REV_FMT "v%2x.%02x"
  1449. static int bcm_sysport_probe(struct platform_device *pdev)
  1450. {
  1451. struct bcm_sysport_priv *priv;
  1452. struct device_node *dn;
  1453. struct net_device *dev;
  1454. const void *macaddr;
  1455. struct resource *r;
  1456. u32 txq, rxq;
  1457. int ret;
  1458. dn = pdev->dev.of_node;
  1459. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1460. /* Read the Transmit/Receive Queue properties */
  1461. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1462. txq = TDMA_NUM_RINGS;
  1463. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1464. rxq = 1;
  1465. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1466. if (!dev)
  1467. return -ENOMEM;
  1468. /* Initialize private members */
  1469. priv = netdev_priv(dev);
  1470. priv->irq0 = platform_get_irq(pdev, 0);
  1471. priv->irq1 = platform_get_irq(pdev, 1);
  1472. priv->wol_irq = platform_get_irq(pdev, 2);
  1473. if (priv->irq0 <= 0 || priv->irq1 <= 0) {
  1474. dev_err(&pdev->dev, "invalid interrupts\n");
  1475. ret = -EINVAL;
  1476. goto err;
  1477. }
  1478. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1479. if (IS_ERR(priv->base)) {
  1480. ret = PTR_ERR(priv->base);
  1481. goto err;
  1482. }
  1483. priv->netdev = dev;
  1484. priv->pdev = pdev;
  1485. priv->phy_interface = of_get_phy_mode(dn);
  1486. /* Default to GMII interface mode */
  1487. if (priv->phy_interface < 0)
  1488. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1489. /* In the case of a fixed PHY, the DT node associated
  1490. * to the PHY is the Ethernet MAC DT node.
  1491. */
  1492. if (of_phy_is_fixed_link(dn)) {
  1493. ret = of_phy_register_fixed_link(dn);
  1494. if (ret) {
  1495. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1496. goto err;
  1497. }
  1498. priv->phy_dn = dn;
  1499. }
  1500. /* Initialize netdevice members */
  1501. macaddr = of_get_mac_address(dn);
  1502. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1503. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1504. eth_hw_addr_random(dev);
  1505. } else {
  1506. ether_addr_copy(dev->dev_addr, macaddr);
  1507. }
  1508. SET_NETDEV_DEV(dev, &pdev->dev);
  1509. dev_set_drvdata(&pdev->dev, dev);
  1510. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1511. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1512. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1513. /* HW supported features, none enabled by default */
  1514. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1515. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1516. /* Request the WOL interrupt and advertise suspend if available */
  1517. priv->wol_irq_disabled = 1;
  1518. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1519. bcm_sysport_wol_isr, 0, dev->name, priv);
  1520. if (!ret)
  1521. device_set_wakeup_capable(&pdev->dev, 1);
  1522. /* Set the needed headroom once and for all */
  1523. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1524. dev->needed_headroom += sizeof(struct bcm_tsb);
  1525. /* libphy will adjust the link state accordingly */
  1526. netif_carrier_off(dev);
  1527. ret = register_netdev(dev);
  1528. if (ret) {
  1529. dev_err(&pdev->dev, "failed to register net_device\n");
  1530. goto err;
  1531. }
  1532. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1533. dev_info(&pdev->dev,
  1534. "Broadcom SYSTEMPORT" REV_FMT
  1535. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1536. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1537. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1538. return 0;
  1539. err:
  1540. free_netdev(dev);
  1541. return ret;
  1542. }
  1543. static int bcm_sysport_remove(struct platform_device *pdev)
  1544. {
  1545. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1546. /* Not much to do, ndo_close has been called
  1547. * and we use managed allocations
  1548. */
  1549. unregister_netdev(dev);
  1550. free_netdev(dev);
  1551. dev_set_drvdata(&pdev->dev, NULL);
  1552. return 0;
  1553. }
  1554. #ifdef CONFIG_PM_SLEEP
  1555. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1556. {
  1557. struct net_device *ndev = priv->netdev;
  1558. unsigned int timeout = 1000;
  1559. u32 reg;
  1560. /* Password has already been programmed */
  1561. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1562. reg |= MPD_EN;
  1563. reg &= ~PSW_EN;
  1564. if (priv->wolopts & WAKE_MAGICSECURE)
  1565. reg |= PSW_EN;
  1566. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1567. /* Make sure RBUF entered WoL mode as result */
  1568. do {
  1569. reg = rbuf_readl(priv, RBUF_STATUS);
  1570. if (reg & RBUF_WOL_MODE)
  1571. break;
  1572. udelay(10);
  1573. } while (timeout-- > 0);
  1574. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1575. if (!timeout) {
  1576. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1577. reg &= ~MPD_EN;
  1578. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1579. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1580. return -ETIMEDOUT;
  1581. }
  1582. /* UniMAC receive needs to be turned on */
  1583. umac_enable_set(priv, CMD_RX_EN, 1);
  1584. /* Enable the interrupt wake-up source */
  1585. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1586. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1587. return 0;
  1588. }
  1589. static int bcm_sysport_suspend(struct device *d)
  1590. {
  1591. struct net_device *dev = dev_get_drvdata(d);
  1592. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1593. unsigned int i;
  1594. int ret = 0;
  1595. u32 reg;
  1596. if (!netif_running(dev))
  1597. return 0;
  1598. bcm_sysport_netif_stop(dev);
  1599. phy_suspend(priv->phydev);
  1600. netif_device_detach(dev);
  1601. /* Disable UniMAC RX */
  1602. umac_enable_set(priv, CMD_RX_EN, 0);
  1603. ret = rdma_enable_set(priv, 0);
  1604. if (ret) {
  1605. netdev_err(dev, "RDMA timeout!\n");
  1606. return ret;
  1607. }
  1608. /* Disable RXCHK if enabled */
  1609. if (priv->rx_chk_en) {
  1610. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1611. reg &= ~RXCHK_EN;
  1612. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1613. }
  1614. /* Flush RX pipe */
  1615. if (!priv->wolopts)
  1616. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1617. ret = tdma_enable_set(priv, 0);
  1618. if (ret) {
  1619. netdev_err(dev, "TDMA timeout!\n");
  1620. return ret;
  1621. }
  1622. /* Wait for a packet boundary */
  1623. usleep_range(2000, 3000);
  1624. umac_enable_set(priv, CMD_TX_EN, 0);
  1625. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1626. /* Free RX/TX rings SW structures */
  1627. for (i = 0; i < dev->num_tx_queues; i++)
  1628. bcm_sysport_fini_tx_ring(priv, i);
  1629. bcm_sysport_fini_rx_ring(priv);
  1630. /* Get prepared for Wake-on-LAN */
  1631. if (device_may_wakeup(d) && priv->wolopts)
  1632. ret = bcm_sysport_suspend_to_wol(priv);
  1633. return ret;
  1634. }
  1635. static int bcm_sysport_resume(struct device *d)
  1636. {
  1637. struct net_device *dev = dev_get_drvdata(d);
  1638. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1639. unsigned int i;
  1640. u32 reg;
  1641. int ret;
  1642. if (!netif_running(dev))
  1643. return 0;
  1644. umac_reset(priv);
  1645. /* We may have been suspended and never received a WOL event that
  1646. * would turn off MPD detection, take care of that now
  1647. */
  1648. bcm_sysport_resume_from_wol(priv);
  1649. /* Initialize both hardware and software ring */
  1650. for (i = 0; i < dev->num_tx_queues; i++) {
  1651. ret = bcm_sysport_init_tx_ring(priv, i);
  1652. if (ret) {
  1653. netdev_err(dev, "failed to initialize TX ring %d\n",
  1654. i);
  1655. goto out_free_tx_rings;
  1656. }
  1657. }
  1658. /* Initialize linked-list */
  1659. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1660. /* Initialize RX ring */
  1661. ret = bcm_sysport_init_rx_ring(priv);
  1662. if (ret) {
  1663. netdev_err(dev, "failed to initialize RX ring\n");
  1664. goto out_free_rx_ring;
  1665. }
  1666. netif_device_attach(dev);
  1667. /* RX pipe enable */
  1668. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1669. ret = rdma_enable_set(priv, 1);
  1670. if (ret) {
  1671. netdev_err(dev, "failed to enable RDMA\n");
  1672. goto out_free_rx_ring;
  1673. }
  1674. /* Enable rxhck */
  1675. if (priv->rx_chk_en) {
  1676. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1677. reg |= RXCHK_EN;
  1678. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1679. }
  1680. rbuf_init(priv);
  1681. /* Set maximum frame length */
  1682. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1683. /* Set MAC address */
  1684. umac_set_hw_addr(priv, dev->dev_addr);
  1685. umac_enable_set(priv, CMD_RX_EN, 1);
  1686. /* TX pipe enable */
  1687. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1688. umac_enable_set(priv, CMD_TX_EN, 1);
  1689. ret = tdma_enable_set(priv, 1);
  1690. if (ret) {
  1691. netdev_err(dev, "TDMA timeout!\n");
  1692. goto out_free_rx_ring;
  1693. }
  1694. phy_resume(priv->phydev);
  1695. bcm_sysport_netif_start(dev);
  1696. return 0;
  1697. out_free_rx_ring:
  1698. bcm_sysport_fini_rx_ring(priv);
  1699. out_free_tx_rings:
  1700. for (i = 0; i < dev->num_tx_queues; i++)
  1701. bcm_sysport_fini_tx_ring(priv, i);
  1702. return ret;
  1703. }
  1704. #endif
  1705. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1706. bcm_sysport_suspend, bcm_sysport_resume);
  1707. static const struct of_device_id bcm_sysport_of_match[] = {
  1708. { .compatible = "brcm,systemport-v1.00" },
  1709. { .compatible = "brcm,systemport" },
  1710. { /* sentinel */ }
  1711. };
  1712. MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
  1713. static struct platform_driver bcm_sysport_driver = {
  1714. .probe = bcm_sysport_probe,
  1715. .remove = bcm_sysport_remove,
  1716. .driver = {
  1717. .name = "brcm-systemport",
  1718. .of_match_table = bcm_sysport_of_match,
  1719. .pm = &bcm_sysport_pm_ops,
  1720. },
  1721. };
  1722. module_platform_driver(bcm_sysport_driver);
  1723. MODULE_AUTHOR("Broadcom Corporation");
  1724. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1725. MODULE_ALIAS("platform:brcm-systemport");
  1726. MODULE_LICENSE("GPL");