mtk-sd.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mmc/card.h>
  30. #include <linux/mmc/core.h>
  31. #include <linux/mmc/host.h>
  32. #include <linux/mmc/mmc.h>
  33. #include <linux/mmc/sd.h>
  34. #include <linux/mmc/sdio.h>
  35. #define MAX_BD_NUM 1024
  36. /*--------------------------------------------------------------------------*/
  37. /* Common Definition */
  38. /*--------------------------------------------------------------------------*/
  39. #define MSDC_BUS_1BITS 0x0
  40. #define MSDC_BUS_4BITS 0x1
  41. #define MSDC_BUS_8BITS 0x2
  42. #define MSDC_BURST_64B 0x6
  43. /*--------------------------------------------------------------------------*/
  44. /* Register Offset */
  45. /*--------------------------------------------------------------------------*/
  46. #define MSDC_CFG 0x0
  47. #define MSDC_IOCON 0x04
  48. #define MSDC_PS 0x08
  49. #define MSDC_INT 0x0c
  50. #define MSDC_INTEN 0x10
  51. #define MSDC_FIFOCS 0x14
  52. #define SDC_CFG 0x30
  53. #define SDC_CMD 0x34
  54. #define SDC_ARG 0x38
  55. #define SDC_STS 0x3c
  56. #define SDC_RESP0 0x40
  57. #define SDC_RESP1 0x44
  58. #define SDC_RESP2 0x48
  59. #define SDC_RESP3 0x4c
  60. #define SDC_BLK_NUM 0x50
  61. #define SDC_ACMD_RESP 0x80
  62. #define MSDC_DMA_SA 0x90
  63. #define MSDC_DMA_CTRL 0x98
  64. #define MSDC_DMA_CFG 0x9c
  65. #define MSDC_PATCH_BIT 0xb0
  66. #define MSDC_PATCH_BIT1 0xb4
  67. #define MSDC_PAD_TUNE 0xec
  68. /*--------------------------------------------------------------------------*/
  69. /* Register Mask */
  70. /*--------------------------------------------------------------------------*/
  71. /* MSDC_CFG mask */
  72. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  73. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  74. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  75. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  76. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  77. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  78. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  79. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  80. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  81. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  82. /* MSDC_IOCON mask */
  83. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  84. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  85. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  86. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  87. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  88. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  89. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  90. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  91. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  92. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  93. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  94. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  95. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  96. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  97. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  98. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  99. /* MSDC_PS mask */
  100. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  101. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  102. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  103. #define MSDC_PS_DAT (0xff << 16) /* R */
  104. #define MSDC_PS_CMD (0x1 << 24) /* R */
  105. #define MSDC_PS_WP (0x1 << 31) /* R */
  106. /* MSDC_INT mask */
  107. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  108. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  109. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  110. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  111. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  112. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  113. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  114. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  115. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  116. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  117. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  118. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  119. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  120. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  121. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  122. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  123. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  124. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  125. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  126. /* MSDC_INTEN mask */
  127. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  128. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  129. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  130. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  131. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  132. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  133. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  134. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  135. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  136. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  137. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  138. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  139. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  140. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  141. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  142. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  143. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  144. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  145. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  146. /* MSDC_FIFOCS mask */
  147. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  148. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  149. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  150. /* SDC_CFG mask */
  151. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  152. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  153. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  154. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  155. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  156. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  157. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  158. /* SDC_STS mask */
  159. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  160. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  161. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  162. /* MSDC_DMA_CTRL mask */
  163. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  164. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  165. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  166. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  167. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  168. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  169. /* MSDC_DMA_CFG mask */
  170. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  171. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  172. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  173. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  174. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  175. /* MSDC_PATCH_BIT mask */
  176. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  177. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  178. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  179. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  180. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  181. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  182. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  183. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  184. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  185. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  186. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  187. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  188. #define REQ_CMD_EIO (0x1 << 0)
  189. #define REQ_CMD_TMO (0x1 << 1)
  190. #define REQ_DAT_ERR (0x1 << 2)
  191. #define REQ_STOP_EIO (0x1 << 3)
  192. #define REQ_STOP_TMO (0x1 << 4)
  193. #define REQ_CMD_BUSY (0x1 << 5)
  194. #define MSDC_PREPARE_FLAG (0x1 << 0)
  195. #define MSDC_ASYNC_FLAG (0x1 << 1)
  196. #define MSDC_MMAP_FLAG (0x1 << 2)
  197. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  198. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  199. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  200. /*--------------------------------------------------------------------------*/
  201. /* Descriptor Structure */
  202. /*--------------------------------------------------------------------------*/
  203. struct mt_gpdma_desc {
  204. u32 gpd_info;
  205. #define GPDMA_DESC_HWO (0x1 << 0)
  206. #define GPDMA_DESC_BDP (0x1 << 1)
  207. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  208. #define GPDMA_DESC_INT (0x1 << 16)
  209. u32 next;
  210. u32 ptr;
  211. u32 gpd_data_len;
  212. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  213. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  214. u32 arg;
  215. u32 blknum;
  216. u32 cmd;
  217. };
  218. struct mt_bdma_desc {
  219. u32 bd_info;
  220. #define BDMA_DESC_EOL (0x1 << 0)
  221. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  222. #define BDMA_DESC_BLKPAD (0x1 << 17)
  223. #define BDMA_DESC_DWPAD (0x1 << 18)
  224. u32 next;
  225. u32 ptr;
  226. u32 bd_data_len;
  227. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  228. };
  229. struct msdc_dma {
  230. struct scatterlist *sg; /* I/O scatter list */
  231. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  232. struct mt_bdma_desc *bd; /* pointer to bd array */
  233. dma_addr_t gpd_addr; /* the physical address of gpd array */
  234. dma_addr_t bd_addr; /* the physical address of bd array */
  235. };
  236. struct msdc_save_para {
  237. u32 msdc_cfg;
  238. u32 iocon;
  239. u32 sdc_cfg;
  240. u32 pad_tune;
  241. u32 patch_bit0;
  242. u32 patch_bit1;
  243. };
  244. struct msdc_host {
  245. struct device *dev;
  246. struct mmc_host *mmc; /* mmc structure */
  247. int cmd_rsp;
  248. spinlock_t lock;
  249. struct mmc_request *mrq;
  250. struct mmc_command *cmd;
  251. struct mmc_data *data;
  252. int error;
  253. void __iomem *base; /* host base address */
  254. struct msdc_dma dma; /* dma channel */
  255. u64 dma_mask;
  256. u32 timeout_ns; /* data timeout ns */
  257. u32 timeout_clks; /* data timeout clks */
  258. struct pinctrl *pinctrl;
  259. struct pinctrl_state *pins_default;
  260. struct pinctrl_state *pins_uhs;
  261. struct delayed_work req_timeout;
  262. int irq; /* host interrupt */
  263. struct clk *src_clk; /* msdc source clock */
  264. struct clk *h_clk; /* msdc h_clk */
  265. u32 mclk; /* mmc subsystem clock frequency */
  266. u32 src_clk_freq; /* source clock frequency */
  267. u32 sclk; /* SD/MS bus clock frequency */
  268. bool ddr;
  269. bool vqmmc_enabled;
  270. struct msdc_save_para save_para; /* used when gate HCLK */
  271. };
  272. static void sdr_set_bits(void __iomem *reg, u32 bs)
  273. {
  274. u32 val = readl(reg);
  275. val |= bs;
  276. writel(val, reg);
  277. }
  278. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  279. {
  280. u32 val = readl(reg);
  281. val &= ~bs;
  282. writel(val, reg);
  283. }
  284. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  285. {
  286. unsigned int tv = readl(reg);
  287. tv &= ~field;
  288. tv |= ((val) << (ffs((unsigned int)field) - 1));
  289. writel(tv, reg);
  290. }
  291. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  292. {
  293. unsigned int tv = readl(reg);
  294. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  295. }
  296. static void msdc_reset_hw(struct msdc_host *host)
  297. {
  298. u32 val;
  299. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  300. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  301. cpu_relax();
  302. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  303. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  304. cpu_relax();
  305. val = readl(host->base + MSDC_INT);
  306. writel(val, host->base + MSDC_INT);
  307. }
  308. static void msdc_cmd_next(struct msdc_host *host,
  309. struct mmc_request *mrq, struct mmc_command *cmd);
  310. static u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  311. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  312. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  313. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  314. {
  315. u32 i, sum = 0;
  316. for (i = 0; i < len; i++)
  317. sum += buf[i];
  318. return 0xff - (u8) sum;
  319. }
  320. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  321. struct mmc_data *data)
  322. {
  323. unsigned int j, dma_len;
  324. dma_addr_t dma_address;
  325. u32 dma_ctrl;
  326. struct scatterlist *sg;
  327. struct mt_gpdma_desc *gpd;
  328. struct mt_bdma_desc *bd;
  329. sg = data->sg;
  330. gpd = dma->gpd;
  331. bd = dma->bd;
  332. /* modify gpd */
  333. gpd->gpd_info |= GPDMA_DESC_HWO;
  334. gpd->gpd_info |= GPDMA_DESC_BDP;
  335. /* need to clear first. use these bits to calc checksum */
  336. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  337. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  338. /* modify bd */
  339. for_each_sg(data->sg, sg, data->sg_count, j) {
  340. dma_address = sg_dma_address(sg);
  341. dma_len = sg_dma_len(sg);
  342. /* init bd */
  343. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  344. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  345. bd[j].ptr = (u32)dma_address;
  346. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  347. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  348. if (j == data->sg_count - 1) /* the last bd */
  349. bd[j].bd_info |= BDMA_DESC_EOL;
  350. else
  351. bd[j].bd_info &= ~BDMA_DESC_EOL;
  352. /* checksume need to clear first */
  353. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  354. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  355. }
  356. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  357. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  358. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  359. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  360. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  361. writel((u32)dma->gpd_addr, host->base + MSDC_DMA_SA);
  362. }
  363. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  364. {
  365. struct mmc_data *data = mrq->data;
  366. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  367. bool read = (data->flags & MMC_DATA_READ) != 0;
  368. data->host_cookie |= MSDC_PREPARE_FLAG;
  369. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  370. read ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
  371. }
  372. }
  373. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  374. {
  375. struct mmc_data *data = mrq->data;
  376. if (data->host_cookie & MSDC_ASYNC_FLAG)
  377. return;
  378. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  379. bool read = (data->flags & MMC_DATA_READ) != 0;
  380. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  381. read ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
  382. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  383. }
  384. }
  385. /* clock control primitives */
  386. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  387. {
  388. u32 timeout, clk_ns;
  389. u32 mode = 0;
  390. host->timeout_ns = ns;
  391. host->timeout_clks = clks;
  392. if (host->sclk == 0) {
  393. timeout = 0;
  394. } else {
  395. clk_ns = 1000000000UL / host->sclk;
  396. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  397. /* in 1048576 sclk cycle unit */
  398. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  399. sdr_get_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD, &mode);
  400. /*DDR mode will double the clk cycles for data timeout */
  401. timeout = mode >= 2 ? timeout * 2 : timeout;
  402. timeout = timeout > 1 ? timeout - 1 : 0;
  403. timeout = timeout > 255 ? 255 : timeout;
  404. }
  405. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  406. }
  407. static void msdc_gate_clock(struct msdc_host *host)
  408. {
  409. clk_disable_unprepare(host->src_clk);
  410. clk_disable_unprepare(host->h_clk);
  411. }
  412. static void msdc_ungate_clock(struct msdc_host *host)
  413. {
  414. clk_prepare_enable(host->h_clk);
  415. clk_prepare_enable(host->src_clk);
  416. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  417. cpu_relax();
  418. }
  419. static void msdc_set_mclk(struct msdc_host *host, int ddr, u32 hz)
  420. {
  421. u32 mode;
  422. u32 flags;
  423. u32 div;
  424. u32 sclk;
  425. if (!hz) {
  426. dev_dbg(host->dev, "set mclk to 0\n");
  427. host->mclk = 0;
  428. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  429. return;
  430. }
  431. flags = readl(host->base + MSDC_INTEN);
  432. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  433. if (ddr) { /* may need to modify later */
  434. mode = 0x2; /* ddr mode and use divisor */
  435. if (hz >= (host->src_clk_freq >> 2)) {
  436. div = 0; /* mean div = 1/4 */
  437. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  438. } else {
  439. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  440. sclk = (host->src_clk_freq >> 2) / div;
  441. div = (div >> 1);
  442. }
  443. } else if (hz >= host->src_clk_freq) {
  444. mode = 0x1; /* no divisor */
  445. div = 0;
  446. sclk = host->src_clk_freq;
  447. } else {
  448. mode = 0x0; /* use divisor */
  449. if (hz >= (host->src_clk_freq >> 1)) {
  450. div = 0; /* mean div = 1/2 */
  451. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  452. } else {
  453. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  454. sclk = (host->src_clk_freq >> 2) / div;
  455. }
  456. }
  457. sdr_set_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  458. (mode << 8) | (div % 0xff));
  459. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  460. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  461. cpu_relax();
  462. host->sclk = sclk;
  463. host->mclk = hz;
  464. host->ddr = ddr;
  465. /* need because clk changed. */
  466. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  467. sdr_set_bits(host->base + MSDC_INTEN, flags);
  468. dev_dbg(host->dev, "sclk: %d, ddr: %d\n", host->sclk, ddr);
  469. }
  470. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  471. struct mmc_request *mrq, struct mmc_command *cmd)
  472. {
  473. u32 resp;
  474. switch (mmc_resp_type(cmd)) {
  475. /* Actually, R1, R5, R6, R7 are the same */
  476. case MMC_RSP_R1:
  477. resp = 0x1;
  478. break;
  479. case MMC_RSP_R1B:
  480. resp = 0x7;
  481. break;
  482. case MMC_RSP_R2:
  483. resp = 0x2;
  484. break;
  485. case MMC_RSP_R3:
  486. resp = 0x3;
  487. break;
  488. case MMC_RSP_NONE:
  489. default:
  490. resp = 0x0;
  491. break;
  492. }
  493. return resp;
  494. }
  495. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  496. struct mmc_request *mrq, struct mmc_command *cmd)
  497. {
  498. /* rawcmd :
  499. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  500. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  501. */
  502. u32 opcode = cmd->opcode;
  503. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  504. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  505. host->cmd_rsp = resp;
  506. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  507. opcode == MMC_STOP_TRANSMISSION)
  508. rawcmd |= (0x1 << 14);
  509. else if (opcode == SD_SWITCH_VOLTAGE)
  510. rawcmd |= (0x1 << 30);
  511. else if (opcode == SD_APP_SEND_SCR ||
  512. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  513. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  514. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  515. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  516. rawcmd |= (0x1 << 11);
  517. if (cmd->data) {
  518. struct mmc_data *data = cmd->data;
  519. if (mmc_op_multi(opcode)) {
  520. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  521. !(mrq->sbc->arg & 0xFFFF0000))
  522. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  523. }
  524. rawcmd |= ((data->blksz & 0xFFF) << 16);
  525. if (data->flags & MMC_DATA_WRITE)
  526. rawcmd |= (0x1 << 13);
  527. if (data->blocks > 1)
  528. rawcmd |= (0x2 << 11);
  529. else
  530. rawcmd |= (0x1 << 11);
  531. /* Always use dma mode */
  532. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  533. if (host->timeout_ns != data->timeout_ns ||
  534. host->timeout_clks != data->timeout_clks)
  535. msdc_set_timeout(host, data->timeout_ns,
  536. data->timeout_clks);
  537. writel(data->blocks, host->base + SDC_BLK_NUM);
  538. }
  539. return rawcmd;
  540. }
  541. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  542. struct mmc_command *cmd, struct mmc_data *data)
  543. {
  544. bool read;
  545. WARN_ON(host->data);
  546. host->data = data;
  547. read = data->flags & MMC_DATA_READ;
  548. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  549. msdc_dma_setup(host, &host->dma, data);
  550. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  551. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  552. dev_dbg(host->dev, "DMA start\n");
  553. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  554. __func__, cmd->opcode, data->blocks, read);
  555. }
  556. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  557. struct mmc_command *cmd)
  558. {
  559. u32 *rsp = cmd->resp;
  560. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  561. if (events & MSDC_INT_ACMDRDY) {
  562. cmd->error = 0;
  563. } else {
  564. msdc_reset_hw(host);
  565. if (events & MSDC_INT_ACMDCRCERR) {
  566. cmd->error = -EILSEQ;
  567. host->error |= REQ_STOP_EIO;
  568. } else if (events & MSDC_INT_ACMDTMO) {
  569. cmd->error = -ETIMEDOUT;
  570. host->error |= REQ_STOP_TMO;
  571. }
  572. dev_err(host->dev,
  573. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  574. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  575. }
  576. return cmd->error;
  577. }
  578. static void msdc_track_cmd_data(struct msdc_host *host,
  579. struct mmc_command *cmd, struct mmc_data *data)
  580. {
  581. if (host->error)
  582. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  583. __func__, cmd->opcode, cmd->arg, host->error);
  584. }
  585. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  586. {
  587. unsigned long flags;
  588. bool ret;
  589. ret = cancel_delayed_work(&host->req_timeout);
  590. if (!ret) {
  591. /* delay work already running */
  592. return;
  593. }
  594. spin_lock_irqsave(&host->lock, flags);
  595. host->mrq = NULL;
  596. spin_unlock_irqrestore(&host->lock, flags);
  597. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  598. if (mrq->data)
  599. msdc_unprepare_data(host, mrq);
  600. mmc_request_done(host->mmc, mrq);
  601. pm_runtime_mark_last_busy(host->dev);
  602. pm_runtime_put_autosuspend(host->dev);
  603. }
  604. /* returns true if command is fully handled; returns false otherwise */
  605. static bool msdc_cmd_done(struct msdc_host *host, int events,
  606. struct mmc_request *mrq, struct mmc_command *cmd)
  607. {
  608. bool done = false;
  609. bool sbc_error;
  610. unsigned long flags;
  611. u32 *rsp = cmd->resp;
  612. if (mrq->sbc && cmd == mrq->cmd &&
  613. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  614. | MSDC_INT_ACMDTMO)))
  615. msdc_auto_cmd_done(host, events, mrq->sbc);
  616. sbc_error = mrq->sbc && mrq->sbc->error;
  617. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  618. | MSDC_INT_RSPCRCERR
  619. | MSDC_INT_CMDTMO)))
  620. return done;
  621. spin_lock_irqsave(&host->lock, flags);
  622. done = !host->cmd;
  623. host->cmd = NULL;
  624. spin_unlock_irqrestore(&host->lock, flags);
  625. if (done)
  626. return true;
  627. sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_CMDRDY |
  628. MSDC_INTEN_RSPCRCERR | MSDC_INTEN_CMDTMO |
  629. MSDC_INTEN_ACMDRDY | MSDC_INTEN_ACMDCRCERR |
  630. MSDC_INTEN_ACMDTMO);
  631. writel(cmd->arg, host->base + SDC_ARG);
  632. if (cmd->flags & MMC_RSP_PRESENT) {
  633. if (cmd->flags & MMC_RSP_136) {
  634. rsp[0] = readl(host->base + SDC_RESP3);
  635. rsp[1] = readl(host->base + SDC_RESP2);
  636. rsp[2] = readl(host->base + SDC_RESP1);
  637. rsp[3] = readl(host->base + SDC_RESP0);
  638. } else {
  639. rsp[0] = readl(host->base + SDC_RESP0);
  640. }
  641. }
  642. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  643. msdc_reset_hw(host);
  644. if (events & MSDC_INT_RSPCRCERR) {
  645. cmd->error = -EILSEQ;
  646. host->error |= REQ_CMD_EIO;
  647. } else if (events & MSDC_INT_CMDTMO) {
  648. cmd->error = -ETIMEDOUT;
  649. host->error |= REQ_CMD_TMO;
  650. }
  651. }
  652. if (cmd->error)
  653. dev_dbg(host->dev,
  654. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  655. __func__, cmd->opcode, cmd->arg, rsp[0],
  656. cmd->error);
  657. msdc_cmd_next(host, mrq, cmd);
  658. return true;
  659. }
  660. /* It is the core layer's responsibility to ensure card status
  661. * is correct before issue a request. but host design do below
  662. * checks recommended.
  663. */
  664. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  665. struct mmc_request *mrq, struct mmc_command *cmd)
  666. {
  667. /* The max busy time we can endure is 20ms */
  668. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  669. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  670. time_before(jiffies, tmo))
  671. cpu_relax();
  672. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  673. dev_err(host->dev, "CMD bus busy detected\n");
  674. host->error |= REQ_CMD_BUSY;
  675. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  676. return false;
  677. }
  678. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  679. tmo = jiffies + msecs_to_jiffies(20);
  680. /* R1B or with data, should check SDCBUSY */
  681. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  682. time_before(jiffies, tmo))
  683. cpu_relax();
  684. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  685. dev_err(host->dev, "Controller busy detected\n");
  686. host->error |= REQ_CMD_BUSY;
  687. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  688. return false;
  689. }
  690. }
  691. return true;
  692. }
  693. static void msdc_start_command(struct msdc_host *host,
  694. struct mmc_request *mrq, struct mmc_command *cmd)
  695. {
  696. u32 rawcmd;
  697. WARN_ON(host->cmd);
  698. host->cmd = cmd;
  699. if (!msdc_cmd_is_ready(host, mrq, cmd))
  700. return;
  701. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  702. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  703. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  704. msdc_reset_hw(host);
  705. }
  706. cmd->error = 0;
  707. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  708. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  709. sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_CMDRDY |
  710. MSDC_INTEN_RSPCRCERR | MSDC_INTEN_CMDTMO |
  711. MSDC_INTEN_ACMDRDY | MSDC_INTEN_ACMDCRCERR |
  712. MSDC_INTEN_ACMDTMO);
  713. writel(cmd->arg, host->base + SDC_ARG);
  714. writel(rawcmd, host->base + SDC_CMD);
  715. }
  716. static void msdc_cmd_next(struct msdc_host *host,
  717. struct mmc_request *mrq, struct mmc_command *cmd)
  718. {
  719. if (cmd->error || (mrq->sbc && mrq->sbc->error))
  720. msdc_request_done(host, mrq);
  721. else if (cmd == mrq->sbc)
  722. msdc_start_command(host, mrq, mrq->cmd);
  723. else if (!cmd->data)
  724. msdc_request_done(host, mrq);
  725. else
  726. msdc_start_data(host, mrq, cmd, cmd->data);
  727. }
  728. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  729. {
  730. struct msdc_host *host = mmc_priv(mmc);
  731. host->error = 0;
  732. WARN_ON(host->mrq);
  733. host->mrq = mrq;
  734. pm_runtime_get_sync(host->dev);
  735. if (mrq->data)
  736. msdc_prepare_data(host, mrq);
  737. /* if SBC is required, we have HW option and SW option.
  738. * if HW option is enabled, and SBC does not have "special" flags,
  739. * use HW option, otherwise use SW option
  740. */
  741. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  742. (mrq->sbc->arg & 0xFFFF0000)))
  743. msdc_start_command(host, mrq, mrq->sbc);
  744. else
  745. msdc_start_command(host, mrq, mrq->cmd);
  746. }
  747. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  748. bool is_first_req)
  749. {
  750. struct msdc_host *host = mmc_priv(mmc);
  751. struct mmc_data *data = mrq->data;
  752. if (!data)
  753. return;
  754. msdc_prepare_data(host, mrq);
  755. data->host_cookie |= MSDC_ASYNC_FLAG;
  756. }
  757. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  758. int err)
  759. {
  760. struct msdc_host *host = mmc_priv(mmc);
  761. struct mmc_data *data;
  762. data = mrq->data;
  763. if (!data)
  764. return;
  765. if (data->host_cookie) {
  766. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  767. msdc_unprepare_data(host, mrq);
  768. }
  769. }
  770. static void msdc_data_xfer_next(struct msdc_host *host,
  771. struct mmc_request *mrq, struct mmc_data *data)
  772. {
  773. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  774. (!data->bytes_xfered || !mrq->sbc))
  775. msdc_start_command(host, mrq, mrq->stop);
  776. else
  777. msdc_request_done(host, mrq);
  778. }
  779. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  780. struct mmc_request *mrq, struct mmc_data *data)
  781. {
  782. struct mmc_command *stop = data->stop;
  783. unsigned long flags;
  784. bool done;
  785. unsigned int check_data = events &
  786. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  787. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  788. | MSDC_INT_DMA_PROTECT);
  789. spin_lock_irqsave(&host->lock, flags);
  790. done = !host->data;
  791. if (check_data)
  792. host->data = NULL;
  793. spin_unlock_irqrestore(&host->lock, flags);
  794. if (done)
  795. return true;
  796. if (check_data || (stop && stop->error)) {
  797. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  798. readl(host->base + MSDC_DMA_CFG));
  799. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  800. 1);
  801. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  802. cpu_relax();
  803. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  804. dev_dbg(host->dev, "DMA stop\n");
  805. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  806. data->bytes_xfered = data->blocks * data->blksz;
  807. } else {
  808. dev_err(host->dev, "interrupt events: %x\n", events);
  809. msdc_reset_hw(host);
  810. host->error |= REQ_DAT_ERR;
  811. data->bytes_xfered = 0;
  812. if (events & MSDC_INT_DATTMO)
  813. data->error = -ETIMEDOUT;
  814. dev_err(host->dev, "%s: cmd=%d; blocks=%d",
  815. __func__, mrq->cmd->opcode, data->blocks);
  816. dev_err(host->dev, "data_error=%d xfer_size=%d\n",
  817. (int)data->error, data->bytes_xfered);
  818. }
  819. msdc_data_xfer_next(host, mrq, data);
  820. done = true;
  821. }
  822. return done;
  823. }
  824. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  825. {
  826. u32 val = readl(host->base + SDC_CFG);
  827. val &= ~SDC_CFG_BUSWIDTH;
  828. switch (width) {
  829. default:
  830. case MMC_BUS_WIDTH_1:
  831. val |= (MSDC_BUS_1BITS << 16);
  832. break;
  833. case MMC_BUS_WIDTH_4:
  834. val |= (MSDC_BUS_4BITS << 16);
  835. break;
  836. case MMC_BUS_WIDTH_8:
  837. val |= (MSDC_BUS_8BITS << 16);
  838. break;
  839. }
  840. writel(val, host->base + SDC_CFG);
  841. dev_dbg(host->dev, "Bus Width = %d", width);
  842. }
  843. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  844. {
  845. struct msdc_host *host = mmc_priv(mmc);
  846. int min_uv, max_uv;
  847. int ret = 0;
  848. if (!IS_ERR(mmc->supply.vqmmc)) {
  849. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
  850. min_uv = 3300000;
  851. max_uv = 3300000;
  852. } else if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
  853. min_uv = 1800000;
  854. max_uv = 1800000;
  855. } else {
  856. dev_err(host->dev, "Unsupported signal voltage!\n");
  857. return -EINVAL;
  858. }
  859. ret = regulator_set_voltage(mmc->supply.vqmmc, min_uv, max_uv);
  860. if (ret) {
  861. dev_err(host->dev,
  862. "Regulator set error %d: %d - %d\n",
  863. ret, min_uv, max_uv);
  864. } else {
  865. /* Apply different pinctrl settings for different signal voltage */
  866. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  867. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  868. else
  869. pinctrl_select_state(host->pinctrl, host->pins_default);
  870. }
  871. }
  872. return ret;
  873. }
  874. static int msdc_card_busy(struct mmc_host *mmc)
  875. {
  876. struct msdc_host *host = mmc_priv(mmc);
  877. u32 status = readl(host->base + MSDC_PS);
  878. /* check if any pin between dat[0:3] is low */
  879. if (((status >> 16) & 0xf) != 0xf)
  880. return 1;
  881. return 0;
  882. }
  883. static void msdc_request_timeout(struct work_struct *work)
  884. {
  885. struct msdc_host *host = container_of(work, struct msdc_host,
  886. req_timeout.work);
  887. /* simulate HW timeout status */
  888. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  889. if (host->mrq) {
  890. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  891. host->mrq, host->mrq->cmd->opcode);
  892. if (host->cmd) {
  893. dev_err(host->dev, "%s: aborting cmd=%d\n",
  894. __func__, host->cmd->opcode);
  895. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  896. host->cmd);
  897. } else if (host->data) {
  898. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  899. __func__, host->mrq->cmd->opcode,
  900. host->data->blocks);
  901. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  902. host->data);
  903. }
  904. }
  905. }
  906. static irqreturn_t msdc_irq(int irq, void *dev_id)
  907. {
  908. struct msdc_host *host = (struct msdc_host *) dev_id;
  909. while (true) {
  910. unsigned long flags;
  911. struct mmc_request *mrq;
  912. struct mmc_command *cmd;
  913. struct mmc_data *data;
  914. u32 events, event_mask;
  915. spin_lock_irqsave(&host->lock, flags);
  916. events = readl(host->base + MSDC_INT);
  917. event_mask = readl(host->base + MSDC_INTEN);
  918. /* clear interrupts */
  919. writel(events & event_mask, host->base + MSDC_INT);
  920. mrq = host->mrq;
  921. cmd = host->cmd;
  922. data = host->data;
  923. spin_unlock_irqrestore(&host->lock, flags);
  924. if (!(events & event_mask))
  925. break;
  926. if (!mrq) {
  927. dev_err(host->dev,
  928. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  929. __func__, events, event_mask);
  930. WARN_ON(1);
  931. break;
  932. }
  933. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  934. if (cmd)
  935. msdc_cmd_done(host, events, mrq, cmd);
  936. else if (data)
  937. msdc_data_xfer_done(host, events, mrq, data);
  938. }
  939. return IRQ_HANDLED;
  940. }
  941. static void msdc_init_hw(struct msdc_host *host)
  942. {
  943. u32 val;
  944. /* Configure to MMC/SD mode, clock free running */
  945. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  946. /* Reset */
  947. msdc_reset_hw(host);
  948. /* Disable card detection */
  949. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  950. /* Disable and clear all interrupts */
  951. writel(0, host->base + MSDC_INTEN);
  952. val = readl(host->base + MSDC_INT);
  953. writel(val, host->base + MSDC_INT);
  954. writel(0, host->base + MSDC_PAD_TUNE);
  955. writel(0, host->base + MSDC_IOCON);
  956. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 1);
  957. writel(0x403c004f, host->base + MSDC_PATCH_BIT);
  958. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  959. writel(0xffff0089, host->base + MSDC_PATCH_BIT1);
  960. /* Configure to enable SDIO mode.
  961. * it's must otherwise sdio cmd5 failed
  962. */
  963. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  964. /* disable detect SDIO device interrupt function */
  965. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  966. /* Configure to default data timeout */
  967. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  968. dev_dbg(host->dev, "init hardware done!");
  969. }
  970. static void msdc_deinit_hw(struct msdc_host *host)
  971. {
  972. u32 val;
  973. /* Disable and clear all interrupts */
  974. writel(0, host->base + MSDC_INTEN);
  975. val = readl(host->base + MSDC_INT);
  976. writel(val, host->base + MSDC_INT);
  977. }
  978. /* init gpd and bd list in msdc_drv_probe */
  979. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  980. {
  981. struct mt_gpdma_desc *gpd = dma->gpd;
  982. struct mt_bdma_desc *bd = dma->bd;
  983. int i;
  984. memset(gpd, 0, sizeof(struct mt_gpdma_desc));
  985. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  986. gpd->ptr = (u32)dma->bd_addr; /* physical address */
  987. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  988. for (i = 0; i < (MAX_BD_NUM - 1); i++)
  989. bd[i].next = (u32)dma->bd_addr + sizeof(*bd) * (i + 1);
  990. }
  991. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  992. {
  993. struct msdc_host *host = mmc_priv(mmc);
  994. int ret;
  995. u32 ddr = 0;
  996. pm_runtime_get_sync(host->dev);
  997. if (ios->timing == MMC_TIMING_UHS_DDR50 ||
  998. ios->timing == MMC_TIMING_MMC_DDR52)
  999. ddr = 1;
  1000. msdc_set_buswidth(host, ios->bus_width);
  1001. /* Suspend/Resume will do power off/on */
  1002. switch (ios->power_mode) {
  1003. case MMC_POWER_UP:
  1004. if (!IS_ERR(mmc->supply.vmmc)) {
  1005. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1006. ios->vdd);
  1007. if (ret) {
  1008. dev_err(host->dev, "Failed to set vmmc power!\n");
  1009. goto end;
  1010. }
  1011. }
  1012. break;
  1013. case MMC_POWER_ON:
  1014. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1015. ret = regulator_enable(mmc->supply.vqmmc);
  1016. if (ret)
  1017. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1018. else
  1019. host->vqmmc_enabled = true;
  1020. }
  1021. break;
  1022. case MMC_POWER_OFF:
  1023. if (!IS_ERR(mmc->supply.vmmc))
  1024. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1025. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1026. regulator_disable(mmc->supply.vqmmc);
  1027. host->vqmmc_enabled = false;
  1028. }
  1029. break;
  1030. default:
  1031. break;
  1032. }
  1033. if (host->mclk != ios->clock || host->ddr != ddr)
  1034. msdc_set_mclk(host, ddr, ios->clock);
  1035. end:
  1036. pm_runtime_mark_last_busy(host->dev);
  1037. pm_runtime_put_autosuspend(host->dev);
  1038. }
  1039. static struct mmc_host_ops mt_msdc_ops = {
  1040. .post_req = msdc_post_req,
  1041. .pre_req = msdc_pre_req,
  1042. .request = msdc_ops_request,
  1043. .set_ios = msdc_ops_set_ios,
  1044. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1045. .card_busy = msdc_card_busy,
  1046. };
  1047. static int msdc_drv_probe(struct platform_device *pdev)
  1048. {
  1049. struct mmc_host *mmc;
  1050. struct msdc_host *host;
  1051. struct resource *res;
  1052. int ret;
  1053. if (!pdev->dev.of_node) {
  1054. dev_err(&pdev->dev, "No DT found\n");
  1055. return -EINVAL;
  1056. }
  1057. /* Allocate MMC host for this device */
  1058. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1059. if (!mmc)
  1060. return -ENOMEM;
  1061. host = mmc_priv(mmc);
  1062. ret = mmc_of_parse(mmc);
  1063. if (ret)
  1064. goto host_free;
  1065. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1066. host->base = devm_ioremap_resource(&pdev->dev, res);
  1067. if (IS_ERR(host->base)) {
  1068. ret = PTR_ERR(host->base);
  1069. goto host_free;
  1070. }
  1071. ret = mmc_regulator_get_supply(mmc);
  1072. if (ret == -EPROBE_DEFER)
  1073. goto host_free;
  1074. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1075. if (IS_ERR(host->src_clk)) {
  1076. ret = PTR_ERR(host->src_clk);
  1077. goto host_free;
  1078. }
  1079. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1080. if (IS_ERR(host->h_clk)) {
  1081. ret = PTR_ERR(host->h_clk);
  1082. goto host_free;
  1083. }
  1084. host->irq = platform_get_irq(pdev, 0);
  1085. if (host->irq < 0) {
  1086. ret = -EINVAL;
  1087. goto host_free;
  1088. }
  1089. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1090. if (IS_ERR(host->pinctrl)) {
  1091. ret = PTR_ERR(host->pinctrl);
  1092. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1093. goto host_free;
  1094. }
  1095. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1096. if (IS_ERR(host->pins_default)) {
  1097. ret = PTR_ERR(host->pins_default);
  1098. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1099. goto host_free;
  1100. }
  1101. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1102. if (IS_ERR(host->pins_uhs)) {
  1103. ret = PTR_ERR(host->pins_uhs);
  1104. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1105. goto host_free;
  1106. }
  1107. host->dev = &pdev->dev;
  1108. host->mmc = mmc;
  1109. host->src_clk_freq = clk_get_rate(host->src_clk);
  1110. /* Set host parameters to mmc */
  1111. mmc->ops = &mt_msdc_ops;
  1112. mmc->f_min = host->src_clk_freq / (4 * 255);
  1113. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1114. /* MMC core transfer sizes tunable parameters */
  1115. mmc->max_segs = MAX_BD_NUM;
  1116. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1117. mmc->max_blk_size = 2048;
  1118. mmc->max_req_size = 512 * 1024;
  1119. mmc->max_blk_count = mmc->max_req_size / 512;
  1120. host->dma_mask = DMA_BIT_MASK(32);
  1121. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1122. host->timeout_clks = 3 * 1048576;
  1123. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1124. sizeof(struct mt_gpdma_desc),
  1125. &host->dma.gpd_addr, GFP_KERNEL);
  1126. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1127. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1128. &host->dma.bd_addr, GFP_KERNEL);
  1129. if (!host->dma.gpd || !host->dma.bd) {
  1130. ret = -ENOMEM;
  1131. goto release_mem;
  1132. }
  1133. msdc_init_gpd_bd(host, &host->dma);
  1134. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1135. spin_lock_init(&host->lock);
  1136. platform_set_drvdata(pdev, mmc);
  1137. msdc_ungate_clock(host);
  1138. msdc_init_hw(host);
  1139. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1140. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1141. if (ret)
  1142. goto release;
  1143. pm_runtime_set_active(host->dev);
  1144. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1145. pm_runtime_use_autosuspend(host->dev);
  1146. pm_runtime_enable(host->dev);
  1147. ret = mmc_add_host(mmc);
  1148. if (ret)
  1149. goto end;
  1150. return 0;
  1151. end:
  1152. pm_runtime_disable(host->dev);
  1153. release:
  1154. platform_set_drvdata(pdev, NULL);
  1155. msdc_deinit_hw(host);
  1156. msdc_gate_clock(host);
  1157. release_mem:
  1158. if (host->dma.gpd)
  1159. dma_free_coherent(&pdev->dev,
  1160. sizeof(struct mt_gpdma_desc),
  1161. host->dma.gpd, host->dma.gpd_addr);
  1162. if (host->dma.bd)
  1163. dma_free_coherent(&pdev->dev,
  1164. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1165. host->dma.bd, host->dma.bd_addr);
  1166. host_free:
  1167. mmc_free_host(mmc);
  1168. return ret;
  1169. }
  1170. static int msdc_drv_remove(struct platform_device *pdev)
  1171. {
  1172. struct mmc_host *mmc;
  1173. struct msdc_host *host;
  1174. mmc = platform_get_drvdata(pdev);
  1175. host = mmc_priv(mmc);
  1176. pm_runtime_get_sync(host->dev);
  1177. platform_set_drvdata(pdev, NULL);
  1178. mmc_remove_host(host->mmc);
  1179. msdc_deinit_hw(host);
  1180. msdc_gate_clock(host);
  1181. pm_runtime_disable(host->dev);
  1182. pm_runtime_put_noidle(host->dev);
  1183. dma_free_coherent(&pdev->dev,
  1184. sizeof(struct mt_gpdma_desc),
  1185. host->dma.gpd, host->dma.gpd_addr);
  1186. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1187. host->dma.bd, host->dma.bd_addr);
  1188. mmc_free_host(host->mmc);
  1189. return 0;
  1190. }
  1191. #ifdef CONFIG_PM
  1192. static void msdc_save_reg(struct msdc_host *host)
  1193. {
  1194. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1195. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1196. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1197. host->save_para.pad_tune = readl(host->base + MSDC_PAD_TUNE);
  1198. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1199. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1200. }
  1201. static void msdc_restore_reg(struct msdc_host *host)
  1202. {
  1203. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1204. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1205. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1206. writel(host->save_para.pad_tune, host->base + MSDC_PAD_TUNE);
  1207. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1208. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1209. }
  1210. static int msdc_runtime_suspend(struct device *dev)
  1211. {
  1212. struct mmc_host *mmc = dev_get_drvdata(dev);
  1213. struct msdc_host *host = mmc_priv(mmc);
  1214. msdc_save_reg(host);
  1215. msdc_gate_clock(host);
  1216. return 0;
  1217. }
  1218. static int msdc_runtime_resume(struct device *dev)
  1219. {
  1220. struct mmc_host *mmc = dev_get_drvdata(dev);
  1221. struct msdc_host *host = mmc_priv(mmc);
  1222. msdc_ungate_clock(host);
  1223. msdc_restore_reg(host);
  1224. return 0;
  1225. }
  1226. #endif
  1227. static const struct dev_pm_ops msdc_dev_pm_ops = {
  1228. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1229. pm_runtime_force_resume)
  1230. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  1231. };
  1232. static const struct of_device_id msdc_of_ids[] = {
  1233. { .compatible = "mediatek,mt8135-mmc", },
  1234. {}
  1235. };
  1236. static struct platform_driver mt_msdc_driver = {
  1237. .probe = msdc_drv_probe,
  1238. .remove = msdc_drv_remove,
  1239. .driver = {
  1240. .name = "mtk-msdc",
  1241. .of_match_table = msdc_of_ids,
  1242. .pm = &msdc_dev_pm_ops,
  1243. },
  1244. };
  1245. module_platform_driver(mt_msdc_driver);
  1246. MODULE_LICENSE("GPL v2");
  1247. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");