pci.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #include <linux/pci_regs.h>
  10. #include <linux/pci_ids.h>
  11. #include <linux/device.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/sort.h>
  16. #include <linux/pci.h>
  17. #include <linux/of.h>
  18. #include <linux/delay.h>
  19. #include <asm/opal.h>
  20. #include <asm/msi_bitmap.h>
  21. #include <asm/pci-bridge.h> /* for struct pci_controller */
  22. #include <asm/pnv-pci.h>
  23. #include <asm/io.h>
  24. #include "cxl.h"
  25. #include <misc/cxl.h>
  26. #define CXL_PCI_VSEC_ID 0x1280
  27. #define CXL_VSEC_MIN_SIZE 0x80
  28. #define CXL_READ_VSEC_LENGTH(dev, vsec, dest) \
  29. { \
  30. pci_read_config_word(dev, vsec + 0x6, dest); \
  31. *dest >>= 4; \
  32. }
  33. #define CXL_READ_VSEC_NAFUS(dev, vsec, dest) \
  34. pci_read_config_byte(dev, vsec + 0x8, dest)
  35. #define CXL_READ_VSEC_STATUS(dev, vsec, dest) \
  36. pci_read_config_byte(dev, vsec + 0x9, dest)
  37. #define CXL_STATUS_SECOND_PORT 0x80
  38. #define CXL_STATUS_MSI_X_FULL 0x40
  39. #define CXL_STATUS_MSI_X_SINGLE 0x20
  40. #define CXL_STATUS_FLASH_RW 0x08
  41. #define CXL_STATUS_FLASH_RO 0x04
  42. #define CXL_STATUS_LOADABLE_AFU 0x02
  43. #define CXL_STATUS_LOADABLE_PSL 0x01
  44. /* If we see these features we won't try to use the card */
  45. #define CXL_UNSUPPORTED_FEATURES \
  46. (CXL_STATUS_MSI_X_FULL | CXL_STATUS_MSI_X_SINGLE)
  47. #define CXL_READ_VSEC_MODE_CONTROL(dev, vsec, dest) \
  48. pci_read_config_byte(dev, vsec + 0xa, dest)
  49. #define CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val) \
  50. pci_write_config_byte(dev, vsec + 0xa, val)
  51. #define CXL_VSEC_PROTOCOL_MASK 0xe0
  52. #define CXL_VSEC_PROTOCOL_1024TB 0x80
  53. #define CXL_VSEC_PROTOCOL_512TB 0x40
  54. #define CXL_VSEC_PROTOCOL_256TB 0x20 /* Power 8 uses this */
  55. #define CXL_VSEC_PROTOCOL_ENABLE 0x01
  56. #define CXL_READ_VSEC_PSL_REVISION(dev, vsec, dest) \
  57. pci_read_config_word(dev, vsec + 0xc, dest)
  58. #define CXL_READ_VSEC_CAIA_MINOR(dev, vsec, dest) \
  59. pci_read_config_byte(dev, vsec + 0xe, dest)
  60. #define CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, dest) \
  61. pci_read_config_byte(dev, vsec + 0xf, dest)
  62. #define CXL_READ_VSEC_BASE_IMAGE(dev, vsec, dest) \
  63. pci_read_config_word(dev, vsec + 0x10, dest)
  64. #define CXL_READ_VSEC_IMAGE_STATE(dev, vsec, dest) \
  65. pci_read_config_byte(dev, vsec + 0x13, dest)
  66. #define CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, val) \
  67. pci_write_config_byte(dev, vsec + 0x13, val)
  68. #define CXL_VSEC_USER_IMAGE_LOADED 0x80 /* RO */
  69. #define CXL_VSEC_PERST_LOADS_IMAGE 0x20 /* RW */
  70. #define CXL_VSEC_PERST_SELECT_USER 0x10 /* RW */
  71. #define CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, dest) \
  72. pci_read_config_dword(dev, vsec + 0x20, dest)
  73. #define CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, dest) \
  74. pci_read_config_dword(dev, vsec + 0x24, dest)
  75. #define CXL_READ_VSEC_PS_OFF(dev, vsec, dest) \
  76. pci_read_config_dword(dev, vsec + 0x28, dest)
  77. #define CXL_READ_VSEC_PS_SIZE(dev, vsec, dest) \
  78. pci_read_config_dword(dev, vsec + 0x2c, dest)
  79. /* This works a little different than the p1/p2 register accesses to make it
  80. * easier to pull out individual fields */
  81. #define AFUD_READ(afu, off) in_be64(afu->afu_desc_mmio + off)
  82. #define AFUD_READ_LE(afu, off) in_le64(afu->afu_desc_mmio + off)
  83. #define EXTRACT_PPC_BIT(val, bit) (!!(val & PPC_BIT(bit)))
  84. #define EXTRACT_PPC_BITS(val, bs, be) ((val & PPC_BITMASK(bs, be)) >> PPC_BITLSHIFT(be))
  85. #define AFUD_READ_INFO(afu) AFUD_READ(afu, 0x0)
  86. #define AFUD_NUM_INTS_PER_PROC(val) EXTRACT_PPC_BITS(val, 0, 15)
  87. #define AFUD_NUM_PROCS(val) EXTRACT_PPC_BITS(val, 16, 31)
  88. #define AFUD_NUM_CRS(val) EXTRACT_PPC_BITS(val, 32, 47)
  89. #define AFUD_MULTIMODE(val) EXTRACT_PPC_BIT(val, 48)
  90. #define AFUD_PUSH_BLOCK_TRANSFER(val) EXTRACT_PPC_BIT(val, 55)
  91. #define AFUD_DEDICATED_PROCESS(val) EXTRACT_PPC_BIT(val, 59)
  92. #define AFUD_AFU_DIRECTED(val) EXTRACT_PPC_BIT(val, 61)
  93. #define AFUD_TIME_SLICED(val) EXTRACT_PPC_BIT(val, 63)
  94. #define AFUD_READ_CR(afu) AFUD_READ(afu, 0x20)
  95. #define AFUD_CR_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  96. #define AFUD_READ_CR_OFF(afu) AFUD_READ(afu, 0x28)
  97. #define AFUD_READ_PPPSA(afu) AFUD_READ(afu, 0x30)
  98. #define AFUD_PPPSA_PP(val) EXTRACT_PPC_BIT(val, 6)
  99. #define AFUD_PPPSA_PSA(val) EXTRACT_PPC_BIT(val, 7)
  100. #define AFUD_PPPSA_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  101. #define AFUD_READ_PPPSA_OFF(afu) AFUD_READ(afu, 0x38)
  102. #define AFUD_READ_EB(afu) AFUD_READ(afu, 0x40)
  103. #define AFUD_EB_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  104. #define AFUD_READ_EB_OFF(afu) AFUD_READ(afu, 0x48)
  105. u16 cxl_afu_cr_read16(struct cxl_afu *afu, int cr, u64 off)
  106. {
  107. u64 aligned_off = off & ~0x3L;
  108. u32 val;
  109. val = cxl_afu_cr_read32(afu, cr, aligned_off);
  110. return (val >> ((off & 0x2) * 8)) & 0xffff;
  111. }
  112. u8 cxl_afu_cr_read8(struct cxl_afu *afu, int cr, u64 off)
  113. {
  114. u64 aligned_off = off & ~0x3L;
  115. u32 val;
  116. val = cxl_afu_cr_read32(afu, cr, aligned_off);
  117. return (val >> ((off & 0x3) * 8)) & 0xff;
  118. }
  119. static const struct pci_device_id cxl_pci_tbl[] = {
  120. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0477), },
  121. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x044b), },
  122. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x04cf), },
  123. { PCI_DEVICE_CLASS(0x120000, ~0), },
  124. { }
  125. };
  126. MODULE_DEVICE_TABLE(pci, cxl_pci_tbl);
  127. /*
  128. * Mostly using these wrappers to avoid confusion:
  129. * priv 1 is BAR2, while priv 2 is BAR0
  130. */
  131. static inline resource_size_t p1_base(struct pci_dev *dev)
  132. {
  133. return pci_resource_start(dev, 2);
  134. }
  135. static inline resource_size_t p1_size(struct pci_dev *dev)
  136. {
  137. return pci_resource_len(dev, 2);
  138. }
  139. static inline resource_size_t p2_base(struct pci_dev *dev)
  140. {
  141. return pci_resource_start(dev, 0);
  142. }
  143. static inline resource_size_t p2_size(struct pci_dev *dev)
  144. {
  145. return pci_resource_len(dev, 0);
  146. }
  147. static int find_cxl_vsec(struct pci_dev *dev)
  148. {
  149. int vsec = 0;
  150. u16 val;
  151. while ((vsec = pci_find_next_ext_capability(dev, vsec, PCI_EXT_CAP_ID_VNDR))) {
  152. pci_read_config_word(dev, vsec + 0x4, &val);
  153. if (val == CXL_PCI_VSEC_ID)
  154. return vsec;
  155. }
  156. return 0;
  157. }
  158. static void dump_cxl_config_space(struct pci_dev *dev)
  159. {
  160. int vsec;
  161. u32 val;
  162. dev_info(&dev->dev, "dump_cxl_config_space\n");
  163. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &val);
  164. dev_info(&dev->dev, "BAR0: %#.8x\n", val);
  165. pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &val);
  166. dev_info(&dev->dev, "BAR1: %#.8x\n", val);
  167. pci_read_config_dword(dev, PCI_BASE_ADDRESS_2, &val);
  168. dev_info(&dev->dev, "BAR2: %#.8x\n", val);
  169. pci_read_config_dword(dev, PCI_BASE_ADDRESS_3, &val);
  170. dev_info(&dev->dev, "BAR3: %#.8x\n", val);
  171. pci_read_config_dword(dev, PCI_BASE_ADDRESS_4, &val);
  172. dev_info(&dev->dev, "BAR4: %#.8x\n", val);
  173. pci_read_config_dword(dev, PCI_BASE_ADDRESS_5, &val);
  174. dev_info(&dev->dev, "BAR5: %#.8x\n", val);
  175. dev_info(&dev->dev, "p1 regs: %#llx, len: %#llx\n",
  176. p1_base(dev), p1_size(dev));
  177. dev_info(&dev->dev, "p2 regs: %#llx, len: %#llx\n",
  178. p2_base(dev), p2_size(dev));
  179. dev_info(&dev->dev, "BAR 4/5: %#llx, len: %#llx\n",
  180. pci_resource_start(dev, 4), pci_resource_len(dev, 4));
  181. if (!(vsec = find_cxl_vsec(dev)))
  182. return;
  183. #define show_reg(name, what) \
  184. dev_info(&dev->dev, "cxl vsec: %30s: %#x\n", name, what)
  185. pci_read_config_dword(dev, vsec + 0x0, &val);
  186. show_reg("Cap ID", (val >> 0) & 0xffff);
  187. show_reg("Cap Ver", (val >> 16) & 0xf);
  188. show_reg("Next Cap Ptr", (val >> 20) & 0xfff);
  189. pci_read_config_dword(dev, vsec + 0x4, &val);
  190. show_reg("VSEC ID", (val >> 0) & 0xffff);
  191. show_reg("VSEC Rev", (val >> 16) & 0xf);
  192. show_reg("VSEC Length", (val >> 20) & 0xfff);
  193. pci_read_config_dword(dev, vsec + 0x8, &val);
  194. show_reg("Num AFUs", (val >> 0) & 0xff);
  195. show_reg("Status", (val >> 8) & 0xff);
  196. show_reg("Mode Control", (val >> 16) & 0xff);
  197. show_reg("Reserved", (val >> 24) & 0xff);
  198. pci_read_config_dword(dev, vsec + 0xc, &val);
  199. show_reg("PSL Rev", (val >> 0) & 0xffff);
  200. show_reg("CAIA Ver", (val >> 16) & 0xffff);
  201. pci_read_config_dword(dev, vsec + 0x10, &val);
  202. show_reg("Base Image Rev", (val >> 0) & 0xffff);
  203. show_reg("Reserved", (val >> 16) & 0x0fff);
  204. show_reg("Image Control", (val >> 28) & 0x3);
  205. show_reg("Reserved", (val >> 30) & 0x1);
  206. show_reg("Image Loaded", (val >> 31) & 0x1);
  207. pci_read_config_dword(dev, vsec + 0x14, &val);
  208. show_reg("Reserved", val);
  209. pci_read_config_dword(dev, vsec + 0x18, &val);
  210. show_reg("Reserved", val);
  211. pci_read_config_dword(dev, vsec + 0x1c, &val);
  212. show_reg("Reserved", val);
  213. pci_read_config_dword(dev, vsec + 0x20, &val);
  214. show_reg("AFU Descriptor Offset", val);
  215. pci_read_config_dword(dev, vsec + 0x24, &val);
  216. show_reg("AFU Descriptor Size", val);
  217. pci_read_config_dword(dev, vsec + 0x28, &val);
  218. show_reg("Problem State Offset", val);
  219. pci_read_config_dword(dev, vsec + 0x2c, &val);
  220. show_reg("Problem State Size", val);
  221. pci_read_config_dword(dev, vsec + 0x30, &val);
  222. show_reg("Reserved", val);
  223. pci_read_config_dword(dev, vsec + 0x34, &val);
  224. show_reg("Reserved", val);
  225. pci_read_config_dword(dev, vsec + 0x38, &val);
  226. show_reg("Reserved", val);
  227. pci_read_config_dword(dev, vsec + 0x3c, &val);
  228. show_reg("Reserved", val);
  229. pci_read_config_dword(dev, vsec + 0x40, &val);
  230. show_reg("PSL Programming Port", val);
  231. pci_read_config_dword(dev, vsec + 0x44, &val);
  232. show_reg("PSL Programming Control", val);
  233. pci_read_config_dword(dev, vsec + 0x48, &val);
  234. show_reg("Reserved", val);
  235. pci_read_config_dword(dev, vsec + 0x4c, &val);
  236. show_reg("Reserved", val);
  237. pci_read_config_dword(dev, vsec + 0x50, &val);
  238. show_reg("Flash Address Register", val);
  239. pci_read_config_dword(dev, vsec + 0x54, &val);
  240. show_reg("Flash Size Register", val);
  241. pci_read_config_dword(dev, vsec + 0x58, &val);
  242. show_reg("Flash Status/Control Register", val);
  243. pci_read_config_dword(dev, vsec + 0x58, &val);
  244. show_reg("Flash Data Port", val);
  245. #undef show_reg
  246. }
  247. static void dump_afu_descriptor(struct cxl_afu *afu)
  248. {
  249. u64 val, afu_cr_num, afu_cr_off, afu_cr_len;
  250. int i;
  251. #define show_reg(name, what) \
  252. dev_info(&afu->dev, "afu desc: %30s: %#llx\n", name, what)
  253. val = AFUD_READ_INFO(afu);
  254. show_reg("num_ints_per_process", AFUD_NUM_INTS_PER_PROC(val));
  255. show_reg("num_of_processes", AFUD_NUM_PROCS(val));
  256. show_reg("num_of_afu_CRs", AFUD_NUM_CRS(val));
  257. show_reg("req_prog_mode", val & 0xffffULL);
  258. afu_cr_num = AFUD_NUM_CRS(val);
  259. val = AFUD_READ(afu, 0x8);
  260. show_reg("Reserved", val);
  261. val = AFUD_READ(afu, 0x10);
  262. show_reg("Reserved", val);
  263. val = AFUD_READ(afu, 0x18);
  264. show_reg("Reserved", val);
  265. val = AFUD_READ_CR(afu);
  266. show_reg("Reserved", (val >> (63-7)) & 0xff);
  267. show_reg("AFU_CR_len", AFUD_CR_LEN(val));
  268. afu_cr_len = AFUD_CR_LEN(val) * 256;
  269. val = AFUD_READ_CR_OFF(afu);
  270. afu_cr_off = val;
  271. show_reg("AFU_CR_offset", val);
  272. val = AFUD_READ_PPPSA(afu);
  273. show_reg("PerProcessPSA_control", (val >> (63-7)) & 0xff);
  274. show_reg("PerProcessPSA Length", AFUD_PPPSA_LEN(val));
  275. val = AFUD_READ_PPPSA_OFF(afu);
  276. show_reg("PerProcessPSA_offset", val);
  277. val = AFUD_READ_EB(afu);
  278. show_reg("Reserved", (val >> (63-7)) & 0xff);
  279. show_reg("AFU_EB_len", AFUD_EB_LEN(val));
  280. val = AFUD_READ_EB_OFF(afu);
  281. show_reg("AFU_EB_offset", val);
  282. for (i = 0; i < afu_cr_num; i++) {
  283. val = AFUD_READ_LE(afu, afu_cr_off + i * afu_cr_len);
  284. show_reg("CR Vendor", val & 0xffff);
  285. show_reg("CR Device", (val >> 16) & 0xffff);
  286. }
  287. #undef show_reg
  288. }
  289. static int init_implementation_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
  290. {
  291. struct device_node *np;
  292. const __be32 *prop;
  293. u64 psl_dsnctl;
  294. u64 chipid;
  295. if (!(np = pnv_pci_get_phb_node(dev)))
  296. return -ENODEV;
  297. while (np && !(prop = of_get_property(np, "ibm,chip-id", NULL)))
  298. np = of_get_next_parent(np);
  299. if (!np)
  300. return -ENODEV;
  301. chipid = be32_to_cpup(prop);
  302. of_node_put(np);
  303. /* Tell PSL where to route data to */
  304. psl_dsnctl = 0x02E8900002000000ULL | (chipid << (63-5));
  305. cxl_p1_write(adapter, CXL_PSL_DSNDCTL, psl_dsnctl);
  306. cxl_p1_write(adapter, CXL_PSL_RESLCKTO, 0x20000000200ULL);
  307. /* snoop write mask */
  308. cxl_p1_write(adapter, CXL_PSL_SNWRALLOC, 0x00000000FFFFFFFFULL);
  309. /* set fir_accum */
  310. cxl_p1_write(adapter, CXL_PSL_FIR_CNTL, 0x0800000000000000ULL);
  311. /* for debugging with trace arrays */
  312. cxl_p1_write(adapter, CXL_PSL_TRACE, 0x0000FF7C00000000ULL);
  313. return 0;
  314. }
  315. #define TBSYNC_CNT(n) (((u64)n & 0x7) << (63-6))
  316. #define _2048_250MHZ_CYCLES 1
  317. static int cxl_setup_psl_timebase(struct cxl *adapter, struct pci_dev *dev)
  318. {
  319. u64 psl_tb;
  320. int delta;
  321. unsigned int retry = 0;
  322. struct device_node *np;
  323. if (!(np = pnv_pci_get_phb_node(dev)))
  324. return -ENODEV;
  325. /* Do not fail when CAPP timebase sync is not supported by OPAL */
  326. of_node_get(np);
  327. if (! of_get_property(np, "ibm,capp-timebase-sync", NULL)) {
  328. of_node_put(np);
  329. pr_err("PSL: Timebase sync: OPAL support missing\n");
  330. return 0;
  331. }
  332. of_node_put(np);
  333. /*
  334. * Setup PSL Timebase Control and Status register
  335. * with the recommended Timebase Sync Count value
  336. */
  337. cxl_p1_write(adapter, CXL_PSL_TB_CTLSTAT,
  338. TBSYNC_CNT(2 * _2048_250MHZ_CYCLES));
  339. /* Enable PSL Timebase */
  340. cxl_p1_write(adapter, CXL_PSL_Control, 0x0000000000000000);
  341. cxl_p1_write(adapter, CXL_PSL_Control, CXL_PSL_Control_tb);
  342. /* Wait until CORE TB and PSL TB difference <= 16usecs */
  343. do {
  344. msleep(1);
  345. if (retry++ > 5) {
  346. pr_err("PSL: Timebase sync: giving up!\n");
  347. return -EIO;
  348. }
  349. psl_tb = cxl_p1_read(adapter, CXL_PSL_Timebase);
  350. delta = mftb() - psl_tb;
  351. if (delta < 0)
  352. delta = -delta;
  353. } while (cputime_to_usecs(delta) > 16);
  354. return 0;
  355. }
  356. static int init_implementation_afu_regs(struct cxl_afu *afu)
  357. {
  358. /* read/write masks for this slice */
  359. cxl_p1n_write(afu, CXL_PSL_APCALLOC_A, 0xFFFFFFFEFEFEFEFEULL);
  360. /* APC read/write masks for this slice */
  361. cxl_p1n_write(afu, CXL_PSL_COALLOC_A, 0xFF000000FEFEFEFEULL);
  362. /* for debugging with trace arrays */
  363. cxl_p1n_write(afu, CXL_PSL_SLICE_TRACE, 0x0000FFFF00000000ULL);
  364. cxl_p1n_write(afu, CXL_PSL_RXCTL_A, CXL_PSL_RXCTL_AFUHP_4S);
  365. return 0;
  366. }
  367. int cxl_setup_irq(struct cxl *adapter, unsigned int hwirq,
  368. unsigned int virq)
  369. {
  370. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  371. return pnv_cxl_ioda_msi_setup(dev, hwirq, virq);
  372. }
  373. int cxl_update_image_control(struct cxl *adapter)
  374. {
  375. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  376. int rc;
  377. int vsec;
  378. u8 image_state;
  379. if (!(vsec = find_cxl_vsec(dev))) {
  380. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  381. return -ENODEV;
  382. }
  383. if ((rc = CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state))) {
  384. dev_err(&dev->dev, "failed to read image state: %i\n", rc);
  385. return rc;
  386. }
  387. if (adapter->perst_loads_image)
  388. image_state |= CXL_VSEC_PERST_LOADS_IMAGE;
  389. else
  390. image_state &= ~CXL_VSEC_PERST_LOADS_IMAGE;
  391. if (adapter->perst_select_user)
  392. image_state |= CXL_VSEC_PERST_SELECT_USER;
  393. else
  394. image_state &= ~CXL_VSEC_PERST_SELECT_USER;
  395. if ((rc = CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, image_state))) {
  396. dev_err(&dev->dev, "failed to update image control: %i\n", rc);
  397. return rc;
  398. }
  399. return 0;
  400. }
  401. int cxl_alloc_one_irq(struct cxl *adapter)
  402. {
  403. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  404. return pnv_cxl_alloc_hwirqs(dev, 1);
  405. }
  406. void cxl_release_one_irq(struct cxl *adapter, int hwirq)
  407. {
  408. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  409. return pnv_cxl_release_hwirqs(dev, hwirq, 1);
  410. }
  411. int cxl_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num)
  412. {
  413. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  414. return pnv_cxl_alloc_hwirq_ranges(irqs, dev, num);
  415. }
  416. void cxl_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter)
  417. {
  418. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  419. pnv_cxl_release_hwirq_ranges(irqs, dev);
  420. }
  421. static int setup_cxl_bars(struct pci_dev *dev)
  422. {
  423. /* Safety check in case we get backported to < 3.17 without M64 */
  424. if ((p1_base(dev) < 0x100000000ULL) ||
  425. (p2_base(dev) < 0x100000000ULL)) {
  426. dev_err(&dev->dev, "ABORTING: M32 BAR assignment incompatible with CXL\n");
  427. return -ENODEV;
  428. }
  429. /*
  430. * BAR 4/5 has a special meaning for CXL and must be programmed with a
  431. * special value corresponding to the CXL protocol address range.
  432. * For POWER 8 that means bits 48:49 must be set to 10
  433. */
  434. pci_write_config_dword(dev, PCI_BASE_ADDRESS_4, 0x00000000);
  435. pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, 0x00020000);
  436. return 0;
  437. }
  438. /* pciex node: ibm,opal-m64-window = <0x3d058 0x0 0x3d058 0x0 0x8 0x0>; */
  439. static int switch_card_to_cxl(struct pci_dev *dev)
  440. {
  441. int vsec;
  442. u8 val;
  443. int rc;
  444. dev_info(&dev->dev, "switch card to CXL\n");
  445. if (!(vsec = find_cxl_vsec(dev))) {
  446. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  447. return -ENODEV;
  448. }
  449. if ((rc = CXL_READ_VSEC_MODE_CONTROL(dev, vsec, &val))) {
  450. dev_err(&dev->dev, "failed to read current mode control: %i", rc);
  451. return rc;
  452. }
  453. val &= ~CXL_VSEC_PROTOCOL_MASK;
  454. val |= CXL_VSEC_PROTOCOL_256TB | CXL_VSEC_PROTOCOL_ENABLE;
  455. if ((rc = CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val))) {
  456. dev_err(&dev->dev, "failed to enable CXL protocol: %i", rc);
  457. return rc;
  458. }
  459. /*
  460. * The CAIA spec (v0.12 11.6 Bi-modal Device Support) states
  461. * we must wait 100ms after this mode switch before touching
  462. * PCIe config space.
  463. */
  464. msleep(100);
  465. return 0;
  466. }
  467. static int cxl_map_slice_regs(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  468. {
  469. u64 p1n_base, p2n_base, afu_desc;
  470. const u64 p1n_size = 0x100;
  471. const u64 p2n_size = 0x1000;
  472. p1n_base = p1_base(dev) + 0x10000 + (afu->slice * p1n_size);
  473. p2n_base = p2_base(dev) + (afu->slice * p2n_size);
  474. afu->psn_phys = p2_base(dev) + (adapter->ps_off + (afu->slice * adapter->ps_size));
  475. afu_desc = p2_base(dev) + adapter->afu_desc_off + (afu->slice * adapter->afu_desc_size);
  476. if (!(afu->p1n_mmio = ioremap(p1n_base, p1n_size)))
  477. goto err;
  478. if (!(afu->p2n_mmio = ioremap(p2n_base, p2n_size)))
  479. goto err1;
  480. if (afu_desc) {
  481. if (!(afu->afu_desc_mmio = ioremap(afu_desc, adapter->afu_desc_size)))
  482. goto err2;
  483. }
  484. return 0;
  485. err2:
  486. iounmap(afu->p2n_mmio);
  487. err1:
  488. iounmap(afu->p1n_mmio);
  489. err:
  490. dev_err(&afu->dev, "Error mapping AFU MMIO regions\n");
  491. return -ENOMEM;
  492. }
  493. static void cxl_unmap_slice_regs(struct cxl_afu *afu)
  494. {
  495. if (afu->p2n_mmio) {
  496. iounmap(afu->p2n_mmio);
  497. afu->p2n_mmio = NULL;
  498. }
  499. if (afu->p1n_mmio) {
  500. iounmap(afu->p1n_mmio);
  501. afu->p1n_mmio = NULL;
  502. }
  503. if (afu->afu_desc_mmio) {
  504. iounmap(afu->afu_desc_mmio);
  505. afu->afu_desc_mmio = NULL;
  506. }
  507. }
  508. static void cxl_release_afu(struct device *dev)
  509. {
  510. struct cxl_afu *afu = to_cxl_afu(dev);
  511. pr_devel("cxl_release_afu\n");
  512. idr_destroy(&afu->contexts_idr);
  513. cxl_release_spa(afu);
  514. kfree(afu);
  515. }
  516. static struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice)
  517. {
  518. struct cxl_afu *afu;
  519. if (!(afu = kzalloc(sizeof(struct cxl_afu), GFP_KERNEL)))
  520. return NULL;
  521. afu->adapter = adapter;
  522. afu->dev.parent = &adapter->dev;
  523. afu->dev.release = cxl_release_afu;
  524. afu->slice = slice;
  525. idr_init(&afu->contexts_idr);
  526. mutex_init(&afu->contexts_lock);
  527. spin_lock_init(&afu->afu_cntl_lock);
  528. mutex_init(&afu->spa_mutex);
  529. afu->prefault_mode = CXL_PREFAULT_NONE;
  530. afu->irqs_max = afu->adapter->user_irqs;
  531. return afu;
  532. }
  533. /* Expects AFU struct to have recently been zeroed out */
  534. static int cxl_read_afu_descriptor(struct cxl_afu *afu)
  535. {
  536. u64 val;
  537. val = AFUD_READ_INFO(afu);
  538. afu->pp_irqs = AFUD_NUM_INTS_PER_PROC(val);
  539. afu->max_procs_virtualised = AFUD_NUM_PROCS(val);
  540. afu->crs_num = AFUD_NUM_CRS(val);
  541. if (AFUD_AFU_DIRECTED(val))
  542. afu->modes_supported |= CXL_MODE_DIRECTED;
  543. if (AFUD_DEDICATED_PROCESS(val))
  544. afu->modes_supported |= CXL_MODE_DEDICATED;
  545. if (AFUD_TIME_SLICED(val))
  546. afu->modes_supported |= CXL_MODE_TIME_SLICED;
  547. val = AFUD_READ_PPPSA(afu);
  548. afu->pp_size = AFUD_PPPSA_LEN(val) * 4096;
  549. afu->psa = AFUD_PPPSA_PSA(val);
  550. if ((afu->pp_psa = AFUD_PPPSA_PP(val)))
  551. afu->pp_offset = AFUD_READ_PPPSA_OFF(afu);
  552. val = AFUD_READ_CR(afu);
  553. afu->crs_len = AFUD_CR_LEN(val) * 256;
  554. afu->crs_offset = AFUD_READ_CR_OFF(afu);
  555. /* eb_len is in multiple of 4K */
  556. afu->eb_len = AFUD_EB_LEN(AFUD_READ_EB(afu)) * 4096;
  557. afu->eb_offset = AFUD_READ_EB_OFF(afu);
  558. /* eb_off is 4K aligned so lower 12 bits are always zero */
  559. if (EXTRACT_PPC_BITS(afu->eb_offset, 0, 11) != 0) {
  560. dev_warn(&afu->dev,
  561. "Invalid AFU error buffer offset %Lx\n",
  562. afu->eb_offset);
  563. dev_info(&afu->dev,
  564. "Ignoring AFU error buffer in the descriptor\n");
  565. /* indicate that no afu buffer exists */
  566. afu->eb_len = 0;
  567. }
  568. return 0;
  569. }
  570. static int cxl_afu_descriptor_looks_ok(struct cxl_afu *afu)
  571. {
  572. int i;
  573. if (afu->psa && afu->adapter->ps_size <
  574. (afu->pp_offset + afu->pp_size*afu->max_procs_virtualised)) {
  575. dev_err(&afu->dev, "per-process PSA can't fit inside the PSA!\n");
  576. return -ENODEV;
  577. }
  578. if (afu->pp_psa && (afu->pp_size < PAGE_SIZE))
  579. dev_warn(&afu->dev, "AFU uses < PAGE_SIZE per-process PSA!");
  580. for (i = 0; i < afu->crs_num; i++) {
  581. if ((cxl_afu_cr_read32(afu, i, 0) == 0)) {
  582. dev_err(&afu->dev, "ABORTING: AFU configuration record %i is invalid\n", i);
  583. return -EINVAL;
  584. }
  585. }
  586. return 0;
  587. }
  588. static int sanitise_afu_regs(struct cxl_afu *afu)
  589. {
  590. u64 reg;
  591. /*
  592. * Clear out any regs that contain either an IVTE or address or may be
  593. * waiting on an acknowledgement to try to be a bit safer as we bring
  594. * it online
  595. */
  596. reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
  597. if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
  598. dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
  599. if (__cxl_afu_reset(afu))
  600. return -EIO;
  601. if (cxl_afu_disable(afu))
  602. return -EIO;
  603. if (cxl_psl_purge(afu))
  604. return -EIO;
  605. }
  606. cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
  607. cxl_p1n_write(afu, CXL_PSL_IVTE_Limit_An, 0x0000000000000000);
  608. cxl_p1n_write(afu, CXL_PSL_IVTE_Offset_An, 0x0000000000000000);
  609. cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
  610. cxl_p1n_write(afu, CXL_PSL_SPOffset_An, 0x0000000000000000);
  611. cxl_p1n_write(afu, CXL_HAURP_An, 0x0000000000000000);
  612. cxl_p2n_write(afu, CXL_CSRP_An, 0x0000000000000000);
  613. cxl_p2n_write(afu, CXL_AURP1_An, 0x0000000000000000);
  614. cxl_p2n_write(afu, CXL_AURP0_An, 0x0000000000000000);
  615. cxl_p2n_write(afu, CXL_SSTP1_An, 0x0000000000000000);
  616. cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
  617. reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  618. if (reg) {
  619. dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
  620. if (reg & CXL_PSL_DSISR_TRANS)
  621. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
  622. else
  623. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
  624. }
  625. reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
  626. if (reg) {
  627. if (reg & ~0xffff)
  628. dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
  629. cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
  630. }
  631. reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
  632. if (reg) {
  633. dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
  634. cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
  635. }
  636. return 0;
  637. }
  638. #define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
  639. /*
  640. * afu_eb_read:
  641. * Called from sysfs and reads the afu error info buffer. The h/w only supports
  642. * 4/8 bytes aligned access. So in case the requested offset/count arent 8 byte
  643. * aligned the function uses a bounce buffer which can be max PAGE_SIZE.
  644. */
  645. ssize_t cxl_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  646. loff_t off, size_t count)
  647. {
  648. loff_t aligned_start, aligned_end;
  649. size_t aligned_length;
  650. void *tbuf;
  651. const void __iomem *ebuf = afu->afu_desc_mmio + afu->eb_offset;
  652. if (count == 0 || off < 0 || (size_t)off >= afu->eb_len)
  653. return 0;
  654. /* calculate aligned read window */
  655. count = min((size_t)(afu->eb_len - off), count);
  656. aligned_start = round_down(off, 8);
  657. aligned_end = round_up(off + count, 8);
  658. aligned_length = aligned_end - aligned_start;
  659. /* max we can copy in one read is PAGE_SIZE */
  660. if (aligned_length > ERR_BUFF_MAX_COPY_SIZE) {
  661. aligned_length = ERR_BUFF_MAX_COPY_SIZE;
  662. count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
  663. }
  664. /* use bounce buffer for copy */
  665. tbuf = (void *)__get_free_page(GFP_TEMPORARY);
  666. if (!tbuf)
  667. return -ENOMEM;
  668. /* perform aligned read from the mmio region */
  669. memcpy_fromio(tbuf, ebuf + aligned_start, aligned_length);
  670. memcpy(buf, tbuf + (off & 0x7), count);
  671. free_page((unsigned long)tbuf);
  672. return count;
  673. }
  674. static int cxl_configure_afu(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  675. {
  676. int rc;
  677. if ((rc = cxl_map_slice_regs(afu, adapter, dev)))
  678. return rc;
  679. if ((rc = sanitise_afu_regs(afu)))
  680. goto err1;
  681. /* We need to reset the AFU before we can read the AFU descriptor */
  682. if ((rc = __cxl_afu_reset(afu)))
  683. goto err1;
  684. if (cxl_verbose)
  685. dump_afu_descriptor(afu);
  686. if ((rc = cxl_read_afu_descriptor(afu)))
  687. goto err1;
  688. if ((rc = cxl_afu_descriptor_looks_ok(afu)))
  689. goto err1;
  690. if ((rc = init_implementation_afu_regs(afu)))
  691. goto err1;
  692. if ((rc = cxl_register_serr_irq(afu)))
  693. goto err1;
  694. if ((rc = cxl_register_psl_irq(afu)))
  695. goto err2;
  696. return 0;
  697. err2:
  698. cxl_release_serr_irq(afu);
  699. err1:
  700. cxl_unmap_slice_regs(afu);
  701. return rc;
  702. }
  703. static void cxl_deconfigure_afu(struct cxl_afu *afu)
  704. {
  705. cxl_release_psl_irq(afu);
  706. cxl_release_serr_irq(afu);
  707. cxl_unmap_slice_regs(afu);
  708. }
  709. static int cxl_init_afu(struct cxl *adapter, int slice, struct pci_dev *dev)
  710. {
  711. struct cxl_afu *afu;
  712. int rc;
  713. afu = cxl_alloc_afu(adapter, slice);
  714. if (!afu)
  715. return -ENOMEM;
  716. rc = dev_set_name(&afu->dev, "afu%i.%i", adapter->adapter_num, slice);
  717. if (rc)
  718. goto err_free;
  719. rc = cxl_configure_afu(afu, adapter, dev);
  720. if (rc)
  721. goto err_free;
  722. /* Don't care if this fails */
  723. cxl_debugfs_afu_add(afu);
  724. /*
  725. * After we call this function we must not free the afu directly, even
  726. * if it returns an error!
  727. */
  728. if ((rc = cxl_register_afu(afu)))
  729. goto err_put1;
  730. if ((rc = cxl_sysfs_afu_add(afu)))
  731. goto err_put1;
  732. adapter->afu[afu->slice] = afu;
  733. if ((rc = cxl_pci_vphb_add(afu)))
  734. dev_info(&afu->dev, "Can't register vPHB\n");
  735. return 0;
  736. err_put1:
  737. cxl_deconfigure_afu(afu);
  738. cxl_debugfs_afu_remove(afu);
  739. device_unregister(&afu->dev);
  740. return rc;
  741. err_free:
  742. kfree(afu);
  743. return rc;
  744. }
  745. static void cxl_remove_afu(struct cxl_afu *afu)
  746. {
  747. pr_devel("cxl_remove_afu\n");
  748. if (!afu)
  749. return;
  750. cxl_sysfs_afu_remove(afu);
  751. cxl_debugfs_afu_remove(afu);
  752. spin_lock(&afu->adapter->afu_list_lock);
  753. afu->adapter->afu[afu->slice] = NULL;
  754. spin_unlock(&afu->adapter->afu_list_lock);
  755. cxl_context_detach_all(afu);
  756. cxl_afu_deactivate_mode(afu);
  757. cxl_deconfigure_afu(afu);
  758. device_unregister(&afu->dev);
  759. }
  760. int cxl_reset(struct cxl *adapter)
  761. {
  762. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  763. int rc;
  764. if (adapter->perst_same_image) {
  765. dev_warn(&dev->dev,
  766. "cxl: refusing to reset/reflash when perst_reloads_same_image is set.\n");
  767. return -EINVAL;
  768. }
  769. dev_info(&dev->dev, "CXL reset\n");
  770. /* pcie_warm_reset requests a fundamental pci reset which includes a
  771. * PERST assert/deassert. PERST triggers a loading of the image
  772. * if "user" or "factory" is selected in sysfs */
  773. if ((rc = pci_set_pcie_reset_state(dev, pcie_warm_reset))) {
  774. dev_err(&dev->dev, "cxl: pcie_warm_reset failed\n");
  775. return rc;
  776. }
  777. return rc;
  778. }
  779. static int cxl_map_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
  780. {
  781. if (pci_request_region(dev, 2, "priv 2 regs"))
  782. goto err1;
  783. if (pci_request_region(dev, 0, "priv 1 regs"))
  784. goto err2;
  785. pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
  786. p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
  787. if (!(adapter->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))
  788. goto err3;
  789. if (!(adapter->p2_mmio = ioremap(p2_base(dev), p2_size(dev))))
  790. goto err4;
  791. return 0;
  792. err4:
  793. iounmap(adapter->p1_mmio);
  794. adapter->p1_mmio = NULL;
  795. err3:
  796. pci_release_region(dev, 0);
  797. err2:
  798. pci_release_region(dev, 2);
  799. err1:
  800. return -ENOMEM;
  801. }
  802. static void cxl_unmap_adapter_regs(struct cxl *adapter)
  803. {
  804. if (adapter->p1_mmio) {
  805. iounmap(adapter->p1_mmio);
  806. adapter->p1_mmio = NULL;
  807. pci_release_region(to_pci_dev(adapter->dev.parent), 2);
  808. }
  809. if (adapter->p2_mmio) {
  810. iounmap(adapter->p2_mmio);
  811. adapter->p2_mmio = NULL;
  812. pci_release_region(to_pci_dev(adapter->dev.parent), 0);
  813. }
  814. }
  815. static int cxl_read_vsec(struct cxl *adapter, struct pci_dev *dev)
  816. {
  817. int vsec;
  818. u32 afu_desc_off, afu_desc_size;
  819. u32 ps_off, ps_size;
  820. u16 vseclen;
  821. u8 image_state;
  822. if (!(vsec = find_cxl_vsec(dev))) {
  823. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  824. return -ENODEV;
  825. }
  826. CXL_READ_VSEC_LENGTH(dev, vsec, &vseclen);
  827. if (vseclen < CXL_VSEC_MIN_SIZE) {
  828. dev_err(&dev->dev, "ABORTING: CXL VSEC too short\n");
  829. return -EINVAL;
  830. }
  831. CXL_READ_VSEC_STATUS(dev, vsec, &adapter->vsec_status);
  832. CXL_READ_VSEC_PSL_REVISION(dev, vsec, &adapter->psl_rev);
  833. CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, &adapter->caia_major);
  834. CXL_READ_VSEC_CAIA_MINOR(dev, vsec, &adapter->caia_minor);
  835. CXL_READ_VSEC_BASE_IMAGE(dev, vsec, &adapter->base_image);
  836. CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state);
  837. adapter->user_image_loaded = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  838. adapter->perst_select_user = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  839. CXL_READ_VSEC_NAFUS(dev, vsec, &adapter->slices);
  840. CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, &afu_desc_off);
  841. CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, &afu_desc_size);
  842. CXL_READ_VSEC_PS_OFF(dev, vsec, &ps_off);
  843. CXL_READ_VSEC_PS_SIZE(dev, vsec, &ps_size);
  844. /* Convert everything to bytes, because there is NO WAY I'd look at the
  845. * code a month later and forget what units these are in ;-) */
  846. adapter->ps_off = ps_off * 64 * 1024;
  847. adapter->ps_size = ps_size * 64 * 1024;
  848. adapter->afu_desc_off = afu_desc_off * 64 * 1024;
  849. adapter->afu_desc_size = afu_desc_size *64 * 1024;
  850. /* Total IRQs - 1 PSL ERROR - #AFU*(1 slice error + 1 DSI) */
  851. adapter->user_irqs = pnv_cxl_get_irq_count(dev) - 1 - 2*adapter->slices;
  852. return 0;
  853. }
  854. /*
  855. * Workaround a PCIe Host Bridge defect on some cards, that can cause
  856. * malformed Transaction Layer Packet (TLP) errors to be erroneously
  857. * reported. Mask this error in the Uncorrectable Error Mask Register.
  858. *
  859. * The upper nibble of the PSL revision is used to distinguish between
  860. * different cards. The affected ones have it set to 0.
  861. */
  862. static void cxl_fixup_malformed_tlp(struct cxl *adapter, struct pci_dev *dev)
  863. {
  864. int aer;
  865. u32 data;
  866. if (adapter->psl_rev & 0xf000)
  867. return;
  868. if (!(aer = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR)))
  869. return;
  870. pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, &data);
  871. if (data & PCI_ERR_UNC_MALF_TLP)
  872. if (data & PCI_ERR_UNC_INTN)
  873. return;
  874. data |= PCI_ERR_UNC_MALF_TLP;
  875. data |= PCI_ERR_UNC_INTN;
  876. pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, data);
  877. }
  878. static int cxl_vsec_looks_ok(struct cxl *adapter, struct pci_dev *dev)
  879. {
  880. if (adapter->vsec_status & CXL_STATUS_SECOND_PORT)
  881. return -EBUSY;
  882. if (adapter->vsec_status & CXL_UNSUPPORTED_FEATURES) {
  883. dev_err(&dev->dev, "ABORTING: CXL requires unsupported features\n");
  884. return -EINVAL;
  885. }
  886. if (!adapter->slices) {
  887. /* Once we support dynamic reprogramming we can use the card if
  888. * it supports loadable AFUs */
  889. dev_err(&dev->dev, "ABORTING: Device has no AFUs\n");
  890. return -EINVAL;
  891. }
  892. if (!adapter->afu_desc_off || !adapter->afu_desc_size) {
  893. dev_err(&dev->dev, "ABORTING: VSEC shows no AFU descriptors\n");
  894. return -EINVAL;
  895. }
  896. if (adapter->ps_size > p2_size(dev) - adapter->ps_off) {
  897. dev_err(&dev->dev, "ABORTING: Problem state size larger than "
  898. "available in BAR2: 0x%llx > 0x%llx\n",
  899. adapter->ps_size, p2_size(dev) - adapter->ps_off);
  900. return -EINVAL;
  901. }
  902. return 0;
  903. }
  904. static void cxl_release_adapter(struct device *dev)
  905. {
  906. struct cxl *adapter = to_cxl_adapter(dev);
  907. pr_devel("cxl_release_adapter\n");
  908. cxl_remove_adapter_nr(adapter);
  909. kfree(adapter);
  910. }
  911. static struct cxl *cxl_alloc_adapter(void)
  912. {
  913. struct cxl *adapter;
  914. if (!(adapter = kzalloc(sizeof(struct cxl), GFP_KERNEL)))
  915. return NULL;
  916. spin_lock_init(&adapter->afu_list_lock);
  917. if (cxl_alloc_adapter_nr(adapter))
  918. goto err1;
  919. if (dev_set_name(&adapter->dev, "card%i", adapter->adapter_num))
  920. goto err2;
  921. return adapter;
  922. err2:
  923. cxl_remove_adapter_nr(adapter);
  924. err1:
  925. kfree(adapter);
  926. return NULL;
  927. }
  928. #define CXL_PSL_ErrIVTE_tberror (0x1ull << (63-31))
  929. static int sanitise_adapter_regs(struct cxl *adapter)
  930. {
  931. /* Clear PSL tberror bit by writing 1 to it */
  932. cxl_p1_write(adapter, CXL_PSL_ErrIVTE, CXL_PSL_ErrIVTE_tberror);
  933. return cxl_tlb_slb_invalidate(adapter);
  934. }
  935. /* This should contain *only* operations that can safely be done in
  936. * both creation and recovery.
  937. */
  938. static int cxl_configure_adapter(struct cxl *adapter, struct pci_dev *dev)
  939. {
  940. int rc;
  941. adapter->dev.parent = &dev->dev;
  942. adapter->dev.release = cxl_release_adapter;
  943. pci_set_drvdata(dev, adapter);
  944. rc = pci_enable_device(dev);
  945. if (rc) {
  946. dev_err(&dev->dev, "pci_enable_device failed: %i\n", rc);
  947. return rc;
  948. }
  949. if ((rc = cxl_read_vsec(adapter, dev)))
  950. return rc;
  951. if ((rc = cxl_vsec_looks_ok(adapter, dev)))
  952. return rc;
  953. cxl_fixup_malformed_tlp(adapter, dev);
  954. if ((rc = setup_cxl_bars(dev)))
  955. return rc;
  956. if ((rc = switch_card_to_cxl(dev)))
  957. return rc;
  958. if ((rc = cxl_update_image_control(adapter)))
  959. return rc;
  960. if ((rc = cxl_map_adapter_regs(adapter, dev)))
  961. return rc;
  962. if ((rc = sanitise_adapter_regs(adapter)))
  963. goto err;
  964. if ((rc = init_implementation_adapter_regs(adapter, dev)))
  965. goto err;
  966. if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_CAPI)))
  967. goto err;
  968. /* If recovery happened, the last step is to turn on snooping.
  969. * In the non-recovery case this has no effect */
  970. if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_SNOOP_ON)))
  971. goto err;
  972. if ((rc = cxl_setup_psl_timebase(adapter, dev)))
  973. goto err;
  974. if ((rc = cxl_register_psl_err_irq(adapter)))
  975. goto err;
  976. return 0;
  977. err:
  978. cxl_unmap_adapter_regs(adapter);
  979. return rc;
  980. }
  981. static void cxl_deconfigure_adapter(struct cxl *adapter)
  982. {
  983. struct pci_dev *pdev = to_pci_dev(adapter->dev.parent);
  984. cxl_release_psl_err_irq(adapter);
  985. cxl_unmap_adapter_regs(adapter);
  986. pci_disable_device(pdev);
  987. }
  988. static struct cxl *cxl_init_adapter(struct pci_dev *dev)
  989. {
  990. struct cxl *adapter;
  991. int rc;
  992. adapter = cxl_alloc_adapter();
  993. if (!adapter)
  994. return ERR_PTR(-ENOMEM);
  995. /* Set defaults for parameters which need to persist over
  996. * configure/reconfigure
  997. */
  998. adapter->perst_loads_image = true;
  999. adapter->perst_same_image = false;
  1000. rc = cxl_configure_adapter(adapter, dev);
  1001. if (rc) {
  1002. pci_disable_device(dev);
  1003. cxl_release_adapter(&adapter->dev);
  1004. return ERR_PTR(rc);
  1005. }
  1006. /* Don't care if this one fails: */
  1007. cxl_debugfs_adapter_add(adapter);
  1008. /*
  1009. * After we call this function we must not free the adapter directly,
  1010. * even if it returns an error!
  1011. */
  1012. if ((rc = cxl_register_adapter(adapter)))
  1013. goto err_put1;
  1014. if ((rc = cxl_sysfs_adapter_add(adapter)))
  1015. goto err_put1;
  1016. return adapter;
  1017. err_put1:
  1018. /* This should mirror cxl_remove_adapter, except without the
  1019. * sysfs parts
  1020. */
  1021. cxl_debugfs_adapter_remove(adapter);
  1022. cxl_deconfigure_adapter(adapter);
  1023. device_unregister(&adapter->dev);
  1024. return ERR_PTR(rc);
  1025. }
  1026. static void cxl_remove_adapter(struct cxl *adapter)
  1027. {
  1028. pr_devel("cxl_remove_adapter\n");
  1029. cxl_sysfs_adapter_remove(adapter);
  1030. cxl_debugfs_adapter_remove(adapter);
  1031. cxl_deconfigure_adapter(adapter);
  1032. device_unregister(&adapter->dev);
  1033. }
  1034. static int cxl_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1035. {
  1036. struct cxl *adapter;
  1037. int slice;
  1038. int rc;
  1039. if (cxl_verbose)
  1040. dump_cxl_config_space(dev);
  1041. adapter = cxl_init_adapter(dev);
  1042. if (IS_ERR(adapter)) {
  1043. dev_err(&dev->dev, "cxl_init_adapter failed: %li\n", PTR_ERR(adapter));
  1044. return PTR_ERR(adapter);
  1045. }
  1046. for (slice = 0; slice < adapter->slices; slice++) {
  1047. if ((rc = cxl_init_afu(adapter, slice, dev))) {
  1048. dev_err(&dev->dev, "AFU %i failed to initialise: %i\n", slice, rc);
  1049. continue;
  1050. }
  1051. rc = cxl_afu_select_best_mode(adapter->afu[slice]);
  1052. if (rc)
  1053. dev_err(&dev->dev, "AFU %i failed to start: %i\n", slice, rc);
  1054. }
  1055. return 0;
  1056. }
  1057. static void cxl_remove(struct pci_dev *dev)
  1058. {
  1059. struct cxl *adapter = pci_get_drvdata(dev);
  1060. struct cxl_afu *afu;
  1061. int i;
  1062. /*
  1063. * Lock to prevent someone grabbing a ref through the adapter list as
  1064. * we are removing it
  1065. */
  1066. for (i = 0; i < adapter->slices; i++) {
  1067. afu = adapter->afu[i];
  1068. cxl_pci_vphb_remove(afu);
  1069. cxl_remove_afu(afu);
  1070. }
  1071. cxl_remove_adapter(adapter);
  1072. }
  1073. static pci_ers_result_t cxl_vphb_error_detected(struct cxl_afu *afu,
  1074. pci_channel_state_t state)
  1075. {
  1076. struct pci_dev *afu_dev;
  1077. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1078. pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
  1079. /* There should only be one entry, but go through the list
  1080. * anyway
  1081. */
  1082. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1083. if (!afu_dev->driver)
  1084. continue;
  1085. afu_dev->error_state = state;
  1086. if (afu_dev->driver->err_handler)
  1087. afu_result = afu_dev->driver->err_handler->error_detected(afu_dev,
  1088. state);
  1089. /* Disconnect trumps all, NONE trumps NEED_RESET */
  1090. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1091. result = PCI_ERS_RESULT_DISCONNECT;
  1092. else if ((afu_result == PCI_ERS_RESULT_NONE) &&
  1093. (result == PCI_ERS_RESULT_NEED_RESET))
  1094. result = PCI_ERS_RESULT_NONE;
  1095. }
  1096. return result;
  1097. }
  1098. static pci_ers_result_t cxl_pci_error_detected(struct pci_dev *pdev,
  1099. pci_channel_state_t state)
  1100. {
  1101. struct cxl *adapter = pci_get_drvdata(pdev);
  1102. struct cxl_afu *afu;
  1103. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1104. int i;
  1105. /* At this point, we could still have an interrupt pending.
  1106. * Let's try to get them out of the way before they do
  1107. * anything we don't like.
  1108. */
  1109. schedule();
  1110. /* If we're permanently dead, give up. */
  1111. if (state == pci_channel_io_perm_failure) {
  1112. /* Tell the AFU drivers; but we don't care what they
  1113. * say, we're going away.
  1114. */
  1115. for (i = 0; i < adapter->slices; i++) {
  1116. afu = adapter->afu[i];
  1117. cxl_vphb_error_detected(afu, state);
  1118. }
  1119. return PCI_ERS_RESULT_DISCONNECT;
  1120. }
  1121. /* Are we reflashing?
  1122. *
  1123. * If we reflash, we could come back as something entirely
  1124. * different, including a non-CAPI card. As such, by default
  1125. * we don't participate in the process. We'll be unbound and
  1126. * the slot re-probed. (TODO: check EEH doesn't blindly rebind
  1127. * us!)
  1128. *
  1129. * However, this isn't the entire story: for reliablity
  1130. * reasons, we usually want to reflash the FPGA on PERST in
  1131. * order to get back to a more reliable known-good state.
  1132. *
  1133. * This causes us a bit of a problem: if we reflash we can't
  1134. * trust that we'll come back the same - we could have a new
  1135. * image and been PERSTed in order to load that
  1136. * image. However, most of the time we actually *will* come
  1137. * back the same - for example a regular EEH event.
  1138. *
  1139. * Therefore, we allow the user to assert that the image is
  1140. * indeed the same and that we should continue on into EEH
  1141. * anyway.
  1142. */
  1143. if (adapter->perst_loads_image && !adapter->perst_same_image) {
  1144. /* TODO take the PHB out of CXL mode */
  1145. dev_info(&pdev->dev, "reflashing, so opting out of EEH!\n");
  1146. return PCI_ERS_RESULT_NONE;
  1147. }
  1148. /*
  1149. * At this point, we want to try to recover. We'll always
  1150. * need a complete slot reset: we don't trust any other reset.
  1151. *
  1152. * Now, we go through each AFU:
  1153. * - We send the driver, if bound, an error_detected callback.
  1154. * We expect it to clean up, but it can also tell us to give
  1155. * up and permanently detach the card. To simplify things, if
  1156. * any bound AFU driver doesn't support EEH, we give up on EEH.
  1157. *
  1158. * - We detach all contexts associated with the AFU. This
  1159. * does not free them, but puts them into a CLOSED state
  1160. * which causes any the associated files to return useful
  1161. * errors to userland. It also unmaps, but does not free,
  1162. * any IRQs.
  1163. *
  1164. * - We clean up our side: releasing and unmapping resources we hold
  1165. * so we can wire them up again when the hardware comes back up.
  1166. *
  1167. * Driver authors should note:
  1168. *
  1169. * - Any contexts you create in your kernel driver (except
  1170. * those associated with anonymous file descriptors) are
  1171. * your responsibility to free and recreate. Likewise with
  1172. * any attached resources.
  1173. *
  1174. * - We will take responsibility for re-initialising the
  1175. * device context (the one set up for you in
  1176. * cxl_pci_enable_device_hook and accessed through
  1177. * cxl_get_context). If you've attached IRQs or other
  1178. * resources to it, they remains yours to free.
  1179. *
  1180. * You can call the same functions to release resources as you
  1181. * normally would: we make sure that these functions continue
  1182. * to work when the hardware is down.
  1183. *
  1184. * Two examples:
  1185. *
  1186. * 1) If you normally free all your resources at the end of
  1187. * each request, or if you use anonymous FDs, your
  1188. * error_detected callback can simply set a flag to tell
  1189. * your driver not to start any new calls. You can then
  1190. * clear the flag in the resume callback.
  1191. *
  1192. * 2) If you normally allocate your resources on startup:
  1193. * * Set a flag in error_detected as above.
  1194. * * Let CXL detach your contexts.
  1195. * * In slot_reset, free the old resources and allocate new ones.
  1196. * * In resume, clear the flag to allow things to start.
  1197. */
  1198. for (i = 0; i < adapter->slices; i++) {
  1199. afu = adapter->afu[i];
  1200. result = cxl_vphb_error_detected(afu, state);
  1201. /* Only continue if everyone agrees on NEED_RESET */
  1202. if (result != PCI_ERS_RESULT_NEED_RESET)
  1203. return result;
  1204. cxl_context_detach_all(afu);
  1205. cxl_afu_deactivate_mode(afu);
  1206. cxl_deconfigure_afu(afu);
  1207. }
  1208. cxl_deconfigure_adapter(adapter);
  1209. return result;
  1210. }
  1211. static pci_ers_result_t cxl_pci_slot_reset(struct pci_dev *pdev)
  1212. {
  1213. struct cxl *adapter = pci_get_drvdata(pdev);
  1214. struct cxl_afu *afu;
  1215. struct cxl_context *ctx;
  1216. struct pci_dev *afu_dev;
  1217. pci_ers_result_t afu_result = PCI_ERS_RESULT_RECOVERED;
  1218. pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
  1219. int i;
  1220. if (cxl_configure_adapter(adapter, pdev))
  1221. goto err;
  1222. for (i = 0; i < adapter->slices; i++) {
  1223. afu = adapter->afu[i];
  1224. if (cxl_configure_afu(afu, adapter, pdev))
  1225. goto err;
  1226. if (cxl_afu_select_best_mode(afu))
  1227. goto err;
  1228. cxl_pci_vphb_reconfigure(afu);
  1229. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1230. /* Reset the device context.
  1231. * TODO: make this less disruptive
  1232. */
  1233. ctx = cxl_get_context(afu_dev);
  1234. if (ctx && cxl_release_context(ctx))
  1235. goto err;
  1236. ctx = cxl_dev_context_init(afu_dev);
  1237. if (!ctx)
  1238. goto err;
  1239. afu_dev->dev.archdata.cxl_ctx = ctx;
  1240. if (cxl_afu_check_and_enable(afu))
  1241. goto err;
  1242. afu_dev->error_state = pci_channel_io_normal;
  1243. /* If there's a driver attached, allow it to
  1244. * chime in on recovery. Drivers should check
  1245. * if everything has come back OK, but
  1246. * shouldn't start new work until we call
  1247. * their resume function.
  1248. */
  1249. if (!afu_dev->driver)
  1250. continue;
  1251. if (afu_dev->driver->err_handler &&
  1252. afu_dev->driver->err_handler->slot_reset)
  1253. afu_result = afu_dev->driver->err_handler->slot_reset(afu_dev);
  1254. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1255. result = PCI_ERS_RESULT_DISCONNECT;
  1256. }
  1257. }
  1258. return result;
  1259. err:
  1260. /* All the bits that happen in both error_detected and cxl_remove
  1261. * should be idempotent, so we don't need to worry about leaving a mix
  1262. * of unconfigured and reconfigured resources.
  1263. */
  1264. dev_err(&pdev->dev, "EEH recovery failed. Asking to be disconnected.\n");
  1265. return PCI_ERS_RESULT_DISCONNECT;
  1266. }
  1267. static void cxl_pci_resume(struct pci_dev *pdev)
  1268. {
  1269. struct cxl *adapter = pci_get_drvdata(pdev);
  1270. struct cxl_afu *afu;
  1271. struct pci_dev *afu_dev;
  1272. int i;
  1273. /* Everything is back now. Drivers should restart work now.
  1274. * This is not the place to be checking if everything came back up
  1275. * properly, because there's no return value: do that in slot_reset.
  1276. */
  1277. for (i = 0; i < adapter->slices; i++) {
  1278. afu = adapter->afu[i];
  1279. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1280. if (afu_dev->driver && afu_dev->driver->err_handler &&
  1281. afu_dev->driver->err_handler->resume)
  1282. afu_dev->driver->err_handler->resume(afu_dev);
  1283. }
  1284. }
  1285. }
  1286. static const struct pci_error_handlers cxl_err_handler = {
  1287. .error_detected = cxl_pci_error_detected,
  1288. .slot_reset = cxl_pci_slot_reset,
  1289. .resume = cxl_pci_resume,
  1290. };
  1291. struct pci_driver cxl_pci_driver = {
  1292. .name = "cxl-pci",
  1293. .id_table = cxl_pci_tbl,
  1294. .probe = cxl_probe,
  1295. .remove = cxl_remove,
  1296. .shutdown = cxl_remove,
  1297. .err_handler = &cxl_err_handler,
  1298. };