cxl.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #ifndef _CXL_H_
  10. #define _CXL_H_
  11. #include <linux/interrupt.h>
  12. #include <linux/semaphore.h>
  13. #include <linux/device.h>
  14. #include <linux/types.h>
  15. #include <linux/cdev.h>
  16. #include <linux/pid.h>
  17. #include <linux/io.h>
  18. #include <linux/pci.h>
  19. #include <linux/fs.h>
  20. #include <asm/cputable.h>
  21. #include <asm/mmu.h>
  22. #include <asm/reg.h>
  23. #include <misc/cxl-base.h>
  24. #include <uapi/misc/cxl.h>
  25. extern uint cxl_verbose;
  26. #define CXL_TIMEOUT 5
  27. /*
  28. * Bump version each time a user API change is made, whether it is
  29. * backwards compatible ot not.
  30. */
  31. #define CXL_API_VERSION 2
  32. #define CXL_API_VERSION_COMPATIBLE 1
  33. /*
  34. * Opaque types to avoid accidentally passing registers for the wrong MMIO
  35. *
  36. * At the end of the day, I'm not married to using typedef here, but it might
  37. * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
  38. * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
  39. *
  40. * I'm quite happy if these are changed back to #defines before upstreaming, it
  41. * should be little more than a regexp search+replace operation in this file.
  42. */
  43. typedef struct {
  44. const int x;
  45. } cxl_p1_reg_t;
  46. typedef struct {
  47. const int x;
  48. } cxl_p1n_reg_t;
  49. typedef struct {
  50. const int x;
  51. } cxl_p2n_reg_t;
  52. #define cxl_reg_off(reg) \
  53. (reg.x)
  54. /* Memory maps. Ref CXL Appendix A */
  55. /* PSL Privilege 1 Memory Map */
  56. /* Configuration and Control area */
  57. static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
  58. static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
  59. static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
  60. static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
  61. static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
  62. /* Downloading */
  63. static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
  64. static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
  65. /* PSL Lookaside Buffer Management Area */
  66. static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
  67. static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
  68. static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
  69. static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
  70. static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
  71. static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
  72. /* 0x00C0:7EFF Implementation dependent area */
  73. static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
  74. static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
  75. static const cxl_p1_reg_t CXL_PSL_Timebase = {0x0110};
  76. static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
  77. static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
  78. static const cxl_p1_reg_t CXL_PSL_TB_CTLSTAT = {0x0140};
  79. static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
  80. static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
  81. static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
  82. static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
  83. /* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
  84. /* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
  85. /* PSL Slice Privilege 1 Memory Map */
  86. /* Configuration Area */
  87. static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
  88. static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
  89. static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
  90. static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
  91. static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
  92. static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
  93. /* Memory Management and Lookaside Buffer Management */
  94. static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
  95. static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
  96. /* Pointer Area */
  97. static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
  98. static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
  99. static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
  100. /* Control Area */
  101. static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
  102. static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
  103. static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
  104. static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
  105. /* 0xC0:FF Implementation Dependent Area */
  106. static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
  107. static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
  108. static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
  109. static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
  110. static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
  111. static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
  112. /* PSL Slice Privilege 2 Memory Map */
  113. /* Configuration and Control Area */
  114. static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
  115. static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
  116. static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
  117. static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
  118. static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
  119. static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
  120. static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
  121. /* Segment Lookaside Buffer Management */
  122. static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
  123. static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
  124. static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
  125. /* Interrupt Registers */
  126. static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
  127. static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
  128. static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
  129. static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
  130. static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
  131. static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
  132. /* AFU Registers */
  133. static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
  134. static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
  135. /* Work Element Descriptor */
  136. static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
  137. /* 0x0C0:FFF Implementation Dependent Area */
  138. #define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
  139. #define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
  140. #define CXL_PSL_SPAP_Size_Shift 4
  141. #define CXL_PSL_SPAP_V 0x0000000000000001ULL
  142. /****** CXL_PSL_Control ****************************************************/
  143. #define CXL_PSL_Control_tb 0x0000000000000001ULL
  144. /****** CXL_PSL_DLCNTL *****************************************************/
  145. #define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
  146. #define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
  147. #define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
  148. #define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
  149. #define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
  150. #define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
  151. /****** CXL_PSL_SR_An ******************************************************/
  152. #define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
  153. #define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
  154. #define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
  155. #define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
  156. #define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
  157. #define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
  158. #define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
  159. #define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
  160. #define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
  161. #define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
  162. #define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
  163. /****** CXL_PSL_LLCMD_An ****************************************************/
  164. #define CXL_LLCMD_TERMINATE 0x0001000000000000ULL
  165. #define CXL_LLCMD_REMOVE 0x0002000000000000ULL
  166. #define CXL_LLCMD_SUSPEND 0x0003000000000000ULL
  167. #define CXL_LLCMD_RESUME 0x0004000000000000ULL
  168. #define CXL_LLCMD_ADD 0x0005000000000000ULL
  169. #define CXL_LLCMD_UPDATE 0x0006000000000000ULL
  170. #define CXL_LLCMD_HANDLE_MASK 0x000000000000ffffULL
  171. /****** CXL_PSL_ID_An ****************************************************/
  172. #define CXL_PSL_ID_An_F (1ull << (63-31))
  173. #define CXL_PSL_ID_An_L (1ull << (63-30))
  174. /****** CXL_PSL_SCNTL_An ****************************************************/
  175. #define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
  176. /* Programming Modes: */
  177. #define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
  178. #define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
  179. #define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
  180. #define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
  181. #define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
  182. #define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
  183. /* Purge Status (ro) */
  184. #define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
  185. #define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
  186. #define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
  187. /* Purge */
  188. #define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
  189. /* Suspend Status (ro) */
  190. #define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
  191. #define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
  192. #define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
  193. /* Suspend Control */
  194. #define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
  195. /* AFU Slice Enable Status (ro) */
  196. #define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
  197. #define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
  198. #define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
  199. /* AFU Slice Enable */
  200. #define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
  201. /* AFU Slice Reset status (ro) */
  202. #define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
  203. #define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
  204. #define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
  205. /* AFU Slice Reset */
  206. #define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
  207. /****** CXL_SSTP0/1_An ******************************************************/
  208. /* These top bits are for the segment that CONTAINS the segment table */
  209. #define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
  210. #define CXL_SSTP0_An_KS (1ull << (63-2))
  211. #define CXL_SSTP0_An_KP (1ull << (63-3))
  212. #define CXL_SSTP0_An_N (1ull << (63-4))
  213. #define CXL_SSTP0_An_L (1ull << (63-5))
  214. #define CXL_SSTP0_An_C (1ull << (63-6))
  215. #define CXL_SSTP0_An_TA (1ull << (63-7))
  216. #define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
  217. /* And finally, the virtual address & size of the segment table: */
  218. #define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
  219. #define CXL_SSTP0_An_SegTableSize_MASK \
  220. (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
  221. #define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
  222. #define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
  223. #define CXL_SSTP1_An_V (1ull << (63-63))
  224. /****** CXL_PSL_SLBIE_[An] **************************************************/
  225. /* write: */
  226. #define CXL_SLBIE_C PPC_BIT(36) /* Class */
  227. #define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
  228. #define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
  229. #define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
  230. /* read: */
  231. #define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
  232. #define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
  233. /****** Common to all CXL_TLBIA/SLBIA_[An] **********************************/
  234. #define CXL_TLB_SLB_P (1ull) /* Pending (read) */
  235. /****** Common to all CXL_TLB/SLB_IA/IE_[An] registers **********************/
  236. #define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
  237. #define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
  238. #define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
  239. /****** CXL_PSL_AFUSEL ******************************************************/
  240. #define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
  241. /****** CXL_PSL_DSISR_An ****************************************************/
  242. #define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
  243. #define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
  244. #define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
  245. #define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
  246. #define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
  247. #define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
  248. #define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
  249. #define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
  250. /* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
  251. #define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
  252. #define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
  253. #define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
  254. #define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
  255. #define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
  256. /****** CXL_PSL_TFC_An ******************************************************/
  257. #define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
  258. #define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
  259. #define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
  260. #define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
  261. /* cxl_process_element->software_status */
  262. #define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
  263. #define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
  264. #define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
  265. #define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
  266. /****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
  267. * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
  268. * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
  269. * of the hang pulse frequency.
  270. */
  271. #define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
  272. /* SPA->sw_command_status */
  273. #define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
  274. #define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
  275. #define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
  276. #define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
  277. #define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
  278. #define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
  279. #define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
  280. #define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
  281. #define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
  282. #define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
  283. #define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
  284. #define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
  285. #define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
  286. #define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
  287. #define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
  288. #define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
  289. #define CXL_MAX_SLICES 4
  290. #define MAX_AFU_MMIO_REGS 3
  291. #define CXL_MODE_TIME_SLICED 0x4
  292. #define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
  293. enum cxl_context_status {
  294. CLOSED,
  295. OPENED,
  296. STARTED
  297. };
  298. enum prefault_modes {
  299. CXL_PREFAULT_NONE,
  300. CXL_PREFAULT_WED,
  301. CXL_PREFAULT_ALL,
  302. };
  303. struct cxl_sste {
  304. __be64 esid_data;
  305. __be64 vsid_data;
  306. };
  307. #define to_cxl_adapter(d) container_of(d, struct cxl, dev)
  308. #define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
  309. struct cxl_afu {
  310. irq_hw_number_t psl_hwirq;
  311. irq_hw_number_t serr_hwirq;
  312. char *err_irq_name;
  313. char *psl_irq_name;
  314. unsigned int serr_virq;
  315. void __iomem *p1n_mmio;
  316. void __iomem *p2n_mmio;
  317. phys_addr_t psn_phys;
  318. u64 pp_offset;
  319. u64 pp_size;
  320. void __iomem *afu_desc_mmio;
  321. struct cxl *adapter;
  322. struct device dev;
  323. struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
  324. struct device *chardev_s, *chardev_m, *chardev_d;
  325. struct idr contexts_idr;
  326. struct dentry *debugfs;
  327. struct mutex contexts_lock;
  328. struct mutex spa_mutex;
  329. spinlock_t afu_cntl_lock;
  330. /* AFU error buffer fields and bin attribute for sysfs */
  331. u64 eb_len, eb_offset;
  332. struct bin_attribute attr_eb;
  333. /*
  334. * Only the first part of the SPA is used for the process element
  335. * linked list. The only other part that software needs to worry about
  336. * is sw_command_status, which we store a separate pointer to.
  337. * Everything else in the SPA is only used by hardware
  338. */
  339. struct cxl_process_element *spa;
  340. __be64 *sw_command_status;
  341. unsigned int spa_size;
  342. int spa_order;
  343. int spa_max_procs;
  344. unsigned int psl_virq;
  345. /* pointer to the vphb */
  346. struct pci_controller *phb;
  347. int pp_irqs;
  348. int irqs_max;
  349. int num_procs;
  350. int max_procs_virtualised;
  351. int slice;
  352. int modes_supported;
  353. int current_mode;
  354. int crs_num;
  355. u64 crs_len;
  356. u64 crs_offset;
  357. struct list_head crs;
  358. enum prefault_modes prefault_mode;
  359. bool psa;
  360. bool pp_psa;
  361. bool enabled;
  362. };
  363. struct cxl_irq_name {
  364. struct list_head list;
  365. char *name;
  366. };
  367. /*
  368. * This is a cxl context. If the PSL is in dedicated mode, there will be one
  369. * of these per AFU. If in AFU directed there can be lots of these.
  370. */
  371. struct cxl_context {
  372. struct cxl_afu *afu;
  373. /* Problem state MMIO */
  374. phys_addr_t psn_phys;
  375. u64 psn_size;
  376. /* Used to unmap any mmaps when force detaching */
  377. struct address_space *mapping;
  378. struct mutex mapping_lock;
  379. struct page *ff_page;
  380. bool mmio_err_ff;
  381. bool kernelapi;
  382. spinlock_t sste_lock; /* Protects segment table entries */
  383. struct cxl_sste *sstp;
  384. u64 sstp0, sstp1;
  385. unsigned int sst_size, sst_lru;
  386. wait_queue_head_t wq;
  387. struct pid *pid;
  388. spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
  389. /* Only used in PR mode */
  390. u64 process_token;
  391. unsigned long *irq_bitmap; /* Accessed from IRQ context */
  392. struct cxl_irq_ranges irqs;
  393. struct list_head irq_names;
  394. u64 fault_addr;
  395. u64 fault_dsisr;
  396. u64 afu_err;
  397. /*
  398. * This status and it's lock pretects start and detach context
  399. * from racing. It also prevents detach from racing with
  400. * itself
  401. */
  402. enum cxl_context_status status;
  403. struct mutex status_mutex;
  404. /* XXX: Is it possible to need multiple work items at once? */
  405. struct work_struct fault_work;
  406. u64 dsisr;
  407. u64 dar;
  408. struct cxl_process_element *elem;
  409. int pe; /* process element handle */
  410. u32 irq_count;
  411. bool pe_inserted;
  412. bool master;
  413. bool kernel;
  414. bool pending_irq;
  415. bool pending_fault;
  416. bool pending_afu_err;
  417. struct rcu_head rcu;
  418. };
  419. struct cxl {
  420. void __iomem *p1_mmio;
  421. void __iomem *p2_mmio;
  422. irq_hw_number_t err_hwirq;
  423. unsigned int err_virq;
  424. spinlock_t afu_list_lock;
  425. struct cxl_afu *afu[CXL_MAX_SLICES];
  426. struct device dev;
  427. struct dentry *trace;
  428. struct dentry *psl_err_chk;
  429. struct dentry *debugfs;
  430. char *irq_name;
  431. struct bin_attribute cxl_attr;
  432. int adapter_num;
  433. int user_irqs;
  434. u64 afu_desc_off;
  435. u64 afu_desc_size;
  436. u64 ps_off;
  437. u64 ps_size;
  438. u16 psl_rev;
  439. u16 base_image;
  440. u8 vsec_status;
  441. u8 caia_major;
  442. u8 caia_minor;
  443. u8 slices;
  444. bool user_image_loaded;
  445. bool perst_loads_image;
  446. bool perst_select_user;
  447. bool perst_same_image;
  448. };
  449. int cxl_alloc_one_irq(struct cxl *adapter);
  450. void cxl_release_one_irq(struct cxl *adapter, int hwirq);
  451. int cxl_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
  452. void cxl_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
  453. int cxl_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
  454. int cxl_update_image_control(struct cxl *adapter);
  455. int cxl_reset(struct cxl *adapter);
  456. /* common == phyp + powernv */
  457. struct cxl_process_element_common {
  458. __be32 tid;
  459. __be32 pid;
  460. __be64 csrp;
  461. __be64 aurp0;
  462. __be64 aurp1;
  463. __be64 sstp0;
  464. __be64 sstp1;
  465. __be64 amr;
  466. u8 reserved3[4];
  467. __be64 wed;
  468. } __packed;
  469. /* just powernv */
  470. struct cxl_process_element {
  471. __be64 sr;
  472. __be64 SPOffset;
  473. __be64 sdr;
  474. __be64 haurp;
  475. __be32 ctxtime;
  476. __be16 ivte_offsets[4];
  477. __be16 ivte_ranges[4];
  478. __be32 lpid;
  479. struct cxl_process_element_common common;
  480. __be32 software_state;
  481. } __packed;
  482. static inline bool cxl_adapter_link_ok(struct cxl *cxl)
  483. {
  484. struct pci_dev *pdev;
  485. pdev = to_pci_dev(cxl->dev.parent);
  486. return !pci_channel_offline(pdev);
  487. }
  488. static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
  489. {
  490. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  491. return cxl->p1_mmio + cxl_reg_off(reg);
  492. }
  493. static inline void cxl_p1_write(struct cxl *cxl, cxl_p1_reg_t reg, u64 val)
  494. {
  495. if (likely(cxl_adapter_link_ok(cxl)))
  496. out_be64(_cxl_p1_addr(cxl, reg), val);
  497. }
  498. static inline u64 cxl_p1_read(struct cxl *cxl, cxl_p1_reg_t reg)
  499. {
  500. if (likely(cxl_adapter_link_ok(cxl)))
  501. return in_be64(_cxl_p1_addr(cxl, reg));
  502. else
  503. return ~0ULL;
  504. }
  505. static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  506. {
  507. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  508. return afu->p1n_mmio + cxl_reg_off(reg);
  509. }
  510. static inline void cxl_p1n_write(struct cxl_afu *afu, cxl_p1n_reg_t reg, u64 val)
  511. {
  512. if (likely(cxl_adapter_link_ok(afu->adapter)))
  513. out_be64(_cxl_p1n_addr(afu, reg), val);
  514. }
  515. static inline u64 cxl_p1n_read(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  516. {
  517. if (likely(cxl_adapter_link_ok(afu->adapter)))
  518. return in_be64(_cxl_p1n_addr(afu, reg));
  519. else
  520. return ~0ULL;
  521. }
  522. static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  523. {
  524. return afu->p2n_mmio + cxl_reg_off(reg);
  525. }
  526. static inline void cxl_p2n_write(struct cxl_afu *afu, cxl_p2n_reg_t reg, u64 val)
  527. {
  528. if (likely(cxl_adapter_link_ok(afu->adapter)))
  529. out_be64(_cxl_p2n_addr(afu, reg), val);
  530. }
  531. static inline u64 cxl_p2n_read(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  532. {
  533. if (likely(cxl_adapter_link_ok(afu->adapter)))
  534. return in_be64(_cxl_p2n_addr(afu, reg));
  535. else
  536. return ~0ULL;
  537. }
  538. static inline u64 cxl_afu_cr_read64(struct cxl_afu *afu, int cr, u64 off)
  539. {
  540. if (likely(cxl_adapter_link_ok(afu->adapter)))
  541. return in_le64((afu)->afu_desc_mmio + (afu)->crs_offset +
  542. ((cr) * (afu)->crs_len) + (off));
  543. else
  544. return ~0ULL;
  545. }
  546. static inline u32 cxl_afu_cr_read32(struct cxl_afu *afu, int cr, u64 off)
  547. {
  548. if (likely(cxl_adapter_link_ok(afu->adapter)))
  549. return in_le32((afu)->afu_desc_mmio + (afu)->crs_offset +
  550. ((cr) * (afu)->crs_len) + (off));
  551. else
  552. return 0xffffffff;
  553. }
  554. u16 cxl_afu_cr_read16(struct cxl_afu *afu, int cr, u64 off);
  555. u8 cxl_afu_cr_read8(struct cxl_afu *afu, int cr, u64 off);
  556. ssize_t cxl_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  557. loff_t off, size_t count);
  558. struct cxl_calls {
  559. void (*cxl_slbia)(struct mm_struct *mm);
  560. struct module *owner;
  561. };
  562. int register_cxl_calls(struct cxl_calls *calls);
  563. void unregister_cxl_calls(struct cxl_calls *calls);
  564. int cxl_alloc_adapter_nr(struct cxl *adapter);
  565. void cxl_remove_adapter_nr(struct cxl *adapter);
  566. int cxl_alloc_spa(struct cxl_afu *afu);
  567. void cxl_release_spa(struct cxl_afu *afu);
  568. int cxl_file_init(void);
  569. void cxl_file_exit(void);
  570. int cxl_register_adapter(struct cxl *adapter);
  571. int cxl_register_afu(struct cxl_afu *afu);
  572. int cxl_chardev_d_afu_add(struct cxl_afu *afu);
  573. int cxl_chardev_m_afu_add(struct cxl_afu *afu);
  574. int cxl_chardev_s_afu_add(struct cxl_afu *afu);
  575. void cxl_chardev_afu_remove(struct cxl_afu *afu);
  576. void cxl_context_detach_all(struct cxl_afu *afu);
  577. void cxl_context_free(struct cxl_context *ctx);
  578. void cxl_context_detach(struct cxl_context *ctx);
  579. int cxl_sysfs_adapter_add(struct cxl *adapter);
  580. void cxl_sysfs_adapter_remove(struct cxl *adapter);
  581. int cxl_sysfs_afu_add(struct cxl_afu *afu);
  582. void cxl_sysfs_afu_remove(struct cxl_afu *afu);
  583. int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
  584. void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
  585. int cxl_afu_activate_mode(struct cxl_afu *afu, int mode);
  586. int _cxl_afu_deactivate_mode(struct cxl_afu *afu, int mode);
  587. int cxl_afu_deactivate_mode(struct cxl_afu *afu);
  588. int cxl_afu_select_best_mode(struct cxl_afu *afu);
  589. int cxl_register_psl_irq(struct cxl_afu *afu);
  590. void cxl_release_psl_irq(struct cxl_afu *afu);
  591. int cxl_register_psl_err_irq(struct cxl *adapter);
  592. void cxl_release_psl_err_irq(struct cxl *adapter);
  593. int cxl_register_serr_irq(struct cxl_afu *afu);
  594. void cxl_release_serr_irq(struct cxl_afu *afu);
  595. int afu_register_irqs(struct cxl_context *ctx, u32 count);
  596. void afu_release_irqs(struct cxl_context *ctx, void *cookie);
  597. void afu_irq_name_free(struct cxl_context *ctx);
  598. irqreturn_t cxl_slice_irq_err(int irq, void *data);
  599. int cxl_debugfs_init(void);
  600. void cxl_debugfs_exit(void);
  601. int cxl_debugfs_adapter_add(struct cxl *adapter);
  602. void cxl_debugfs_adapter_remove(struct cxl *adapter);
  603. int cxl_debugfs_afu_add(struct cxl_afu *afu);
  604. void cxl_debugfs_afu_remove(struct cxl_afu *afu);
  605. void cxl_handle_fault(struct work_struct *work);
  606. void cxl_prefault(struct cxl_context *ctx, u64 wed);
  607. struct cxl *get_cxl_adapter(int num);
  608. int cxl_alloc_sst(struct cxl_context *ctx);
  609. void init_cxl_native(void);
  610. struct cxl_context *cxl_context_alloc(void);
  611. int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master,
  612. struct address_space *mapping);
  613. void cxl_context_free(struct cxl_context *ctx);
  614. int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
  615. unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
  616. irq_handler_t handler, void *cookie, const char *name);
  617. void cxl_unmap_irq(unsigned int virq, void *cookie);
  618. int __detach_context(struct cxl_context *ctx);
  619. /* This matches the layout of the H_COLLECT_CA_INT_INFO retbuf */
  620. struct cxl_irq_info {
  621. u64 dsisr;
  622. u64 dar;
  623. u64 dsr;
  624. u32 pid;
  625. u32 tid;
  626. u64 afu_err;
  627. u64 errstat;
  628. u64 padding[3]; /* to match the expected retbuf size for plpar_hcall9 */
  629. };
  630. void cxl_assign_psn_space(struct cxl_context *ctx);
  631. int cxl_attach_process(struct cxl_context *ctx, bool kernel, u64 wed,
  632. u64 amr);
  633. int cxl_detach_process(struct cxl_context *ctx);
  634. int cxl_get_irq(struct cxl_afu *afu, struct cxl_irq_info *info);
  635. int cxl_ack_irq(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
  636. int cxl_check_error(struct cxl_afu *afu);
  637. int cxl_afu_slbia(struct cxl_afu *afu);
  638. int cxl_tlb_slb_invalidate(struct cxl *adapter);
  639. int cxl_afu_disable(struct cxl_afu *afu);
  640. int __cxl_afu_reset(struct cxl_afu *afu);
  641. int cxl_afu_check_and_enable(struct cxl_afu *afu);
  642. int cxl_psl_purge(struct cxl_afu *afu);
  643. void cxl_stop_trace(struct cxl *cxl);
  644. int cxl_pci_vphb_add(struct cxl_afu *afu);
  645. void cxl_pci_vphb_reconfigure(struct cxl_afu *afu);
  646. void cxl_pci_vphb_remove(struct cxl_afu *afu);
  647. extern struct pci_driver cxl_pci_driver;
  648. int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
  649. int afu_open(struct inode *inode, struct file *file);
  650. int afu_release(struct inode *inode, struct file *file);
  651. long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
  652. int afu_mmap(struct file *file, struct vm_area_struct *vm);
  653. unsigned int afu_poll(struct file *file, struct poll_table_struct *poll);
  654. ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
  655. extern const struct file_operations afu_fops;
  656. #endif