irq-gic-v2m.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * ARM GIC v2m MSI(-X) support
  3. * Support for Message Signaled Interrupts for systems that
  4. * implement ARM Generic Interrupt Controller: GICv2m.
  5. *
  6. * Copyright (C) 2014 Advanced Micro Devices, Inc.
  7. * Authors: Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
  8. * Harish Kasiviswanathan <harish.kasiviswanathan@amd.com>
  9. * Brandon Anderson <brandon.anderson@amd.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published
  13. * by the Free Software Foundation.
  14. */
  15. #define pr_fmt(fmt) "GICv2m: " fmt
  16. #include <linux/irq.h>
  17. #include <linux/irqdomain.h>
  18. #include <linux/kernel.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_pci.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. /*
  24. * MSI_TYPER:
  25. * [31:26] Reserved
  26. * [25:16] lowest SPI assigned to MSI
  27. * [15:10] Reserved
  28. * [9:0] Numer of SPIs assigned to MSI
  29. */
  30. #define V2M_MSI_TYPER 0x008
  31. #define V2M_MSI_TYPER_BASE_SHIFT 16
  32. #define V2M_MSI_TYPER_BASE_MASK 0x3FF
  33. #define V2M_MSI_TYPER_NUM_MASK 0x3FF
  34. #define V2M_MSI_SETSPI_NS 0x040
  35. #define V2M_MIN_SPI 32
  36. #define V2M_MAX_SPI 1019
  37. #define V2M_MSI_TYPER_BASE_SPI(x) \
  38. (((x) >> V2M_MSI_TYPER_BASE_SHIFT) & V2M_MSI_TYPER_BASE_MASK)
  39. #define V2M_MSI_TYPER_NUM_SPI(x) ((x) & V2M_MSI_TYPER_NUM_MASK)
  40. struct v2m_data {
  41. spinlock_t msi_cnt_lock;
  42. struct resource res; /* GICv2m resource */
  43. void __iomem *base; /* GICv2m virt address */
  44. u32 spi_start; /* The SPI number that MSIs start */
  45. u32 nr_spis; /* The number of SPIs for MSIs */
  46. unsigned long *bm; /* MSI vector bitmap */
  47. };
  48. static void gicv2m_mask_msi_irq(struct irq_data *d)
  49. {
  50. pci_msi_mask_irq(d);
  51. irq_chip_mask_parent(d);
  52. }
  53. static void gicv2m_unmask_msi_irq(struct irq_data *d)
  54. {
  55. pci_msi_unmask_irq(d);
  56. irq_chip_unmask_parent(d);
  57. }
  58. static struct irq_chip gicv2m_msi_irq_chip = {
  59. .name = "MSI",
  60. .irq_mask = gicv2m_mask_msi_irq,
  61. .irq_unmask = gicv2m_unmask_msi_irq,
  62. .irq_eoi = irq_chip_eoi_parent,
  63. .irq_write_msi_msg = pci_msi_domain_write_msg,
  64. };
  65. static struct msi_domain_info gicv2m_msi_domain_info = {
  66. .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
  67. MSI_FLAG_PCI_MSIX),
  68. .chip = &gicv2m_msi_irq_chip,
  69. };
  70. static int gicv2m_set_affinity(struct irq_data *irq_data,
  71. const struct cpumask *mask, bool force)
  72. {
  73. int ret;
  74. ret = irq_chip_set_affinity_parent(irq_data, mask, force);
  75. if (ret == IRQ_SET_MASK_OK)
  76. ret = IRQ_SET_MASK_OK_DONE;
  77. return ret;
  78. }
  79. static void gicv2m_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
  80. {
  81. struct v2m_data *v2m = irq_data_get_irq_chip_data(data);
  82. phys_addr_t addr = v2m->res.start + V2M_MSI_SETSPI_NS;
  83. msg->address_hi = upper_32_bits(addr);
  84. msg->address_lo = lower_32_bits(addr);
  85. msg->data = data->hwirq;
  86. }
  87. static struct irq_chip gicv2m_irq_chip = {
  88. .name = "GICv2m",
  89. .irq_mask = irq_chip_mask_parent,
  90. .irq_unmask = irq_chip_unmask_parent,
  91. .irq_eoi = irq_chip_eoi_parent,
  92. .irq_set_affinity = gicv2m_set_affinity,
  93. .irq_compose_msi_msg = gicv2m_compose_msi_msg,
  94. };
  95. static int gicv2m_irq_gic_domain_alloc(struct irq_domain *domain,
  96. unsigned int virq,
  97. irq_hw_number_t hwirq)
  98. {
  99. struct of_phandle_args args;
  100. struct irq_data *d;
  101. int err;
  102. args.np = domain->parent->of_node;
  103. args.args_count = 3;
  104. args.args[0] = 0;
  105. args.args[1] = hwirq - 32;
  106. args.args[2] = IRQ_TYPE_EDGE_RISING;
  107. err = irq_domain_alloc_irqs_parent(domain, virq, 1, &args);
  108. if (err)
  109. return err;
  110. /* Configure the interrupt line to be edge */
  111. d = irq_domain_get_irq_data(domain->parent, virq);
  112. d->chip->irq_set_type(d, IRQ_TYPE_EDGE_RISING);
  113. return 0;
  114. }
  115. static void gicv2m_unalloc_msi(struct v2m_data *v2m, unsigned int hwirq)
  116. {
  117. int pos;
  118. pos = hwirq - v2m->spi_start;
  119. if (pos < 0 || pos >= v2m->nr_spis) {
  120. pr_err("Failed to teardown msi. Invalid hwirq %d\n", hwirq);
  121. return;
  122. }
  123. spin_lock(&v2m->msi_cnt_lock);
  124. __clear_bit(pos, v2m->bm);
  125. spin_unlock(&v2m->msi_cnt_lock);
  126. }
  127. static int gicv2m_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
  128. unsigned int nr_irqs, void *args)
  129. {
  130. struct v2m_data *v2m = domain->host_data;
  131. int hwirq, offset, err = 0;
  132. spin_lock(&v2m->msi_cnt_lock);
  133. offset = find_first_zero_bit(v2m->bm, v2m->nr_spis);
  134. if (offset < v2m->nr_spis)
  135. __set_bit(offset, v2m->bm);
  136. else
  137. err = -ENOSPC;
  138. spin_unlock(&v2m->msi_cnt_lock);
  139. if (err)
  140. return err;
  141. hwirq = v2m->spi_start + offset;
  142. err = gicv2m_irq_gic_domain_alloc(domain, virq, hwirq);
  143. if (err) {
  144. gicv2m_unalloc_msi(v2m, hwirq);
  145. return err;
  146. }
  147. irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
  148. &gicv2m_irq_chip, v2m);
  149. return 0;
  150. }
  151. static void gicv2m_irq_domain_free(struct irq_domain *domain,
  152. unsigned int virq, unsigned int nr_irqs)
  153. {
  154. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  155. struct v2m_data *v2m = irq_data_get_irq_chip_data(d);
  156. BUG_ON(nr_irqs != 1);
  157. gicv2m_unalloc_msi(v2m, d->hwirq);
  158. irq_domain_free_irqs_parent(domain, virq, nr_irqs);
  159. }
  160. static const struct irq_domain_ops gicv2m_domain_ops = {
  161. .alloc = gicv2m_irq_domain_alloc,
  162. .free = gicv2m_irq_domain_free,
  163. };
  164. static bool is_msi_spi_valid(u32 base, u32 num)
  165. {
  166. if (base < V2M_MIN_SPI) {
  167. pr_err("Invalid MSI base SPI (base:%u)\n", base);
  168. return false;
  169. }
  170. if ((num == 0) || (base + num > V2M_MAX_SPI)) {
  171. pr_err("Number of SPIs (%u) exceed maximum (%u)\n",
  172. num, V2M_MAX_SPI - V2M_MIN_SPI + 1);
  173. return false;
  174. }
  175. return true;
  176. }
  177. static struct irq_chip gicv2m_pmsi_irq_chip = {
  178. .name = "pMSI",
  179. };
  180. static struct msi_domain_ops gicv2m_pmsi_ops = {
  181. };
  182. static struct msi_domain_info gicv2m_pmsi_domain_info = {
  183. .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS),
  184. .ops = &gicv2m_pmsi_ops,
  185. .chip = &gicv2m_pmsi_irq_chip,
  186. };
  187. static int __init gicv2m_init_one(struct device_node *node,
  188. struct irq_domain *parent)
  189. {
  190. int ret;
  191. struct v2m_data *v2m;
  192. struct irq_domain *inner_domain, *pci_domain, *plat_domain;
  193. v2m = kzalloc(sizeof(struct v2m_data), GFP_KERNEL);
  194. if (!v2m) {
  195. pr_err("Failed to allocate struct v2m_data.\n");
  196. return -ENOMEM;
  197. }
  198. ret = of_address_to_resource(node, 0, &v2m->res);
  199. if (ret) {
  200. pr_err("Failed to allocate v2m resource.\n");
  201. goto err_free_v2m;
  202. }
  203. v2m->base = ioremap(v2m->res.start, resource_size(&v2m->res));
  204. if (!v2m->base) {
  205. pr_err("Failed to map GICv2m resource\n");
  206. ret = -ENOMEM;
  207. goto err_free_v2m;
  208. }
  209. if (!of_property_read_u32(node, "arm,msi-base-spi", &v2m->spi_start) &&
  210. !of_property_read_u32(node, "arm,msi-num-spis", &v2m->nr_spis)) {
  211. pr_info("Overriding V2M MSI_TYPER (base:%u, num:%u)\n",
  212. v2m->spi_start, v2m->nr_spis);
  213. } else {
  214. u32 typer = readl_relaxed(v2m->base + V2M_MSI_TYPER);
  215. v2m->spi_start = V2M_MSI_TYPER_BASE_SPI(typer);
  216. v2m->nr_spis = V2M_MSI_TYPER_NUM_SPI(typer);
  217. }
  218. if (!is_msi_spi_valid(v2m->spi_start, v2m->nr_spis)) {
  219. ret = -EINVAL;
  220. goto err_iounmap;
  221. }
  222. v2m->bm = kzalloc(sizeof(long) * BITS_TO_LONGS(v2m->nr_spis),
  223. GFP_KERNEL);
  224. if (!v2m->bm) {
  225. ret = -ENOMEM;
  226. goto err_iounmap;
  227. }
  228. inner_domain = irq_domain_add_tree(node, &gicv2m_domain_ops, v2m);
  229. if (!inner_domain) {
  230. pr_err("Failed to create GICv2m domain\n");
  231. ret = -ENOMEM;
  232. goto err_free_bm;
  233. }
  234. inner_domain->bus_token = DOMAIN_BUS_NEXUS;
  235. inner_domain->parent = parent;
  236. pci_domain = pci_msi_create_irq_domain(node, &gicv2m_msi_domain_info,
  237. inner_domain);
  238. plat_domain = platform_msi_create_irq_domain(node,
  239. &gicv2m_pmsi_domain_info,
  240. inner_domain);
  241. if (!pci_domain || !plat_domain) {
  242. pr_err("Failed to create MSI domains\n");
  243. ret = -ENOMEM;
  244. goto err_free_domains;
  245. }
  246. spin_lock_init(&v2m->msi_cnt_lock);
  247. pr_info("Node %s: range[%#lx:%#lx], SPI[%d:%d]\n", node->name,
  248. (unsigned long)v2m->res.start, (unsigned long)v2m->res.end,
  249. v2m->spi_start, (v2m->spi_start + v2m->nr_spis));
  250. return 0;
  251. err_free_domains:
  252. if (plat_domain)
  253. irq_domain_remove(plat_domain);
  254. if (pci_domain)
  255. irq_domain_remove(pci_domain);
  256. if (inner_domain)
  257. irq_domain_remove(inner_domain);
  258. err_free_bm:
  259. kfree(v2m->bm);
  260. err_iounmap:
  261. iounmap(v2m->base);
  262. err_free_v2m:
  263. kfree(v2m);
  264. return ret;
  265. }
  266. static struct of_device_id gicv2m_device_id[] = {
  267. { .compatible = "arm,gic-v2m-frame", },
  268. {},
  269. };
  270. int __init gicv2m_of_init(struct device_node *node, struct irq_domain *parent)
  271. {
  272. int ret = 0;
  273. struct device_node *child;
  274. for (child = of_find_matching_node(node, gicv2m_device_id); child;
  275. child = of_find_matching_node(child, gicv2m_device_id)) {
  276. if (!of_find_property(child, "msi-controller", NULL))
  277. continue;
  278. ret = gicv2m_init_one(child, parent);
  279. if (ret) {
  280. of_node_put(node);
  281. break;
  282. }
  283. }
  284. return ret;
  285. }