ocrdma_hw.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187
  1. /* This file is part of the Emulex RoCE Device Driver for
  2. * RoCE (RDMA over Converged Ethernet) adapters.
  3. * Copyright (C) 2012-2015 Emulex. All rights reserved.
  4. * EMULEX and SLI are trademarks of Emulex.
  5. * www.emulex.com
  6. *
  7. * This software is available to you under a choice of one of two licenses.
  8. * You may choose to be licensed under the terms of the GNU General Public
  9. * License (GPL) Version 2, available from the file COPYING in the main
  10. * directory of this source tree, or the BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or without
  13. * modification, are permitted provided that the following conditions
  14. * are met:
  15. *
  16. * - Redistributions of source code must retain the above copyright notice,
  17. * this list of conditions and the following disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above copyright
  20. * notice, this list of conditions and the following disclaimer in
  21. * the documentation and/or other materials provided with the distribution.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  24. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
  25. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  26. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
  27. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  28. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  29. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  30. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  31. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
  32. * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
  33. * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. * Contact Information:
  36. * linux-drivers@emulex.com
  37. *
  38. * Emulex
  39. * 3333 Susan Street
  40. * Costa Mesa, CA 92626
  41. */
  42. #include <linux/sched.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/log2.h>
  45. #include <linux/dma-mapping.h>
  46. #include <rdma/ib_verbs.h>
  47. #include <rdma/ib_user_verbs.h>
  48. #include "ocrdma.h"
  49. #include "ocrdma_hw.h"
  50. #include "ocrdma_verbs.h"
  51. #include "ocrdma_ah.h"
  52. enum mbx_status {
  53. OCRDMA_MBX_STATUS_FAILED = 1,
  54. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  55. OCRDMA_MBX_STATUS_OOR = 100,
  56. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  57. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  58. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  59. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  60. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  61. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  62. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  63. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  64. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  65. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  66. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  67. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  68. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  69. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  70. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  71. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  72. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  73. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  74. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  75. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  76. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  77. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  78. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  79. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  80. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  81. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  82. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  83. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  84. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  85. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  86. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  87. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  88. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  89. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  90. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  91. };
  92. enum additional_status {
  93. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  94. };
  95. enum cqe_status {
  96. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  97. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  98. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  99. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  100. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  101. };
  102. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  103. {
  104. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  105. }
  106. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  107. {
  108. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  109. }
  110. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  111. {
  112. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  113. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  114. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  115. return NULL;
  116. return cqe;
  117. }
  118. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  119. {
  120. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  121. }
  122. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  123. {
  124. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  125. }
  126. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  127. {
  128. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  129. }
  130. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  131. {
  132. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  133. }
  134. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  135. {
  136. switch (qps) {
  137. case OCRDMA_QPS_RST:
  138. return IB_QPS_RESET;
  139. case OCRDMA_QPS_INIT:
  140. return IB_QPS_INIT;
  141. case OCRDMA_QPS_RTR:
  142. return IB_QPS_RTR;
  143. case OCRDMA_QPS_RTS:
  144. return IB_QPS_RTS;
  145. case OCRDMA_QPS_SQD:
  146. case OCRDMA_QPS_SQ_DRAINING:
  147. return IB_QPS_SQD;
  148. case OCRDMA_QPS_SQE:
  149. return IB_QPS_SQE;
  150. case OCRDMA_QPS_ERR:
  151. return IB_QPS_ERR;
  152. }
  153. return IB_QPS_ERR;
  154. }
  155. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  156. {
  157. switch (qps) {
  158. case IB_QPS_RESET:
  159. return OCRDMA_QPS_RST;
  160. case IB_QPS_INIT:
  161. return OCRDMA_QPS_INIT;
  162. case IB_QPS_RTR:
  163. return OCRDMA_QPS_RTR;
  164. case IB_QPS_RTS:
  165. return OCRDMA_QPS_RTS;
  166. case IB_QPS_SQD:
  167. return OCRDMA_QPS_SQD;
  168. case IB_QPS_SQE:
  169. return OCRDMA_QPS_SQE;
  170. case IB_QPS_ERR:
  171. return OCRDMA_QPS_ERR;
  172. }
  173. return OCRDMA_QPS_ERR;
  174. }
  175. static int ocrdma_get_mbx_errno(u32 status)
  176. {
  177. int err_num;
  178. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  179. OCRDMA_MBX_RSP_STATUS_SHIFT;
  180. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  181. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  182. switch (mbox_status) {
  183. case OCRDMA_MBX_STATUS_OOR:
  184. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  185. err_num = -EAGAIN;
  186. break;
  187. case OCRDMA_MBX_STATUS_INVALID_PD:
  188. case OCRDMA_MBX_STATUS_INVALID_CQ:
  189. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  190. case OCRDMA_MBX_STATUS_INVALID_QP:
  191. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  192. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  193. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  194. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  195. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  196. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  197. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  198. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  199. case OCRDMA_MBX_STATUS_INVALID_VA:
  200. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  201. case OCRDMA_MBX_STATUS_INVALID_FBO:
  202. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  203. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  204. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  205. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  206. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  207. err_num = -EINVAL;
  208. break;
  209. case OCRDMA_MBX_STATUS_PD_INUSE:
  210. case OCRDMA_MBX_STATUS_QP_BOUND:
  211. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  212. case OCRDMA_MBX_STATUS_MW_BOUND:
  213. err_num = -EBUSY;
  214. break;
  215. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  216. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  217. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  218. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  219. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  220. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  221. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  222. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  223. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  224. err_num = -ENOBUFS;
  225. break;
  226. case OCRDMA_MBX_STATUS_FAILED:
  227. switch (add_status) {
  228. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  229. err_num = -EAGAIN;
  230. break;
  231. }
  232. default:
  233. err_num = -EFAULT;
  234. }
  235. return err_num;
  236. }
  237. char *port_speed_string(struct ocrdma_dev *dev)
  238. {
  239. char *str = "";
  240. u16 speeds_supported;
  241. speeds_supported = dev->phy.fixed_speeds_supported |
  242. dev->phy.auto_speeds_supported;
  243. if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
  244. str = "40Gbps ";
  245. else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
  246. str = "10Gbps ";
  247. else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
  248. str = "1Gbps ";
  249. return str;
  250. }
  251. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  252. {
  253. int err_num = -EINVAL;
  254. switch (cqe_status) {
  255. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  256. err_num = -EPERM;
  257. break;
  258. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  259. err_num = -EINVAL;
  260. break;
  261. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  262. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  263. err_num = -EINVAL;
  264. break;
  265. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  266. default:
  267. err_num = -EINVAL;
  268. break;
  269. }
  270. return err_num;
  271. }
  272. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  273. bool solicited, u16 cqe_popped)
  274. {
  275. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  276. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  277. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  278. if (armed)
  279. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  280. if (solicited)
  281. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  282. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  283. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  284. }
  285. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  286. {
  287. u32 val = 0;
  288. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  289. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  290. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  291. }
  292. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  293. bool arm, bool clear_int, u16 num_eqe)
  294. {
  295. u32 val = 0;
  296. val |= eq_id & OCRDMA_EQ_ID_MASK;
  297. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  298. if (arm)
  299. val |= (1 << OCRDMA_REARM_SHIFT);
  300. if (clear_int)
  301. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  302. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  303. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  304. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  305. }
  306. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  307. u8 opcode, u8 subsys, u32 cmd_len)
  308. {
  309. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  310. cmd_hdr->timeout = 20; /* seconds */
  311. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  312. }
  313. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  314. {
  315. struct ocrdma_mqe *mqe;
  316. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  317. if (!mqe)
  318. return NULL;
  319. mqe->hdr.spcl_sge_cnt_emb |=
  320. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  321. OCRDMA_MQE_HDR_EMB_MASK;
  322. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  323. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  324. mqe->hdr.pyld_len);
  325. return mqe;
  326. }
  327. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  328. {
  329. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  330. }
  331. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  332. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  333. {
  334. memset(q, 0, sizeof(*q));
  335. q->len = len;
  336. q->entry_size = entry_size;
  337. q->size = len * entry_size;
  338. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  339. &q->dma, GFP_KERNEL);
  340. if (!q->va)
  341. return -ENOMEM;
  342. memset(q->va, 0, q->size);
  343. return 0;
  344. }
  345. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  346. dma_addr_t host_pa, int hw_page_size)
  347. {
  348. int i;
  349. for (i = 0; i < cnt; i++) {
  350. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  351. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  352. host_pa += hw_page_size;
  353. }
  354. }
  355. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
  356. struct ocrdma_queue_info *q, int queue_type)
  357. {
  358. u8 opcode = 0;
  359. int status;
  360. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  361. switch (queue_type) {
  362. case QTYPE_MCCQ:
  363. opcode = OCRDMA_CMD_DELETE_MQ;
  364. break;
  365. case QTYPE_CQ:
  366. opcode = OCRDMA_CMD_DELETE_CQ;
  367. break;
  368. case QTYPE_EQ:
  369. opcode = OCRDMA_CMD_DELETE_EQ;
  370. break;
  371. default:
  372. BUG();
  373. }
  374. memset(cmd, 0, sizeof(*cmd));
  375. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  376. cmd->id = q->id;
  377. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  378. cmd, sizeof(*cmd), NULL, NULL);
  379. if (!status)
  380. q->created = false;
  381. return status;
  382. }
  383. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  384. {
  385. int status;
  386. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  387. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  388. memset(cmd, 0, sizeof(*cmd));
  389. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  390. sizeof(*cmd));
  391. cmd->req.rsvd_version = 2;
  392. cmd->num_pages = 4;
  393. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  394. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  395. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  396. PAGE_SIZE_4K);
  397. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  398. NULL);
  399. if (!status) {
  400. eq->q.id = rsp->vector_eqid & 0xffff;
  401. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  402. eq->q.created = true;
  403. }
  404. return status;
  405. }
  406. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  407. struct ocrdma_eq *eq, u16 q_len)
  408. {
  409. int status;
  410. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  411. sizeof(struct ocrdma_eqe));
  412. if (status)
  413. return status;
  414. status = ocrdma_mbx_create_eq(dev, eq);
  415. if (status)
  416. goto mbx_err;
  417. eq->dev = dev;
  418. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  419. return 0;
  420. mbx_err:
  421. ocrdma_free_q(dev, &eq->q);
  422. return status;
  423. }
  424. int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  425. {
  426. int irq;
  427. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  428. irq = dev->nic_info.pdev->irq;
  429. else
  430. irq = dev->nic_info.msix.vector_list[eq->vector];
  431. return irq;
  432. }
  433. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  434. {
  435. if (eq->q.created) {
  436. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  437. ocrdma_free_q(dev, &eq->q);
  438. }
  439. }
  440. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  441. {
  442. int irq;
  443. /* disarm EQ so that interrupts are not generated
  444. * during freeing and EQ delete is in progress.
  445. */
  446. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  447. irq = ocrdma_get_irq(dev, eq);
  448. free_irq(irq, eq);
  449. _ocrdma_destroy_eq(dev, eq);
  450. }
  451. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  452. {
  453. int i;
  454. for (i = 0; i < dev->eq_cnt; i++)
  455. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  456. }
  457. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  458. struct ocrdma_queue_info *cq,
  459. struct ocrdma_queue_info *eq)
  460. {
  461. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  462. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  463. int status;
  464. memset(cmd, 0, sizeof(*cmd));
  465. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  466. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  467. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  468. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  469. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  470. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  471. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  472. cmd->eqn = eq->id;
  473. cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
  474. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  475. cq->dma, PAGE_SIZE_4K);
  476. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  477. cmd, sizeof(*cmd), NULL, NULL);
  478. if (!status) {
  479. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  480. cq->created = true;
  481. }
  482. return status;
  483. }
  484. static u32 ocrdma_encoded_q_len(int q_len)
  485. {
  486. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  487. if (len_encoded == 16)
  488. len_encoded = 0;
  489. return len_encoded;
  490. }
  491. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  492. struct ocrdma_queue_info *mq,
  493. struct ocrdma_queue_info *cq)
  494. {
  495. int num_pages, status;
  496. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  497. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  498. struct ocrdma_pa *pa;
  499. memset(cmd, 0, sizeof(*cmd));
  500. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  501. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  502. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  503. cmd->req.rsvd_version = 1;
  504. cmd->cqid_pages = num_pages;
  505. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  506. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  507. cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
  508. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
  509. cmd->async_cqid_ringsize = cq->id;
  510. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  511. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  512. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  513. pa = &cmd->pa[0];
  514. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  515. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  516. cmd, sizeof(*cmd), NULL, NULL);
  517. if (!status) {
  518. mq->id = rsp->id;
  519. mq->created = true;
  520. }
  521. return status;
  522. }
  523. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  524. {
  525. int status;
  526. /* Alloc completion queue for Mailbox queue */
  527. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  528. sizeof(struct ocrdma_mcqe));
  529. if (status)
  530. goto alloc_err;
  531. dev->eq_tbl[0].cq_cnt++;
  532. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  533. if (status)
  534. goto mbx_cq_free;
  535. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  536. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  537. mutex_init(&dev->mqe_ctx.lock);
  538. /* Alloc Mailbox queue */
  539. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  540. sizeof(struct ocrdma_mqe));
  541. if (status)
  542. goto mbx_cq_destroy;
  543. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  544. if (status)
  545. goto mbx_q_free;
  546. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  547. return 0;
  548. mbx_q_free:
  549. ocrdma_free_q(dev, &dev->mq.sq);
  550. mbx_cq_destroy:
  551. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  552. mbx_cq_free:
  553. ocrdma_free_q(dev, &dev->mq.cq);
  554. alloc_err:
  555. return status;
  556. }
  557. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  558. {
  559. struct ocrdma_queue_info *mbxq, *cq;
  560. /* mqe_ctx lock synchronizes with any other pending cmds. */
  561. mutex_lock(&dev->mqe_ctx.lock);
  562. mbxq = &dev->mq.sq;
  563. if (mbxq->created) {
  564. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  565. ocrdma_free_q(dev, mbxq);
  566. }
  567. mutex_unlock(&dev->mqe_ctx.lock);
  568. cq = &dev->mq.cq;
  569. if (cq->created) {
  570. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  571. ocrdma_free_q(dev, cq);
  572. }
  573. }
  574. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  575. struct ocrdma_qp *qp)
  576. {
  577. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  578. enum ib_qp_state old_ib_qps;
  579. if (qp == NULL)
  580. BUG();
  581. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  582. }
  583. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  584. struct ocrdma_ae_mcqe *cqe)
  585. {
  586. struct ocrdma_qp *qp = NULL;
  587. struct ocrdma_cq *cq = NULL;
  588. struct ib_event ib_evt;
  589. int cq_event = 0;
  590. int qp_event = 1;
  591. int srq_event = 0;
  592. int dev_event = 0;
  593. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  594. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  595. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  596. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  597. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  598. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  599. memset(&ib_evt, 0, sizeof(ib_evt));
  600. ib_evt.device = &dev->ibdev;
  601. switch (type) {
  602. case OCRDMA_CQ_ERROR:
  603. ib_evt.element.cq = &cq->ibcq;
  604. ib_evt.event = IB_EVENT_CQ_ERR;
  605. cq_event = 1;
  606. qp_event = 0;
  607. break;
  608. case OCRDMA_CQ_OVERRUN_ERROR:
  609. ib_evt.element.cq = &cq->ibcq;
  610. ib_evt.event = IB_EVENT_CQ_ERR;
  611. cq_event = 1;
  612. qp_event = 0;
  613. break;
  614. case OCRDMA_CQ_QPCAT_ERROR:
  615. ib_evt.element.qp = &qp->ibqp;
  616. ib_evt.event = IB_EVENT_QP_FATAL;
  617. ocrdma_process_qpcat_error(dev, qp);
  618. break;
  619. case OCRDMA_QP_ACCESS_ERROR:
  620. ib_evt.element.qp = &qp->ibqp;
  621. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  622. break;
  623. case OCRDMA_QP_COMM_EST_EVENT:
  624. ib_evt.element.qp = &qp->ibqp;
  625. ib_evt.event = IB_EVENT_COMM_EST;
  626. break;
  627. case OCRDMA_SQ_DRAINED_EVENT:
  628. ib_evt.element.qp = &qp->ibqp;
  629. ib_evt.event = IB_EVENT_SQ_DRAINED;
  630. break;
  631. case OCRDMA_DEVICE_FATAL_EVENT:
  632. ib_evt.element.port_num = 1;
  633. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  634. qp_event = 0;
  635. dev_event = 1;
  636. break;
  637. case OCRDMA_SRQCAT_ERROR:
  638. ib_evt.element.srq = &qp->srq->ibsrq;
  639. ib_evt.event = IB_EVENT_SRQ_ERR;
  640. srq_event = 1;
  641. qp_event = 0;
  642. break;
  643. case OCRDMA_SRQ_LIMIT_EVENT:
  644. ib_evt.element.srq = &qp->srq->ibsrq;
  645. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  646. srq_event = 1;
  647. qp_event = 0;
  648. break;
  649. case OCRDMA_QP_LAST_WQE_EVENT:
  650. ib_evt.element.qp = &qp->ibqp;
  651. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  652. break;
  653. default:
  654. cq_event = 0;
  655. qp_event = 0;
  656. srq_event = 0;
  657. dev_event = 0;
  658. pr_err("%s() unknown type=0x%x\n", __func__, type);
  659. break;
  660. }
  661. if (type < OCRDMA_MAX_ASYNC_ERRORS)
  662. atomic_inc(&dev->async_err_stats[type]);
  663. if (qp_event) {
  664. if (qp->ibqp.event_handler)
  665. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  666. } else if (cq_event) {
  667. if (cq->ibcq.event_handler)
  668. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  669. } else if (srq_event) {
  670. if (qp->srq->ibsrq.event_handler)
  671. qp->srq->ibsrq.event_handler(&ib_evt,
  672. qp->srq->ibsrq.
  673. srq_context);
  674. } else if (dev_event) {
  675. pr_err("%s: Fatal event received\n", dev->ibdev.name);
  676. ib_dispatch_event(&ib_evt);
  677. }
  678. }
  679. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  680. struct ocrdma_ae_mcqe *cqe)
  681. {
  682. struct ocrdma_ae_pvid_mcqe *evt;
  683. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  684. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  685. switch (type) {
  686. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  687. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  688. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  689. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  690. dev->pvid = ((evt->tag_enabled &
  691. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  692. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  693. break;
  694. case OCRDMA_ASYNC_EVENT_COS_VALUE:
  695. atomic_set(&dev->update_sl, 1);
  696. break;
  697. default:
  698. /* Not interested evts. */
  699. break;
  700. }
  701. }
  702. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  703. {
  704. /* async CQE processing */
  705. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  706. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  707. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  708. if (evt_code == OCRDMA_ASYNC_RDMA_EVE_CODE)
  709. ocrdma_dispatch_ibevent(dev, cqe);
  710. else if (evt_code == OCRDMA_ASYNC_GRP5_EVE_CODE)
  711. ocrdma_process_grp5_aync(dev, cqe);
  712. else
  713. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  714. dev->id, evt_code);
  715. }
  716. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  717. {
  718. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  719. dev->mqe_ctx.cqe_status = (cqe->status &
  720. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  721. dev->mqe_ctx.ext_status =
  722. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  723. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  724. dev->mqe_ctx.cmd_done = true;
  725. wake_up(&dev->mqe_ctx.cmd_wait);
  726. } else
  727. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  728. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  729. }
  730. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  731. {
  732. u16 cqe_popped = 0;
  733. struct ocrdma_mcqe *cqe;
  734. while (1) {
  735. cqe = ocrdma_get_mcqe(dev);
  736. if (cqe == NULL)
  737. break;
  738. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  739. cqe_popped += 1;
  740. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  741. ocrdma_process_acqe(dev, cqe);
  742. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  743. ocrdma_process_mcqe(dev, cqe);
  744. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  745. ocrdma_mcq_inc_tail(dev);
  746. }
  747. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  748. return 0;
  749. }
  750. static struct ocrdma_cq *_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  751. struct ocrdma_cq *cq, bool sq)
  752. {
  753. struct ocrdma_qp *qp;
  754. struct list_head *cur;
  755. struct ocrdma_cq *bcq = NULL;
  756. struct list_head *head = sq?(&cq->sq_head):(&cq->rq_head);
  757. list_for_each(cur, head) {
  758. if (sq)
  759. qp = list_entry(cur, struct ocrdma_qp, sq_entry);
  760. else
  761. qp = list_entry(cur, struct ocrdma_qp, rq_entry);
  762. if (qp->srq)
  763. continue;
  764. /* if wq and rq share the same cq, than comp_handler
  765. * is already invoked.
  766. */
  767. if (qp->sq_cq == qp->rq_cq)
  768. continue;
  769. /* if completion came on sq, rq's cq is buddy cq.
  770. * if completion came on rq, sq's cq is buddy cq.
  771. */
  772. if (qp->sq_cq == cq)
  773. bcq = qp->rq_cq;
  774. else
  775. bcq = qp->sq_cq;
  776. return bcq;
  777. }
  778. return NULL;
  779. }
  780. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  781. struct ocrdma_cq *cq)
  782. {
  783. unsigned long flags;
  784. struct ocrdma_cq *bcq = NULL;
  785. /* Go through list of QPs in error state which are using this CQ
  786. * and invoke its callback handler to trigger CQE processing for
  787. * error/flushed CQE. It is rare to find more than few entries in
  788. * this list as most consumers stops after getting error CQE.
  789. * List is traversed only once when a matching buddy cq found for a QP.
  790. */
  791. spin_lock_irqsave(&dev->flush_q_lock, flags);
  792. /* Check if buddy CQ is present.
  793. * true - Check for SQ CQ
  794. * false - Check for RQ CQ
  795. */
  796. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, true);
  797. if (bcq == NULL)
  798. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, false);
  799. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  800. /* if there is valid buddy cq, look for its completion handler */
  801. if (bcq && bcq->ibcq.comp_handler) {
  802. spin_lock_irqsave(&bcq->comp_handler_lock, flags);
  803. (*bcq->ibcq.comp_handler) (&bcq->ibcq, bcq->ibcq.cq_context);
  804. spin_unlock_irqrestore(&bcq->comp_handler_lock, flags);
  805. }
  806. }
  807. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  808. {
  809. unsigned long flags;
  810. struct ocrdma_cq *cq;
  811. if (cq_idx >= OCRDMA_MAX_CQ)
  812. BUG();
  813. cq = dev->cq_tbl[cq_idx];
  814. if (cq == NULL)
  815. return;
  816. if (cq->ibcq.comp_handler) {
  817. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  818. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  819. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  820. }
  821. ocrdma_qp_buddy_cq_handler(dev, cq);
  822. }
  823. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  824. {
  825. /* process the MQ-CQE. */
  826. if (cq_id == dev->mq.cq.id)
  827. ocrdma_mq_cq_handler(dev, cq_id);
  828. else
  829. ocrdma_qp_cq_handler(dev, cq_id);
  830. }
  831. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  832. {
  833. struct ocrdma_eq *eq = handle;
  834. struct ocrdma_dev *dev = eq->dev;
  835. struct ocrdma_eqe eqe;
  836. struct ocrdma_eqe *ptr;
  837. u16 cq_id;
  838. u8 mcode;
  839. int budget = eq->cq_cnt;
  840. do {
  841. ptr = ocrdma_get_eqe(eq);
  842. eqe = *ptr;
  843. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  844. mcode = (eqe.id_valid & OCRDMA_EQE_MAJOR_CODE_MASK)
  845. >> OCRDMA_EQE_MAJOR_CODE_SHIFT;
  846. if (mcode == OCRDMA_MAJOR_CODE_SENTINAL)
  847. pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
  848. eq->q.id, eqe.id_valid);
  849. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  850. break;
  851. ptr->id_valid = 0;
  852. /* ring eq doorbell as soon as its consumed. */
  853. ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
  854. /* check whether its CQE or not. */
  855. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  856. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  857. ocrdma_cq_handler(dev, cq_id);
  858. }
  859. ocrdma_eq_inc_tail(eq);
  860. /* There can be a stale EQE after the last bound CQ is
  861. * destroyed. EQE valid and budget == 0 implies this.
  862. */
  863. if (budget)
  864. budget--;
  865. } while (budget);
  866. eq->aic_obj.eq_intr_cnt++;
  867. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  868. return IRQ_HANDLED;
  869. }
  870. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  871. {
  872. struct ocrdma_mqe *mqe;
  873. dev->mqe_ctx.tag = dev->mq.sq.head;
  874. dev->mqe_ctx.cmd_done = false;
  875. mqe = ocrdma_get_mqe(dev);
  876. cmd->hdr.tag_lo = dev->mq.sq.head;
  877. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  878. /* make sure descriptor is written before ringing doorbell */
  879. wmb();
  880. ocrdma_mq_inc_head(dev);
  881. ocrdma_ring_mq_db(dev);
  882. }
  883. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  884. {
  885. long status;
  886. /* 30 sec timeout */
  887. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  888. (dev->mqe_ctx.cmd_done != false),
  889. msecs_to_jiffies(30000));
  890. if (status)
  891. return 0;
  892. else {
  893. dev->mqe_ctx.fw_error_state = true;
  894. pr_err("%s(%d) mailbox timeout: fw not responding\n",
  895. __func__, dev->id);
  896. return -1;
  897. }
  898. }
  899. /* issue a mailbox command on the MQ */
  900. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  901. {
  902. int status = 0;
  903. u16 cqe_status, ext_status;
  904. struct ocrdma_mqe *rsp_mqe;
  905. struct ocrdma_mbx_rsp *rsp = NULL;
  906. mutex_lock(&dev->mqe_ctx.lock);
  907. if (dev->mqe_ctx.fw_error_state)
  908. goto mbx_err;
  909. ocrdma_post_mqe(dev, mqe);
  910. status = ocrdma_wait_mqe_cmpl(dev);
  911. if (status)
  912. goto mbx_err;
  913. cqe_status = dev->mqe_ctx.cqe_status;
  914. ext_status = dev->mqe_ctx.ext_status;
  915. rsp_mqe = ocrdma_get_mqe_rsp(dev);
  916. ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
  917. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  918. OCRDMA_MQE_HDR_EMB_SHIFT)
  919. rsp = &mqe->u.rsp;
  920. if (cqe_status || ext_status) {
  921. pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
  922. __func__, cqe_status, ext_status);
  923. if (rsp) {
  924. /* This is for embedded cmds. */
  925. pr_err("opcode=0x%x, subsystem=0x%x\n",
  926. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  927. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  928. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  929. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  930. }
  931. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  932. goto mbx_err;
  933. }
  934. /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
  935. if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
  936. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  937. mbx_err:
  938. mutex_unlock(&dev->mqe_ctx.lock);
  939. return status;
  940. }
  941. static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
  942. void *payload_va)
  943. {
  944. int status = 0;
  945. struct ocrdma_mbx_rsp *rsp = payload_va;
  946. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  947. OCRDMA_MQE_HDR_EMB_SHIFT)
  948. BUG();
  949. status = ocrdma_mbx_cmd(dev, mqe);
  950. if (!status)
  951. /* For non embedded, only CQE failures are handled in
  952. * ocrdma_mbx_cmd. We need to check for RSP errors.
  953. */
  954. if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
  955. status = ocrdma_get_mbx_errno(rsp->status);
  956. if (status)
  957. pr_err("opcode=0x%x, subsystem=0x%x\n",
  958. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  959. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  960. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  961. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  962. return status;
  963. }
  964. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  965. struct ocrdma_dev_attr *attr,
  966. struct ocrdma_mbx_query_config *rsp)
  967. {
  968. attr->max_pd =
  969. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  970. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  971. attr->max_dpp_pds =
  972. (rsp->max_dpp_pds_credits & OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK) >>
  973. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET;
  974. attr->max_qp =
  975. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  976. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  977. attr->max_srq =
  978. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  979. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  980. attr->max_send_sge = ((rsp->max_write_send_sge &
  981. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  982. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  983. attr->max_recv_sge = (rsp->max_write_send_sge &
  984. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  985. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  986. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  987. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  988. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  989. attr->max_rdma_sge = (rsp->max_write_send_sge &
  990. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
  991. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
  992. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  993. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  994. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  995. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  996. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  997. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  998. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  999. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  1000. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  1001. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  1002. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  1003. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  1004. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  1005. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  1006. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  1007. attr->max_mw = rsp->max_mw;
  1008. attr->max_mr = rsp->max_mr;
  1009. attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
  1010. rsp->max_mr_size_lo;
  1011. attr->max_fmr = 0;
  1012. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  1013. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  1014. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  1015. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  1016. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  1017. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  1018. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  1019. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1020. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  1021. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  1022. OCRDMA_WQE_STRIDE;
  1023. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1024. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  1025. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  1026. OCRDMA_WQE_STRIDE;
  1027. attr->max_inline_data =
  1028. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  1029. sizeof(struct ocrdma_sge));
  1030. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1031. attr->ird = 1;
  1032. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  1033. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  1034. }
  1035. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  1036. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  1037. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  1038. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  1039. }
  1040. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  1041. struct ocrdma_fw_conf_rsp *conf)
  1042. {
  1043. u32 fn_mode;
  1044. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  1045. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  1046. return -EINVAL;
  1047. dev->base_eqid = conf->base_eqid;
  1048. dev->max_eq = conf->max_eq;
  1049. return 0;
  1050. }
  1051. /* can be issued only during init time. */
  1052. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  1053. {
  1054. int status = -ENOMEM;
  1055. struct ocrdma_mqe *cmd;
  1056. struct ocrdma_fw_ver_rsp *rsp;
  1057. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  1058. if (!cmd)
  1059. return -ENOMEM;
  1060. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1061. OCRDMA_CMD_GET_FW_VER,
  1062. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1063. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1064. if (status)
  1065. goto mbx_err;
  1066. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  1067. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  1068. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  1069. sizeof(rsp->running_ver));
  1070. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  1071. mbx_err:
  1072. kfree(cmd);
  1073. return status;
  1074. }
  1075. /* can be issued only during init time. */
  1076. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  1077. {
  1078. int status = -ENOMEM;
  1079. struct ocrdma_mqe *cmd;
  1080. struct ocrdma_fw_conf_rsp *rsp;
  1081. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  1082. if (!cmd)
  1083. return -ENOMEM;
  1084. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1085. OCRDMA_CMD_GET_FW_CONFIG,
  1086. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1087. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1088. if (status)
  1089. goto mbx_err;
  1090. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  1091. status = ocrdma_check_fw_config(dev, rsp);
  1092. mbx_err:
  1093. kfree(cmd);
  1094. return status;
  1095. }
  1096. int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
  1097. {
  1098. struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
  1099. struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
  1100. struct ocrdma_rdma_stats_resp *old_stats;
  1101. int status;
  1102. old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
  1103. if (old_stats == NULL)
  1104. return -ENOMEM;
  1105. memset(mqe, 0, sizeof(*mqe));
  1106. mqe->hdr.pyld_len = dev->stats_mem.size;
  1107. mqe->hdr.spcl_sge_cnt_emb |=
  1108. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1109. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1110. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
  1111. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
  1112. mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
  1113. /* Cache the old stats */
  1114. memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
  1115. memset(req, 0, dev->stats_mem.size);
  1116. ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
  1117. OCRDMA_CMD_GET_RDMA_STATS,
  1118. OCRDMA_SUBSYS_ROCE,
  1119. dev->stats_mem.size);
  1120. if (reset)
  1121. req->reset_stats = reset;
  1122. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
  1123. if (status)
  1124. /* Copy from cache, if mbox fails */
  1125. memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
  1126. else
  1127. ocrdma_le32_to_cpu(req, dev->stats_mem.size);
  1128. kfree(old_stats);
  1129. return status;
  1130. }
  1131. static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
  1132. {
  1133. int status = -ENOMEM;
  1134. struct ocrdma_dma_mem dma;
  1135. struct ocrdma_mqe *mqe;
  1136. struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
  1137. struct mgmt_hba_attribs *hba_attribs;
  1138. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  1139. if (!mqe)
  1140. return status;
  1141. dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
  1142. dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
  1143. dma.size, &dma.pa, GFP_KERNEL);
  1144. if (!dma.va)
  1145. goto free_mqe;
  1146. mqe->hdr.pyld_len = dma.size;
  1147. mqe->hdr.spcl_sge_cnt_emb |=
  1148. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1149. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1150. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
  1151. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
  1152. mqe->u.nonemb_req.sge[0].len = dma.size;
  1153. memset(dma.va, 0, dma.size);
  1154. ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
  1155. OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
  1156. OCRDMA_SUBSYS_COMMON,
  1157. dma.size);
  1158. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
  1159. if (!status) {
  1160. ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
  1161. hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
  1162. dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
  1163. OCRDMA_HBA_ATTRB_PTNUM_MASK)
  1164. >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
  1165. strncpy(dev->model_number,
  1166. hba_attribs->controller_model_number, 31);
  1167. }
  1168. dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
  1169. free_mqe:
  1170. kfree(mqe);
  1171. return status;
  1172. }
  1173. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1174. {
  1175. int status = -ENOMEM;
  1176. struct ocrdma_mbx_query_config *rsp;
  1177. struct ocrdma_mqe *cmd;
  1178. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1179. if (!cmd)
  1180. return status;
  1181. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1182. if (status)
  1183. goto mbx_err;
  1184. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1185. ocrdma_get_attr(dev, &dev->attr, rsp);
  1186. mbx_err:
  1187. kfree(cmd);
  1188. return status;
  1189. }
  1190. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed)
  1191. {
  1192. int status = -ENOMEM;
  1193. struct ocrdma_get_link_speed_rsp *rsp;
  1194. struct ocrdma_mqe *cmd;
  1195. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1196. sizeof(*cmd));
  1197. if (!cmd)
  1198. return status;
  1199. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1200. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1201. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1202. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1203. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1204. if (status)
  1205. goto mbx_err;
  1206. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1207. *lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
  1208. >> OCRDMA_PHY_PS_SHIFT;
  1209. mbx_err:
  1210. kfree(cmd);
  1211. return status;
  1212. }
  1213. static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
  1214. {
  1215. int status = -ENOMEM;
  1216. struct ocrdma_mqe *cmd;
  1217. struct ocrdma_get_phy_info_rsp *rsp;
  1218. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
  1219. if (!cmd)
  1220. return status;
  1221. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1222. OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
  1223. sizeof(*cmd));
  1224. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1225. if (status)
  1226. goto mbx_err;
  1227. rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
  1228. dev->phy.phy_type =
  1229. (rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
  1230. dev->phy.interface_type =
  1231. (rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
  1232. >> OCRDMA_IF_TYPE_SHIFT;
  1233. dev->phy.auto_speeds_supported =
  1234. (rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
  1235. dev->phy.fixed_speeds_supported =
  1236. (rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
  1237. >> OCRDMA_FSPEED_SUPP_SHIFT;
  1238. mbx_err:
  1239. kfree(cmd);
  1240. return status;
  1241. }
  1242. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1243. {
  1244. int status = -ENOMEM;
  1245. struct ocrdma_alloc_pd *cmd;
  1246. struct ocrdma_alloc_pd_rsp *rsp;
  1247. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1248. if (!cmd)
  1249. return status;
  1250. if (pd->dpp_enabled)
  1251. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1252. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1253. if (status)
  1254. goto mbx_err;
  1255. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1256. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1257. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1258. pd->dpp_enabled = true;
  1259. pd->dpp_page = rsp->dpp_page_pdid >>
  1260. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1261. } else {
  1262. pd->dpp_enabled = false;
  1263. pd->num_dpp_qp = 0;
  1264. }
  1265. mbx_err:
  1266. kfree(cmd);
  1267. return status;
  1268. }
  1269. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1270. {
  1271. int status = -ENOMEM;
  1272. struct ocrdma_dealloc_pd *cmd;
  1273. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1274. if (!cmd)
  1275. return status;
  1276. cmd->id = pd->id;
  1277. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1278. kfree(cmd);
  1279. return status;
  1280. }
  1281. static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev *dev)
  1282. {
  1283. int status = -ENOMEM;
  1284. size_t pd_bitmap_size;
  1285. struct ocrdma_alloc_pd_range *cmd;
  1286. struct ocrdma_alloc_pd_range_rsp *rsp;
  1287. /* Pre allocate the DPP PDs */
  1288. if (dev->attr.max_dpp_pds) {
  1289. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE,
  1290. sizeof(*cmd));
  1291. if (!cmd)
  1292. return -ENOMEM;
  1293. cmd->pd_count = dev->attr.max_dpp_pds;
  1294. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1295. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1296. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1297. if (!status && (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) &&
  1298. rsp->pd_count) {
  1299. dev->pd_mgr->dpp_page_index = rsp->dpp_page_pdid >>
  1300. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1301. dev->pd_mgr->pd_dpp_start = rsp->dpp_page_pdid &
  1302. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1303. dev->pd_mgr->max_dpp_pd = rsp->pd_count;
  1304. pd_bitmap_size =
  1305. BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1306. dev->pd_mgr->pd_dpp_bitmap = kzalloc(pd_bitmap_size,
  1307. GFP_KERNEL);
  1308. }
  1309. kfree(cmd);
  1310. }
  1311. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE, sizeof(*cmd));
  1312. if (!cmd)
  1313. return -ENOMEM;
  1314. cmd->pd_count = dev->attr.max_pd - dev->attr.max_dpp_pds;
  1315. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1316. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1317. if (!status && rsp->pd_count) {
  1318. dev->pd_mgr->pd_norm_start = rsp->dpp_page_pdid &
  1319. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1320. dev->pd_mgr->max_normal_pd = rsp->pd_count;
  1321. pd_bitmap_size = BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1322. dev->pd_mgr->pd_norm_bitmap = kzalloc(pd_bitmap_size,
  1323. GFP_KERNEL);
  1324. }
  1325. kfree(cmd);
  1326. if (dev->pd_mgr->pd_norm_bitmap || dev->pd_mgr->pd_dpp_bitmap) {
  1327. /* Enable PD resource manager */
  1328. dev->pd_mgr->pd_prealloc_valid = true;
  1329. return 0;
  1330. }
  1331. return status;
  1332. }
  1333. static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev *dev)
  1334. {
  1335. struct ocrdma_dealloc_pd_range *cmd;
  1336. /* return normal PDs to firmware */
  1337. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE, sizeof(*cmd));
  1338. if (!cmd)
  1339. goto mbx_err;
  1340. if (dev->pd_mgr->max_normal_pd) {
  1341. cmd->start_pd_id = dev->pd_mgr->pd_norm_start;
  1342. cmd->pd_count = dev->pd_mgr->max_normal_pd;
  1343. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1344. }
  1345. if (dev->pd_mgr->max_dpp_pd) {
  1346. kfree(cmd);
  1347. /* return DPP PDs to firmware */
  1348. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE,
  1349. sizeof(*cmd));
  1350. if (!cmd)
  1351. goto mbx_err;
  1352. cmd->start_pd_id = dev->pd_mgr->pd_dpp_start;
  1353. cmd->pd_count = dev->pd_mgr->max_dpp_pd;
  1354. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1355. }
  1356. mbx_err:
  1357. kfree(cmd);
  1358. }
  1359. void ocrdma_alloc_pd_pool(struct ocrdma_dev *dev)
  1360. {
  1361. int status;
  1362. dev->pd_mgr = kzalloc(sizeof(struct ocrdma_pd_resource_mgr),
  1363. GFP_KERNEL);
  1364. if (!dev->pd_mgr) {
  1365. pr_err("%s(%d)Memory allocation failure.\n", __func__, dev->id);
  1366. return;
  1367. }
  1368. status = ocrdma_mbx_alloc_pd_range(dev);
  1369. if (status) {
  1370. pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
  1371. __func__, dev->id);
  1372. }
  1373. }
  1374. static void ocrdma_free_pd_pool(struct ocrdma_dev *dev)
  1375. {
  1376. ocrdma_mbx_dealloc_pd_range(dev);
  1377. kfree(dev->pd_mgr->pd_norm_bitmap);
  1378. kfree(dev->pd_mgr->pd_dpp_bitmap);
  1379. kfree(dev->pd_mgr);
  1380. }
  1381. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1382. int *num_pages, int *page_size)
  1383. {
  1384. int i;
  1385. int mem_size;
  1386. *num_entries = roundup_pow_of_two(*num_entries);
  1387. mem_size = *num_entries * entry_size;
  1388. /* find the possible lowest possible multiplier */
  1389. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1390. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1391. break;
  1392. }
  1393. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1394. return -EINVAL;
  1395. mem_size = roundup(mem_size,
  1396. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1397. *num_pages =
  1398. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1399. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1400. *num_entries = mem_size / entry_size;
  1401. return 0;
  1402. }
  1403. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1404. {
  1405. int i;
  1406. int status = 0;
  1407. int max_ah;
  1408. struct ocrdma_create_ah_tbl *cmd;
  1409. struct ocrdma_create_ah_tbl_rsp *rsp;
  1410. struct pci_dev *pdev = dev->nic_info.pdev;
  1411. dma_addr_t pa;
  1412. struct ocrdma_pbe *pbes;
  1413. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1414. if (!cmd)
  1415. return status;
  1416. max_ah = OCRDMA_MAX_AH;
  1417. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1418. /* number of PBEs in PBL */
  1419. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1420. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1421. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1422. /* page size */
  1423. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1424. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1425. break;
  1426. }
  1427. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1428. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1429. /* ah_entry size */
  1430. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1431. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1432. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1433. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1434. &dev->av_tbl.pbl.pa,
  1435. GFP_KERNEL);
  1436. if (dev->av_tbl.pbl.va == NULL)
  1437. goto mem_err;
  1438. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1439. &pa, GFP_KERNEL);
  1440. if (dev->av_tbl.va == NULL)
  1441. goto mem_err_ah;
  1442. dev->av_tbl.pa = pa;
  1443. dev->av_tbl.num_ah = max_ah;
  1444. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1445. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1446. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1447. pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
  1448. pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
  1449. pa += PAGE_SIZE;
  1450. }
  1451. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1452. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1453. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1454. if (status)
  1455. goto mbx_err;
  1456. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1457. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1458. kfree(cmd);
  1459. return 0;
  1460. mbx_err:
  1461. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1462. dev->av_tbl.pa);
  1463. dev->av_tbl.va = NULL;
  1464. mem_err_ah:
  1465. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1466. dev->av_tbl.pbl.pa);
  1467. dev->av_tbl.pbl.va = NULL;
  1468. dev->av_tbl.size = 0;
  1469. mem_err:
  1470. kfree(cmd);
  1471. return status;
  1472. }
  1473. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1474. {
  1475. struct ocrdma_delete_ah_tbl *cmd;
  1476. struct pci_dev *pdev = dev->nic_info.pdev;
  1477. if (dev->av_tbl.va == NULL)
  1478. return;
  1479. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1480. if (!cmd)
  1481. return;
  1482. cmd->ahid = dev->av_tbl.ahid;
  1483. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1484. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1485. dev->av_tbl.pa);
  1486. dev->av_tbl.va = NULL;
  1487. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1488. dev->av_tbl.pbl.pa);
  1489. kfree(cmd);
  1490. }
  1491. /* Multiple CQs uses the EQ. This routine returns least used
  1492. * EQ to associate with CQ. This will distributes the interrupt
  1493. * processing and CPU load to associated EQ, vector and so to that CPU.
  1494. */
  1495. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1496. {
  1497. int i, selected_eq = 0, cq_cnt = 0;
  1498. u16 eq_id;
  1499. mutex_lock(&dev->dev_lock);
  1500. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1501. eq_id = dev->eq_tbl[0].q.id;
  1502. /* find the EQ which is has the least number of
  1503. * CQs associated with it.
  1504. */
  1505. for (i = 0; i < dev->eq_cnt; i++) {
  1506. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1507. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1508. eq_id = dev->eq_tbl[i].q.id;
  1509. selected_eq = i;
  1510. }
  1511. }
  1512. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1513. mutex_unlock(&dev->dev_lock);
  1514. return eq_id;
  1515. }
  1516. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1517. {
  1518. int i;
  1519. mutex_lock(&dev->dev_lock);
  1520. i = ocrdma_get_eq_table_index(dev, eq_id);
  1521. if (i == -EINVAL)
  1522. BUG();
  1523. dev->eq_tbl[i].cq_cnt -= 1;
  1524. mutex_unlock(&dev->dev_lock);
  1525. }
  1526. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1527. int entries, int dpp_cq, u16 pd_id)
  1528. {
  1529. int status = -ENOMEM; int max_hw_cqe;
  1530. struct pci_dev *pdev = dev->nic_info.pdev;
  1531. struct ocrdma_create_cq *cmd;
  1532. struct ocrdma_create_cq_rsp *rsp;
  1533. u32 hw_pages, cqe_size, page_size, cqe_count;
  1534. if (entries > dev->attr.max_cqe) {
  1535. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1536. __func__, dev->id, dev->attr.max_cqe, entries);
  1537. return -EINVAL;
  1538. }
  1539. if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
  1540. return -EINVAL;
  1541. if (dpp_cq) {
  1542. cq->max_hw_cqe = 1;
  1543. max_hw_cqe = 1;
  1544. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1545. hw_pages = 1;
  1546. } else {
  1547. cq->max_hw_cqe = dev->attr.max_cqe;
  1548. max_hw_cqe = dev->attr.max_cqe;
  1549. cqe_size = sizeof(struct ocrdma_cqe);
  1550. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1551. }
  1552. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1553. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1554. if (!cmd)
  1555. return -ENOMEM;
  1556. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1557. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1558. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1559. if (!cq->va) {
  1560. status = -ENOMEM;
  1561. goto mem_err;
  1562. }
  1563. memset(cq->va, 0, cq->len);
  1564. page_size = cq->len / hw_pages;
  1565. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1566. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1567. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1568. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1569. cq->eqn = ocrdma_bind_eq(dev);
  1570. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1571. cqe_count = cq->len / cqe_size;
  1572. cq->cqe_cnt = cqe_count;
  1573. if (cqe_count > 1024) {
  1574. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1575. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1576. } else {
  1577. u8 count = 0;
  1578. switch (cqe_count) {
  1579. case 256:
  1580. count = 0;
  1581. break;
  1582. case 512:
  1583. count = 1;
  1584. break;
  1585. case 1024:
  1586. count = 2;
  1587. break;
  1588. default:
  1589. goto mbx_err;
  1590. }
  1591. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1592. }
  1593. /* shared eq between all the consumer cqs. */
  1594. cmd->cmd.eqn = cq->eqn;
  1595. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1596. if (dpp_cq)
  1597. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1598. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1599. cq->phase_change = false;
  1600. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
  1601. } else {
  1602. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
  1603. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1604. cq->phase_change = true;
  1605. }
  1606. /* pd_id valid only for v3 */
  1607. cmd->cmd.pdid_cqecnt |= (pd_id <<
  1608. OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
  1609. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1610. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1611. if (status)
  1612. goto mbx_err;
  1613. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1614. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1615. kfree(cmd);
  1616. return 0;
  1617. mbx_err:
  1618. ocrdma_unbind_eq(dev, cq->eqn);
  1619. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1620. mem_err:
  1621. kfree(cmd);
  1622. return status;
  1623. }
  1624. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1625. {
  1626. int status = -ENOMEM;
  1627. struct ocrdma_destroy_cq *cmd;
  1628. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1629. if (!cmd)
  1630. return status;
  1631. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1632. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1633. cmd->bypass_flush_qid |=
  1634. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1635. OCRDMA_DESTROY_CQ_QID_MASK;
  1636. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1637. ocrdma_unbind_eq(dev, cq->eqn);
  1638. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1639. kfree(cmd);
  1640. return status;
  1641. }
  1642. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1643. u32 pdid, int addr_check)
  1644. {
  1645. int status = -ENOMEM;
  1646. struct ocrdma_alloc_lkey *cmd;
  1647. struct ocrdma_alloc_lkey_rsp *rsp;
  1648. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1649. if (!cmd)
  1650. return status;
  1651. cmd->pdid = pdid;
  1652. cmd->pbl_sz_flags |= addr_check;
  1653. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1654. cmd->pbl_sz_flags |=
  1655. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1656. cmd->pbl_sz_flags |=
  1657. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1658. cmd->pbl_sz_flags |=
  1659. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1660. cmd->pbl_sz_flags |=
  1661. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1662. cmd->pbl_sz_flags |=
  1663. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1664. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1665. if (status)
  1666. goto mbx_err;
  1667. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1668. hwmr->lkey = rsp->lrkey;
  1669. mbx_err:
  1670. kfree(cmd);
  1671. return status;
  1672. }
  1673. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1674. {
  1675. int status = -ENOMEM;
  1676. struct ocrdma_dealloc_lkey *cmd;
  1677. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1678. if (!cmd)
  1679. return -ENOMEM;
  1680. cmd->lkey = lkey;
  1681. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1682. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1683. if (status)
  1684. goto mbx_err;
  1685. mbx_err:
  1686. kfree(cmd);
  1687. return status;
  1688. }
  1689. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1690. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1691. {
  1692. int status = -ENOMEM;
  1693. int i;
  1694. struct ocrdma_reg_nsmr *cmd;
  1695. struct ocrdma_reg_nsmr_rsp *rsp;
  1696. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1697. if (!cmd)
  1698. return -ENOMEM;
  1699. cmd->num_pbl_pdid =
  1700. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1701. cmd->fr_mr = hwmr->fr_mr;
  1702. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1703. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1704. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1705. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1706. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1707. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1708. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1709. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1710. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1711. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1712. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1713. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1714. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1715. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1716. cmd->totlen_low = hwmr->len;
  1717. cmd->totlen_high = upper_32_bits(hwmr->len);
  1718. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1719. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1720. cmd->va_loaddr = (u32) hwmr->va;
  1721. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1722. for (i = 0; i < pbl_cnt; i++) {
  1723. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1724. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1725. }
  1726. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1727. if (status)
  1728. goto mbx_err;
  1729. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1730. hwmr->lkey = rsp->lrkey;
  1731. mbx_err:
  1732. kfree(cmd);
  1733. return status;
  1734. }
  1735. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1736. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1737. u32 pbl_offset, u32 last)
  1738. {
  1739. int status = -ENOMEM;
  1740. int i;
  1741. struct ocrdma_reg_nsmr_cont *cmd;
  1742. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1743. if (!cmd)
  1744. return -ENOMEM;
  1745. cmd->lrkey = hwmr->lkey;
  1746. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1747. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1748. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1749. for (i = 0; i < pbl_cnt; i++) {
  1750. cmd->pbl[i].lo =
  1751. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1752. cmd->pbl[i].hi =
  1753. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1754. }
  1755. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1756. if (status)
  1757. goto mbx_err;
  1758. mbx_err:
  1759. kfree(cmd);
  1760. return status;
  1761. }
  1762. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1763. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1764. {
  1765. int status;
  1766. u32 last = 0;
  1767. u32 cur_pbl_cnt, pbl_offset;
  1768. u32 pending_pbl_cnt = hwmr->num_pbls;
  1769. pbl_offset = 0;
  1770. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1771. if (cur_pbl_cnt == pending_pbl_cnt)
  1772. last = 1;
  1773. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1774. cur_pbl_cnt, hwmr->pbe_size, last);
  1775. if (status) {
  1776. pr_err("%s() status=%d\n", __func__, status);
  1777. return status;
  1778. }
  1779. /* if there is no more pbls to register then exit. */
  1780. if (last)
  1781. return 0;
  1782. while (!last) {
  1783. pbl_offset += cur_pbl_cnt;
  1784. pending_pbl_cnt -= cur_pbl_cnt;
  1785. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1786. /* if we reach the end of the pbls, then need to set the last
  1787. * bit, indicating no more pbls to register for this memory key.
  1788. */
  1789. if (cur_pbl_cnt == pending_pbl_cnt)
  1790. last = 1;
  1791. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1792. pbl_offset, last);
  1793. if (status)
  1794. break;
  1795. }
  1796. if (status)
  1797. pr_err("%s() err. status=%d\n", __func__, status);
  1798. return status;
  1799. }
  1800. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1801. {
  1802. struct ocrdma_qp *tmp;
  1803. bool found = false;
  1804. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1805. if (qp == tmp) {
  1806. found = true;
  1807. break;
  1808. }
  1809. }
  1810. return found;
  1811. }
  1812. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1813. {
  1814. struct ocrdma_qp *tmp;
  1815. bool found = false;
  1816. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1817. if (qp == tmp) {
  1818. found = true;
  1819. break;
  1820. }
  1821. }
  1822. return found;
  1823. }
  1824. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1825. {
  1826. bool found;
  1827. unsigned long flags;
  1828. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  1829. spin_lock_irqsave(&dev->flush_q_lock, flags);
  1830. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1831. if (!found)
  1832. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1833. if (!qp->srq) {
  1834. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1835. if (!found)
  1836. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1837. }
  1838. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  1839. }
  1840. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1841. {
  1842. qp->sq.head = 0;
  1843. qp->sq.tail = 0;
  1844. qp->rq.head = 0;
  1845. qp->rq.tail = 0;
  1846. }
  1847. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1848. enum ib_qp_state *old_ib_state)
  1849. {
  1850. unsigned long flags;
  1851. int status = 0;
  1852. enum ocrdma_qp_state new_state;
  1853. new_state = get_ocrdma_qp_state(new_ib_state);
  1854. /* sync with wqe and rqe posting */
  1855. spin_lock_irqsave(&qp->q_lock, flags);
  1856. if (old_ib_state)
  1857. *old_ib_state = get_ibqp_state(qp->state);
  1858. if (new_state == qp->state) {
  1859. spin_unlock_irqrestore(&qp->q_lock, flags);
  1860. return 1;
  1861. }
  1862. if (new_state == OCRDMA_QPS_INIT) {
  1863. ocrdma_init_hwq_ptr(qp);
  1864. ocrdma_del_flush_qp(qp);
  1865. } else if (new_state == OCRDMA_QPS_ERR) {
  1866. ocrdma_flush_qp(qp);
  1867. }
  1868. qp->state = new_state;
  1869. spin_unlock_irqrestore(&qp->q_lock, flags);
  1870. return status;
  1871. }
  1872. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1873. {
  1874. u32 flags = 0;
  1875. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1876. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1877. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1878. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1879. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1880. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1881. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1882. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1883. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1884. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1885. return flags;
  1886. }
  1887. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1888. struct ib_qp_init_attr *attrs,
  1889. struct ocrdma_qp *qp)
  1890. {
  1891. int status;
  1892. u32 len, hw_pages, hw_page_size;
  1893. dma_addr_t pa;
  1894. struct ocrdma_pd *pd = qp->pd;
  1895. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1896. struct pci_dev *pdev = dev->nic_info.pdev;
  1897. u32 max_wqe_allocated;
  1898. u32 max_sges = attrs->cap.max_send_sge;
  1899. /* QP1 may exceed 127 */
  1900. max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
  1901. dev->attr.max_wqe);
  1902. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1903. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1904. if (status) {
  1905. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1906. max_wqe_allocated);
  1907. return -EINVAL;
  1908. }
  1909. qp->sq.max_cnt = max_wqe_allocated;
  1910. len = (hw_pages * hw_page_size);
  1911. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1912. if (!qp->sq.va)
  1913. return -EINVAL;
  1914. memset(qp->sq.va, 0, len);
  1915. qp->sq.len = len;
  1916. qp->sq.pa = pa;
  1917. qp->sq.entry_size = dev->attr.wqe_size;
  1918. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1919. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1920. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1921. cmd->num_wq_rq_pages |= (hw_pages <<
  1922. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1923. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1924. cmd->max_sge_send_write |= (max_sges <<
  1925. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1926. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1927. cmd->max_sge_send_write |= (max_sges <<
  1928. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1929. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1930. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1931. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1932. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1933. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1934. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1935. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1936. return 0;
  1937. }
  1938. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1939. struct ib_qp_init_attr *attrs,
  1940. struct ocrdma_qp *qp)
  1941. {
  1942. int status;
  1943. u32 len, hw_pages, hw_page_size;
  1944. dma_addr_t pa = 0;
  1945. struct ocrdma_pd *pd = qp->pd;
  1946. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1947. struct pci_dev *pdev = dev->nic_info.pdev;
  1948. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1949. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1950. &hw_pages, &hw_page_size);
  1951. if (status) {
  1952. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1953. attrs->cap.max_recv_wr + 1);
  1954. return status;
  1955. }
  1956. qp->rq.max_cnt = max_rqe_allocated;
  1957. len = (hw_pages * hw_page_size);
  1958. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1959. if (!qp->rq.va)
  1960. return -ENOMEM;
  1961. memset(qp->rq.va, 0, len);
  1962. qp->rq.pa = pa;
  1963. qp->rq.len = len;
  1964. qp->rq.entry_size = dev->attr.rqe_size;
  1965. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1966. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1967. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1968. cmd->num_wq_rq_pages |=
  1969. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1970. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1971. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1972. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1973. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1974. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1975. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1976. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1977. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1978. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1979. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1980. return 0;
  1981. }
  1982. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1983. struct ocrdma_pd *pd,
  1984. struct ocrdma_qp *qp,
  1985. u8 enable_dpp_cq, u16 dpp_cq_id)
  1986. {
  1987. pd->num_dpp_qp--;
  1988. qp->dpp_enabled = true;
  1989. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1990. if (!enable_dpp_cq)
  1991. return;
  1992. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1993. cmd->dpp_credits_cqid = dpp_cq_id;
  1994. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1995. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1996. }
  1997. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1998. struct ocrdma_qp *qp)
  1999. {
  2000. struct ocrdma_pd *pd = qp->pd;
  2001. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2002. struct pci_dev *pdev = dev->nic_info.pdev;
  2003. dma_addr_t pa = 0;
  2004. int ird_page_size = dev->attr.ird_page_size;
  2005. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  2006. struct ocrdma_hdr_wqe *rqe;
  2007. int i = 0;
  2008. if (dev->attr.ird == 0)
  2009. return 0;
  2010. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  2011. &pa, GFP_KERNEL);
  2012. if (!qp->ird_q_va)
  2013. return -ENOMEM;
  2014. memset(qp->ird_q_va, 0, ird_q_len);
  2015. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  2016. pa, ird_page_size);
  2017. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  2018. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  2019. (i * dev->attr.rqe_size));
  2020. rqe->cw = 0;
  2021. rqe->cw |= 2;
  2022. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  2023. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  2024. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  2025. }
  2026. return 0;
  2027. }
  2028. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  2029. struct ocrdma_qp *qp,
  2030. struct ib_qp_init_attr *attrs,
  2031. u16 *dpp_offset, u16 *dpp_credit_lmt)
  2032. {
  2033. u32 max_wqe_allocated, max_rqe_allocated;
  2034. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  2035. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  2036. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  2037. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  2038. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  2039. qp->dpp_enabled = false;
  2040. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  2041. qp->dpp_enabled = true;
  2042. *dpp_credit_lmt = (rsp->dpp_response &
  2043. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  2044. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  2045. *dpp_offset = (rsp->dpp_response &
  2046. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  2047. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  2048. }
  2049. max_wqe_allocated =
  2050. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  2051. max_wqe_allocated = 1 << max_wqe_allocated;
  2052. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  2053. qp->sq.max_cnt = max_wqe_allocated;
  2054. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  2055. if (!attrs->srq) {
  2056. qp->rq.max_cnt = max_rqe_allocated;
  2057. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  2058. }
  2059. }
  2060. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  2061. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  2062. u16 *dpp_credit_lmt)
  2063. {
  2064. int status = -ENOMEM;
  2065. u32 flags = 0;
  2066. struct ocrdma_pd *pd = qp->pd;
  2067. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2068. struct pci_dev *pdev = dev->nic_info.pdev;
  2069. struct ocrdma_cq *cq;
  2070. struct ocrdma_create_qp_req *cmd;
  2071. struct ocrdma_create_qp_rsp *rsp;
  2072. int qptype;
  2073. switch (attrs->qp_type) {
  2074. case IB_QPT_GSI:
  2075. qptype = OCRDMA_QPT_GSI;
  2076. break;
  2077. case IB_QPT_RC:
  2078. qptype = OCRDMA_QPT_RC;
  2079. break;
  2080. case IB_QPT_UD:
  2081. qptype = OCRDMA_QPT_UD;
  2082. break;
  2083. default:
  2084. return -EINVAL;
  2085. }
  2086. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  2087. if (!cmd)
  2088. return status;
  2089. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  2090. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  2091. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  2092. if (status)
  2093. goto sq_err;
  2094. if (attrs->srq) {
  2095. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  2096. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  2097. cmd->rq_addr[0].lo = srq->id;
  2098. qp->srq = srq;
  2099. } else {
  2100. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  2101. if (status)
  2102. goto rq_err;
  2103. }
  2104. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  2105. if (status)
  2106. goto mbx_err;
  2107. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  2108. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  2109. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  2110. cmd->max_sge_recv_flags |= flags;
  2111. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  2112. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  2113. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  2114. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  2115. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  2116. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  2117. cq = get_ocrdma_cq(attrs->send_cq);
  2118. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  2119. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  2120. qp->sq_cq = cq;
  2121. cq = get_ocrdma_cq(attrs->recv_cq);
  2122. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  2123. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  2124. qp->rq_cq = cq;
  2125. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  2126. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  2127. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  2128. dpp_cq_id);
  2129. }
  2130. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2131. if (status)
  2132. goto mbx_err;
  2133. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  2134. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  2135. qp->state = OCRDMA_QPS_RST;
  2136. kfree(cmd);
  2137. return 0;
  2138. mbx_err:
  2139. if (qp->rq.va)
  2140. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2141. rq_err:
  2142. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  2143. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2144. sq_err:
  2145. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  2146. kfree(cmd);
  2147. return status;
  2148. }
  2149. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2150. struct ocrdma_qp_params *param)
  2151. {
  2152. int status = -ENOMEM;
  2153. struct ocrdma_query_qp *cmd;
  2154. struct ocrdma_query_qp_rsp *rsp;
  2155. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*rsp));
  2156. if (!cmd)
  2157. return status;
  2158. cmd->qp_id = qp->id;
  2159. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2160. if (status)
  2161. goto mbx_err;
  2162. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  2163. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  2164. mbx_err:
  2165. kfree(cmd);
  2166. return status;
  2167. }
  2168. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  2169. struct ocrdma_modify_qp *cmd,
  2170. struct ib_qp_attr *attrs,
  2171. int attr_mask)
  2172. {
  2173. int status;
  2174. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  2175. union ib_gid sgid, zgid;
  2176. u32 vlan_id = 0xFFFF;
  2177. u8 mac_addr[6];
  2178. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2179. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  2180. return -EINVAL;
  2181. if (atomic_cmpxchg(&dev->update_sl, 1, 0))
  2182. ocrdma_init_service_level(dev);
  2183. cmd->params.tclass_sq_psn |=
  2184. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  2185. cmd->params.rnt_rc_sl_fl |=
  2186. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  2187. cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
  2188. cmd->params.hop_lmt_rq_psn |=
  2189. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  2190. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  2191. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  2192. sizeof(cmd->params.dgid));
  2193. status = ocrdma_query_gid(&dev->ibdev, 1,
  2194. ah_attr->grh.sgid_index, &sgid);
  2195. if (status)
  2196. return status;
  2197. memset(&zgid, 0, sizeof(zgid));
  2198. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  2199. return -EINVAL;
  2200. qp->sgid_idx = ah_attr->grh.sgid_index;
  2201. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  2202. status = ocrdma_resolve_dmac(dev, ah_attr, &mac_addr[0]);
  2203. if (status)
  2204. return status;
  2205. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  2206. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  2207. /* convert them to LE format. */
  2208. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  2209. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  2210. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  2211. if (attr_mask & IB_QP_VID) {
  2212. vlan_id = attrs->vlan_id;
  2213. } else if (dev->pfc_state) {
  2214. vlan_id = 0;
  2215. pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
  2216. dev->id);
  2217. pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
  2218. dev->id);
  2219. }
  2220. if (vlan_id < 0x1000) {
  2221. cmd->params.vlan_dmac_b4_to_b5 |=
  2222. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  2223. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  2224. cmd->params.rnt_rc_sl_fl |=
  2225. (dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
  2226. }
  2227. return 0;
  2228. }
  2229. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  2230. struct ocrdma_modify_qp *cmd,
  2231. struct ib_qp_attr *attrs, int attr_mask)
  2232. {
  2233. int status = 0;
  2234. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2235. if (attr_mask & IB_QP_PKEY_INDEX) {
  2236. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  2237. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  2238. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  2239. }
  2240. if (attr_mask & IB_QP_QKEY) {
  2241. qp->qkey = attrs->qkey;
  2242. cmd->params.qkey = attrs->qkey;
  2243. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  2244. }
  2245. if (attr_mask & IB_QP_AV) {
  2246. status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
  2247. if (status)
  2248. return status;
  2249. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  2250. /* set the default mac address for UD, GSI QPs */
  2251. cmd->params.dmac_b0_to_b3 = dev->nic_info.mac_addr[0] |
  2252. (dev->nic_info.mac_addr[1] << 8) |
  2253. (dev->nic_info.mac_addr[2] << 16) |
  2254. (dev->nic_info.mac_addr[3] << 24);
  2255. cmd->params.vlan_dmac_b4_to_b5 = dev->nic_info.mac_addr[4] |
  2256. (dev->nic_info.mac_addr[5] << 8);
  2257. }
  2258. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  2259. attrs->en_sqd_async_notify) {
  2260. cmd->params.max_sge_recv_flags |=
  2261. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  2262. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2263. }
  2264. if (attr_mask & IB_QP_DEST_QPN) {
  2265. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2266. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2267. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2268. }
  2269. if (attr_mask & IB_QP_PATH_MTU) {
  2270. if (attrs->path_mtu < IB_MTU_512 ||
  2271. attrs->path_mtu > IB_MTU_4096) {
  2272. pr_err("ocrdma%d: IB MTU %d is not supported\n",
  2273. dev->id, ib_mtu_enum_to_int(attrs->path_mtu));
  2274. status = -EINVAL;
  2275. goto pmtu_err;
  2276. }
  2277. cmd->params.path_mtu_pkey_indx |=
  2278. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2279. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2280. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2281. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2282. }
  2283. if (attr_mask & IB_QP_TIMEOUT) {
  2284. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2285. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2286. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2287. }
  2288. if (attr_mask & IB_QP_RETRY_CNT) {
  2289. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2290. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2291. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2292. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2293. }
  2294. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2295. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2296. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2297. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2298. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2299. }
  2300. if (attr_mask & IB_QP_RNR_RETRY) {
  2301. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2302. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2303. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2304. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2305. }
  2306. if (attr_mask & IB_QP_SQ_PSN) {
  2307. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2308. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2309. }
  2310. if (attr_mask & IB_QP_RQ_PSN) {
  2311. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2312. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2313. }
  2314. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2315. if (attrs->max_rd_atomic > dev->attr.max_ord_per_qp) {
  2316. status = -EINVAL;
  2317. goto pmtu_err;
  2318. }
  2319. qp->max_ord = attrs->max_rd_atomic;
  2320. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2321. }
  2322. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2323. if (attrs->max_dest_rd_atomic > dev->attr.max_ird_per_qp) {
  2324. status = -EINVAL;
  2325. goto pmtu_err;
  2326. }
  2327. qp->max_ird = attrs->max_dest_rd_atomic;
  2328. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2329. }
  2330. cmd->params.max_ord_ird = (qp->max_ord <<
  2331. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2332. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2333. pmtu_err:
  2334. return status;
  2335. }
  2336. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2337. struct ib_qp_attr *attrs, int attr_mask)
  2338. {
  2339. int status = -ENOMEM;
  2340. struct ocrdma_modify_qp *cmd;
  2341. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2342. if (!cmd)
  2343. return status;
  2344. cmd->params.id = qp->id;
  2345. cmd->flags = 0;
  2346. if (attr_mask & IB_QP_STATE) {
  2347. cmd->params.max_sge_recv_flags |=
  2348. (get_ocrdma_qp_state(attrs->qp_state) <<
  2349. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2350. OCRDMA_QP_PARAMS_STATE_MASK;
  2351. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2352. } else {
  2353. cmd->params.max_sge_recv_flags |=
  2354. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2355. OCRDMA_QP_PARAMS_STATE_MASK;
  2356. }
  2357. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
  2358. if (status)
  2359. goto mbx_err;
  2360. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2361. if (status)
  2362. goto mbx_err;
  2363. mbx_err:
  2364. kfree(cmd);
  2365. return status;
  2366. }
  2367. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2368. {
  2369. int status = -ENOMEM;
  2370. struct ocrdma_destroy_qp *cmd;
  2371. struct pci_dev *pdev = dev->nic_info.pdev;
  2372. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2373. if (!cmd)
  2374. return status;
  2375. cmd->qp_id = qp->id;
  2376. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2377. if (status)
  2378. goto mbx_err;
  2379. mbx_err:
  2380. kfree(cmd);
  2381. if (qp->sq.va)
  2382. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2383. if (!qp->srq && qp->rq.va)
  2384. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2385. if (qp->dpp_enabled)
  2386. qp->pd->num_dpp_qp++;
  2387. return status;
  2388. }
  2389. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2390. struct ib_srq_init_attr *srq_attr,
  2391. struct ocrdma_pd *pd)
  2392. {
  2393. int status = -ENOMEM;
  2394. int hw_pages, hw_page_size;
  2395. int len;
  2396. struct ocrdma_create_srq_rsp *rsp;
  2397. struct ocrdma_create_srq *cmd;
  2398. dma_addr_t pa;
  2399. struct pci_dev *pdev = dev->nic_info.pdev;
  2400. u32 max_rqe_allocated;
  2401. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2402. if (!cmd)
  2403. return status;
  2404. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2405. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2406. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2407. dev->attr.rqe_size,
  2408. &hw_pages, &hw_page_size);
  2409. if (status) {
  2410. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2411. srq_attr->attr.max_wr);
  2412. status = -EINVAL;
  2413. goto ret;
  2414. }
  2415. len = hw_pages * hw_page_size;
  2416. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2417. if (!srq->rq.va) {
  2418. status = -ENOMEM;
  2419. goto ret;
  2420. }
  2421. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2422. srq->rq.entry_size = dev->attr.rqe_size;
  2423. srq->rq.pa = pa;
  2424. srq->rq.len = len;
  2425. srq->rq.max_cnt = max_rqe_allocated;
  2426. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2427. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2428. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2429. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2430. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2431. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2432. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2433. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2434. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2435. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2436. if (status)
  2437. goto mbx_err;
  2438. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2439. srq->id = rsp->id;
  2440. srq->rq.dbid = rsp->id;
  2441. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2442. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2443. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2444. max_rqe_allocated = (1 << max_rqe_allocated);
  2445. srq->rq.max_cnt = max_rqe_allocated;
  2446. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2447. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2448. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2449. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2450. goto ret;
  2451. mbx_err:
  2452. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2453. ret:
  2454. kfree(cmd);
  2455. return status;
  2456. }
  2457. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2458. {
  2459. int status = -ENOMEM;
  2460. struct ocrdma_modify_srq *cmd;
  2461. struct ocrdma_pd *pd = srq->pd;
  2462. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2463. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2464. if (!cmd)
  2465. return status;
  2466. cmd->id = srq->id;
  2467. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2468. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2469. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2470. kfree(cmd);
  2471. return status;
  2472. }
  2473. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2474. {
  2475. int status = -ENOMEM;
  2476. struct ocrdma_query_srq *cmd;
  2477. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2478. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2479. if (!cmd)
  2480. return status;
  2481. cmd->id = srq->rq.dbid;
  2482. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2483. if (status == 0) {
  2484. struct ocrdma_query_srq_rsp *rsp =
  2485. (struct ocrdma_query_srq_rsp *)cmd;
  2486. srq_attr->max_sge =
  2487. rsp->srq_lmt_max_sge &
  2488. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2489. srq_attr->max_wr =
  2490. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2491. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2492. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2493. }
  2494. kfree(cmd);
  2495. return status;
  2496. }
  2497. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2498. {
  2499. int status = -ENOMEM;
  2500. struct ocrdma_destroy_srq *cmd;
  2501. struct pci_dev *pdev = dev->nic_info.pdev;
  2502. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2503. if (!cmd)
  2504. return status;
  2505. cmd->id = srq->id;
  2506. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2507. if (srq->rq.va)
  2508. dma_free_coherent(&pdev->dev, srq->rq.len,
  2509. srq->rq.va, srq->rq.pa);
  2510. kfree(cmd);
  2511. return status;
  2512. }
  2513. static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
  2514. struct ocrdma_dcbx_cfg *dcbxcfg)
  2515. {
  2516. int status = 0;
  2517. dma_addr_t pa;
  2518. struct ocrdma_mqe cmd;
  2519. struct ocrdma_get_dcbx_cfg_req *req = NULL;
  2520. struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
  2521. struct pci_dev *pdev = dev->nic_info.pdev;
  2522. struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
  2523. memset(&cmd, 0, sizeof(struct ocrdma_mqe));
  2524. cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
  2525. sizeof(struct ocrdma_get_dcbx_cfg_req));
  2526. req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
  2527. if (!req) {
  2528. status = -ENOMEM;
  2529. goto mem_err;
  2530. }
  2531. cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  2532. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  2533. mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
  2534. mqe_sge->pa_hi = (u32) upper_32_bits(pa);
  2535. mqe_sge->len = cmd.hdr.pyld_len;
  2536. memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
  2537. ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
  2538. OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
  2539. req->param_type = ptype;
  2540. status = ocrdma_mbx_cmd(dev, &cmd);
  2541. if (status)
  2542. goto mbx_err;
  2543. rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
  2544. ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
  2545. memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
  2546. mbx_err:
  2547. dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
  2548. mem_err:
  2549. return status;
  2550. }
  2551. #define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
  2552. #define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
  2553. static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
  2554. struct ocrdma_dcbx_cfg *dcbxcfg,
  2555. u8 *srvc_lvl)
  2556. {
  2557. int status = -EINVAL, indx, slindx;
  2558. int ventry_cnt;
  2559. struct ocrdma_app_parameter *app_param;
  2560. u8 valid, proto_sel;
  2561. u8 app_prio, pfc_prio;
  2562. u16 proto;
  2563. if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
  2564. pr_info("%s ocrdma%d DCBX is disabled\n",
  2565. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2566. goto out;
  2567. }
  2568. if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
  2569. pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
  2570. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2571. (ptype > 0 ? "operational" : "admin"),
  2572. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
  2573. "enabled" : "disabled",
  2574. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
  2575. "" : ", not sync'ed");
  2576. goto out;
  2577. } else {
  2578. pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
  2579. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2580. }
  2581. ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
  2582. OCRDMA_DCBX_APP_ENTRY_SHIFT)
  2583. & OCRDMA_DCBX_STATE_MASK;
  2584. for (indx = 0; indx < ventry_cnt; indx++) {
  2585. app_param = &dcbxcfg->app_param[indx];
  2586. valid = (app_param->valid_proto_app >>
  2587. OCRDMA_APP_PARAM_VALID_SHIFT)
  2588. & OCRDMA_APP_PARAM_VALID_MASK;
  2589. proto_sel = (app_param->valid_proto_app
  2590. >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
  2591. & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
  2592. proto = app_param->valid_proto_app &
  2593. OCRDMA_APP_PARAM_APP_PROTO_MASK;
  2594. if (
  2595. valid && proto == OCRDMA_APP_PROTO_ROCE &&
  2596. proto_sel == OCRDMA_PROTO_SELECT_L2) {
  2597. for (slindx = 0; slindx <
  2598. OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
  2599. app_prio = ocrdma_get_app_prio(
  2600. (u8 *)app_param->app_prio,
  2601. slindx);
  2602. pfc_prio = ocrdma_get_pfc_prio(
  2603. (u8 *)dcbxcfg->pfc_prio,
  2604. slindx);
  2605. if (app_prio && pfc_prio) {
  2606. *srvc_lvl = slindx;
  2607. status = 0;
  2608. goto out;
  2609. }
  2610. }
  2611. if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
  2612. pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
  2613. dev_name(&dev->nic_info.pdev->dev),
  2614. dev->id, proto);
  2615. }
  2616. }
  2617. }
  2618. out:
  2619. return status;
  2620. }
  2621. void ocrdma_init_service_level(struct ocrdma_dev *dev)
  2622. {
  2623. int status = 0, indx;
  2624. struct ocrdma_dcbx_cfg dcbxcfg;
  2625. u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
  2626. int ptype = OCRDMA_PARAMETER_TYPE_OPER;
  2627. for (indx = 0; indx < 2; indx++) {
  2628. status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
  2629. if (status) {
  2630. pr_err("%s(): status=%d\n", __func__, status);
  2631. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2632. continue;
  2633. }
  2634. status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
  2635. &dcbxcfg, &srvc_lvl);
  2636. if (status) {
  2637. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2638. continue;
  2639. }
  2640. break;
  2641. }
  2642. if (status)
  2643. pr_info("%s ocrdma%d service level default\n",
  2644. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2645. else
  2646. pr_info("%s ocrdma%d service level %d\n",
  2647. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2648. srvc_lvl);
  2649. dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
  2650. dev->sl = srvc_lvl;
  2651. }
  2652. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2653. {
  2654. int i;
  2655. int status = -EINVAL;
  2656. struct ocrdma_av *av;
  2657. unsigned long flags;
  2658. av = dev->av_tbl.va;
  2659. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2660. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2661. if (av->valid == 0) {
  2662. av->valid = OCRDMA_AV_VALID;
  2663. ah->av = av;
  2664. ah->id = i;
  2665. status = 0;
  2666. break;
  2667. }
  2668. av++;
  2669. }
  2670. if (i == dev->av_tbl.num_ah)
  2671. status = -EAGAIN;
  2672. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2673. return status;
  2674. }
  2675. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2676. {
  2677. unsigned long flags;
  2678. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2679. ah->av->valid = 0;
  2680. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2681. return 0;
  2682. }
  2683. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2684. {
  2685. int num_eq, i, status = 0;
  2686. int irq;
  2687. unsigned long flags = 0;
  2688. num_eq = dev->nic_info.msix.num_vectors -
  2689. dev->nic_info.msix.start_vector;
  2690. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2691. num_eq = 1;
  2692. flags = IRQF_SHARED;
  2693. } else {
  2694. num_eq = min_t(u32, num_eq, num_online_cpus());
  2695. }
  2696. if (!num_eq)
  2697. return -EINVAL;
  2698. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2699. if (!dev->eq_tbl)
  2700. return -ENOMEM;
  2701. for (i = 0; i < num_eq; i++) {
  2702. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2703. OCRDMA_EQ_LEN);
  2704. if (status) {
  2705. status = -EINVAL;
  2706. break;
  2707. }
  2708. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2709. dev->id, i);
  2710. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2711. status = request_irq(irq, ocrdma_irq_handler, flags,
  2712. dev->eq_tbl[i].irq_name,
  2713. &dev->eq_tbl[i]);
  2714. if (status)
  2715. goto done;
  2716. dev->eq_cnt += 1;
  2717. }
  2718. /* one eq is sufficient for data path to work */
  2719. return 0;
  2720. done:
  2721. ocrdma_destroy_eqs(dev);
  2722. return status;
  2723. }
  2724. static int ocrdma_mbx_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2725. int num)
  2726. {
  2727. int i, status = -ENOMEM;
  2728. struct ocrdma_modify_eqd_req *cmd;
  2729. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY, sizeof(*cmd));
  2730. if (!cmd)
  2731. return status;
  2732. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_MODIFY_EQ_DELAY,
  2733. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  2734. cmd->cmd.num_eq = num;
  2735. for (i = 0; i < num; i++) {
  2736. cmd->cmd.set_eqd[i].eq_id = eq[i].q.id;
  2737. cmd->cmd.set_eqd[i].phase = 0;
  2738. cmd->cmd.set_eqd[i].delay_multiplier =
  2739. (eq[i].aic_obj.prev_eqd * 65)/100;
  2740. }
  2741. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2742. if (status)
  2743. goto mbx_err;
  2744. mbx_err:
  2745. kfree(cmd);
  2746. return status;
  2747. }
  2748. static int ocrdma_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2749. int num)
  2750. {
  2751. int num_eqs, i = 0;
  2752. if (num > 8) {
  2753. while (num) {
  2754. num_eqs = min(num, 8);
  2755. ocrdma_mbx_modify_eqd(dev, &eq[i], num_eqs);
  2756. i += num_eqs;
  2757. num -= num_eqs;
  2758. }
  2759. } else {
  2760. ocrdma_mbx_modify_eqd(dev, eq, num);
  2761. }
  2762. return 0;
  2763. }
  2764. void ocrdma_eqd_set_task(struct work_struct *work)
  2765. {
  2766. struct ocrdma_dev *dev =
  2767. container_of(work, struct ocrdma_dev, eqd_work.work);
  2768. struct ocrdma_eq *eq = 0;
  2769. int i, num = 0, status = -EINVAL;
  2770. u64 eq_intr;
  2771. for (i = 0; i < dev->eq_cnt; i++) {
  2772. eq = &dev->eq_tbl[i];
  2773. if (eq->aic_obj.eq_intr_cnt > eq->aic_obj.prev_eq_intr_cnt) {
  2774. eq_intr = eq->aic_obj.eq_intr_cnt -
  2775. eq->aic_obj.prev_eq_intr_cnt;
  2776. if ((eq_intr > EQ_INTR_PER_SEC_THRSH_HI) &&
  2777. (eq->aic_obj.prev_eqd == EQ_AIC_MIN_EQD)) {
  2778. eq->aic_obj.prev_eqd = EQ_AIC_MAX_EQD;
  2779. num++;
  2780. } else if ((eq_intr < EQ_INTR_PER_SEC_THRSH_LOW) &&
  2781. (eq->aic_obj.prev_eqd == EQ_AIC_MAX_EQD)) {
  2782. eq->aic_obj.prev_eqd = EQ_AIC_MIN_EQD;
  2783. num++;
  2784. }
  2785. }
  2786. eq->aic_obj.prev_eq_intr_cnt = eq->aic_obj.eq_intr_cnt;
  2787. }
  2788. if (num)
  2789. status = ocrdma_modify_eqd(dev, &dev->eq_tbl[0], num);
  2790. schedule_delayed_work(&dev->eqd_work, msecs_to_jiffies(1000));
  2791. }
  2792. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2793. {
  2794. int status;
  2795. /* create the eqs */
  2796. status = ocrdma_create_eqs(dev);
  2797. if (status)
  2798. goto qpeq_err;
  2799. status = ocrdma_create_mq(dev);
  2800. if (status)
  2801. goto mq_err;
  2802. status = ocrdma_mbx_query_fw_config(dev);
  2803. if (status)
  2804. goto conf_err;
  2805. status = ocrdma_mbx_query_dev(dev);
  2806. if (status)
  2807. goto conf_err;
  2808. status = ocrdma_mbx_query_fw_ver(dev);
  2809. if (status)
  2810. goto conf_err;
  2811. status = ocrdma_mbx_create_ah_tbl(dev);
  2812. if (status)
  2813. goto conf_err;
  2814. status = ocrdma_mbx_get_phy_info(dev);
  2815. if (status)
  2816. goto info_attrb_err;
  2817. status = ocrdma_mbx_get_ctrl_attribs(dev);
  2818. if (status)
  2819. goto info_attrb_err;
  2820. return 0;
  2821. info_attrb_err:
  2822. ocrdma_mbx_delete_ah_tbl(dev);
  2823. conf_err:
  2824. ocrdma_destroy_mq(dev);
  2825. mq_err:
  2826. ocrdma_destroy_eqs(dev);
  2827. qpeq_err:
  2828. pr_err("%s() status=%d\n", __func__, status);
  2829. return status;
  2830. }
  2831. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2832. {
  2833. ocrdma_free_pd_pool(dev);
  2834. ocrdma_mbx_delete_ah_tbl(dev);
  2835. /* cleanup the control path */
  2836. ocrdma_destroy_mq(dev);
  2837. /* cleanup the eqs */
  2838. ocrdma_destroy_eqs(dev);
  2839. }