fam15h_power.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * fam15h_power.c - AMD Family 15h processor power monitoring
  3. *
  4. * Copyright (c) 2011 Advanced Micro Devices, Inc.
  5. * Author: Andreas Herrmann <herrmann.der.user@googlemail.com>
  6. *
  7. *
  8. * This driver is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License; either
  10. * version 2 of the License, or (at your option) any later version.
  11. *
  12. * This driver is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  15. * See the GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this driver; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/err.h>
  21. #include <linux/hwmon.h>
  22. #include <linux/hwmon-sysfs.h>
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/bitops.h>
  27. #include <asm/processor.h>
  28. MODULE_DESCRIPTION("AMD Family 15h CPU processor power monitor");
  29. MODULE_AUTHOR("Andreas Herrmann <herrmann.der.user@googlemail.com>");
  30. MODULE_LICENSE("GPL");
  31. /* D18F3 */
  32. #define REG_NORTHBRIDGE_CAP 0xe8
  33. /* D18F4 */
  34. #define REG_PROCESSOR_TDP 0x1b8
  35. /* D18F5 */
  36. #define REG_TDP_RUNNING_AVERAGE 0xe0
  37. #define REG_TDP_LIMIT3 0xe8
  38. struct fam15h_power_data {
  39. struct pci_dev *pdev;
  40. unsigned int tdp_to_watts;
  41. unsigned int base_tdp;
  42. unsigned int processor_pwr_watts;
  43. unsigned int cpu_pwr_sample_ratio;
  44. };
  45. static ssize_t show_power(struct device *dev,
  46. struct device_attribute *attr, char *buf)
  47. {
  48. u32 val, tdp_limit, running_avg_range;
  49. s32 running_avg_capture;
  50. u64 curr_pwr_watts;
  51. struct fam15h_power_data *data = dev_get_drvdata(dev);
  52. struct pci_dev *f4 = data->pdev;
  53. pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 5),
  54. REG_TDP_RUNNING_AVERAGE, &val);
  55. /*
  56. * On Carrizo and later platforms, TdpRunAvgAccCap bit field
  57. * is extended to 4:31 from 4:25.
  58. */
  59. if (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model >= 0x60) {
  60. running_avg_capture = val >> 4;
  61. running_avg_capture = sign_extend32(running_avg_capture, 27);
  62. } else {
  63. running_avg_capture = (val >> 4) & 0x3fffff;
  64. running_avg_capture = sign_extend32(running_avg_capture, 21);
  65. }
  66. running_avg_range = (val & 0xf) + 1;
  67. pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 5),
  68. REG_TDP_LIMIT3, &val);
  69. tdp_limit = val >> 16;
  70. curr_pwr_watts = ((u64)(tdp_limit +
  71. data->base_tdp)) << running_avg_range;
  72. curr_pwr_watts -= running_avg_capture;
  73. curr_pwr_watts *= data->tdp_to_watts;
  74. /*
  75. * Convert to microWatt
  76. *
  77. * power is in Watt provided as fixed point integer with
  78. * scaling factor 1/(2^16). For conversion we use
  79. * (10^6)/(2^16) = 15625/(2^10)
  80. */
  81. curr_pwr_watts = (curr_pwr_watts * 15625) >> (10 + running_avg_range);
  82. return sprintf(buf, "%u\n", (unsigned int) curr_pwr_watts);
  83. }
  84. static DEVICE_ATTR(power1_input, S_IRUGO, show_power, NULL);
  85. static ssize_t show_power_crit(struct device *dev,
  86. struct device_attribute *attr, char *buf)
  87. {
  88. struct fam15h_power_data *data = dev_get_drvdata(dev);
  89. return sprintf(buf, "%u\n", data->processor_pwr_watts);
  90. }
  91. static DEVICE_ATTR(power1_crit, S_IRUGO, show_power_crit, NULL);
  92. static umode_t fam15h_power_is_visible(struct kobject *kobj,
  93. struct attribute *attr,
  94. int index)
  95. {
  96. /* power1_input is only reported for Fam15h, Models 00h-0fh */
  97. if (attr == &dev_attr_power1_input.attr &&
  98. (boot_cpu_data.x86 != 0x15 || boot_cpu_data.x86_model > 0xf))
  99. return 0;
  100. return attr->mode;
  101. }
  102. static struct attribute *fam15h_power_attrs[] = {
  103. &dev_attr_power1_input.attr,
  104. &dev_attr_power1_crit.attr,
  105. NULL
  106. };
  107. static const struct attribute_group fam15h_power_group = {
  108. .attrs = fam15h_power_attrs,
  109. .is_visible = fam15h_power_is_visible,
  110. };
  111. __ATTRIBUTE_GROUPS(fam15h_power);
  112. static bool should_load_on_this_node(struct pci_dev *f4)
  113. {
  114. u32 val;
  115. pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 3),
  116. REG_NORTHBRIDGE_CAP, &val);
  117. if ((val & BIT(29)) && ((val >> 30) & 3))
  118. return false;
  119. return true;
  120. }
  121. /*
  122. * Newer BKDG versions have an updated recommendation on how to properly
  123. * initialize the running average range (was: 0xE, now: 0x9). This avoids
  124. * counter saturations resulting in bogus power readings.
  125. * We correct this value ourselves to cope with older BIOSes.
  126. */
  127. static const struct pci_device_id affected_device[] = {
  128. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
  129. { 0 }
  130. };
  131. static void tweak_runavg_range(struct pci_dev *pdev)
  132. {
  133. u32 val;
  134. /*
  135. * let this quirk apply only to the current version of the
  136. * northbridge, since future versions may change the behavior
  137. */
  138. if (!pci_match_id(affected_device, pdev))
  139. return;
  140. pci_bus_read_config_dword(pdev->bus,
  141. PCI_DEVFN(PCI_SLOT(pdev->devfn), 5),
  142. REG_TDP_RUNNING_AVERAGE, &val);
  143. if ((val & 0xf) != 0xe)
  144. return;
  145. val &= ~0xf;
  146. val |= 0x9;
  147. pci_bus_write_config_dword(pdev->bus,
  148. PCI_DEVFN(PCI_SLOT(pdev->devfn), 5),
  149. REG_TDP_RUNNING_AVERAGE, val);
  150. }
  151. #ifdef CONFIG_PM
  152. static int fam15h_power_resume(struct pci_dev *pdev)
  153. {
  154. tweak_runavg_range(pdev);
  155. return 0;
  156. }
  157. #else
  158. #define fam15h_power_resume NULL
  159. #endif
  160. static void fam15h_power_init_data(struct pci_dev *f4,
  161. struct fam15h_power_data *data)
  162. {
  163. u32 val, eax, ebx, ecx, edx;
  164. u64 tmp;
  165. pci_read_config_dword(f4, REG_PROCESSOR_TDP, &val);
  166. data->base_tdp = val >> 16;
  167. tmp = val & 0xffff;
  168. pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 5),
  169. REG_TDP_LIMIT3, &val);
  170. data->tdp_to_watts = ((val & 0x3ff) << 6) | ((val >> 10) & 0x3f);
  171. tmp *= data->tdp_to_watts;
  172. /* result not allowed to be >= 256W */
  173. if ((tmp >> 16) >= 256)
  174. dev_warn(&f4->dev,
  175. "Bogus value for ProcessorPwrWatts (processor_pwr_watts>=%u)\n",
  176. (unsigned int) (tmp >> 16));
  177. /* convert to microWatt */
  178. data->processor_pwr_watts = (tmp * 15625) >> 10;
  179. cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
  180. /* CPUID Fn8000_0007:EDX[12] indicates to support accumulated power */
  181. if (!(edx & BIT(12)))
  182. return;
  183. /*
  184. * determine the ratio of the compute unit power accumulator
  185. * sample period to the PTSC counter period by executing CPUID
  186. * Fn8000_0007:ECX
  187. */
  188. data->cpu_pwr_sample_ratio = ecx;
  189. }
  190. static int fam15h_power_probe(struct pci_dev *pdev,
  191. const struct pci_device_id *id)
  192. {
  193. struct fam15h_power_data *data;
  194. struct device *dev = &pdev->dev;
  195. struct device *hwmon_dev;
  196. /*
  197. * though we ignore every other northbridge, we still have to
  198. * do the tweaking on _each_ node in MCM processors as the counters
  199. * are working hand-in-hand
  200. */
  201. tweak_runavg_range(pdev);
  202. if (!should_load_on_this_node(pdev))
  203. return -ENODEV;
  204. data = devm_kzalloc(dev, sizeof(struct fam15h_power_data), GFP_KERNEL);
  205. if (!data)
  206. return -ENOMEM;
  207. fam15h_power_init_data(pdev, data);
  208. data->pdev = pdev;
  209. hwmon_dev = devm_hwmon_device_register_with_groups(dev, "fam15h_power",
  210. data,
  211. fam15h_power_groups);
  212. return PTR_ERR_OR_ZERO(hwmon_dev);
  213. }
  214. static const struct pci_device_id fam15h_power_id_table[] = {
  215. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
  216. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F4) },
  217. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F4) },
  218. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F4) },
  219. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F4) },
  220. {}
  221. };
  222. MODULE_DEVICE_TABLE(pci, fam15h_power_id_table);
  223. static struct pci_driver fam15h_power_driver = {
  224. .name = "fam15h_power",
  225. .id_table = fam15h_power_id_table,
  226. .probe = fam15h_power_probe,
  227. .resume = fam15h_power_resume,
  228. };
  229. module_pci_driver(fam15h_power_driver);