nv04.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "priv.h"
  25. const struct nvkm_mc_intr
  26. nv04_mc_intr[] = {
  27. { 0x00000001, NVKM_ENGINE_MPEG }, /* NV17- MPEG/ME */
  28. { 0x00000100, NVKM_ENGINE_FIFO },
  29. { 0x00001000, NVKM_ENGINE_GR },
  30. { 0x00010000, NVKM_ENGINE_DISP },
  31. { 0x00020000, NVKM_ENGINE_VP }, /* NV40- */
  32. { 0x00100000, NVKM_SUBDEV_TIMER },
  33. { 0x01000000, NVKM_ENGINE_DISP }, /* NV04- PCRTC0 */
  34. { 0x02000000, NVKM_ENGINE_DISP }, /* NV11- PCRTC1 */
  35. { 0x10000000, NVKM_SUBDEV_BUS },
  36. { 0x80000000, NVKM_ENGINE_SW },
  37. {}
  38. };
  39. void
  40. nv04_mc_intr_unarm(struct nvkm_mc *mc)
  41. {
  42. struct nvkm_device *device = mc->subdev.device;
  43. nvkm_wr32(device, 0x000140, 0x00000000);
  44. nvkm_rd32(device, 0x000140);
  45. }
  46. void
  47. nv04_mc_intr_rearm(struct nvkm_mc *mc)
  48. {
  49. struct nvkm_device *device = mc->subdev.device;
  50. nvkm_wr32(device, 0x000140, 0x00000001);
  51. }
  52. u32
  53. nv04_mc_intr_mask(struct nvkm_mc *mc)
  54. {
  55. return nvkm_rd32(mc->subdev.device, 0x000100);
  56. }
  57. void
  58. nv04_mc_init(struct nvkm_mc *mc)
  59. {
  60. struct nvkm_device *device = mc->subdev.device;
  61. nvkm_wr32(device, 0x000200, 0xffffffff); /* everything enabled */
  62. nvkm_wr32(device, 0x001850, 0x00000001); /* disable rom access */
  63. }
  64. static const struct nvkm_mc_func
  65. nv04_mc = {
  66. .init = nv04_mc_init,
  67. .intr = nv04_mc_intr,
  68. .intr_unarm = nv04_mc_intr_unarm,
  69. .intr_rearm = nv04_mc_intr_rearm,
  70. .intr_mask = nv04_mc_intr_mask,
  71. };
  72. int
  73. nv04_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
  74. {
  75. return nvkm_mc_new_(&nv04_mc, device, index, pmc);
  76. }