gf100.c 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "priv.h"
  25. const struct nvkm_mc_intr
  26. gf100_mc_intr[] = {
  27. { 0x04000000, NVKM_ENGINE_DISP }, /* DISP first, so pageflip timestamps work. */
  28. { 0x00000001, NVKM_ENGINE_MSPPP },
  29. { 0x00000020, NVKM_ENGINE_CE0 },
  30. { 0x00000040, NVKM_ENGINE_CE1 },
  31. { 0x00000080, NVKM_ENGINE_CE2 },
  32. { 0x00000100, NVKM_ENGINE_FIFO },
  33. { 0x00001000, NVKM_ENGINE_GR },
  34. { 0x00002000, NVKM_SUBDEV_FB },
  35. { 0x00008000, NVKM_ENGINE_MSVLD },
  36. { 0x00040000, NVKM_SUBDEV_THERM },
  37. { 0x00020000, NVKM_ENGINE_MSPDEC },
  38. { 0x00100000, NVKM_SUBDEV_TIMER },
  39. { 0x00200000, NVKM_SUBDEV_GPIO }, /* PMGR->GPIO */
  40. { 0x00200000, NVKM_SUBDEV_I2C }, /* PMGR->I2C/AUX */
  41. { 0x01000000, NVKM_SUBDEV_PMU },
  42. { 0x02000000, NVKM_SUBDEV_LTC },
  43. { 0x08000000, NVKM_SUBDEV_FB },
  44. { 0x10000000, NVKM_SUBDEV_BUS },
  45. { 0x40000000, NVKM_SUBDEV_IBUS },
  46. { 0x80000000, NVKM_ENGINE_SW },
  47. {},
  48. };
  49. void
  50. gf100_mc_intr_unarm(struct nvkm_mc *mc)
  51. {
  52. struct nvkm_device *device = mc->subdev.device;
  53. nvkm_wr32(device, 0x000140, 0x00000000);
  54. nvkm_wr32(device, 0x000144, 0x00000000);
  55. nvkm_rd32(device, 0x000140);
  56. }
  57. void
  58. gf100_mc_intr_rearm(struct nvkm_mc *mc)
  59. {
  60. struct nvkm_device *device = mc->subdev.device;
  61. nvkm_wr32(device, 0x000140, 0x00000001);
  62. nvkm_wr32(device, 0x000144, 0x00000001);
  63. }
  64. u32
  65. gf100_mc_intr_mask(struct nvkm_mc *mc)
  66. {
  67. struct nvkm_device *device = mc->subdev.device;
  68. u32 intr0 = nvkm_rd32(device, 0x000100);
  69. u32 intr1 = nvkm_rd32(device, 0x000104);
  70. return intr0 | intr1;
  71. }
  72. void
  73. gf100_mc_unk260(struct nvkm_mc *mc, u32 data)
  74. {
  75. nvkm_wr32(mc->subdev.device, 0x000260, data);
  76. }
  77. static const struct nvkm_mc_func
  78. gf100_mc = {
  79. .init = nv50_mc_init,
  80. .intr = gf100_mc_intr,
  81. .intr_unarm = gf100_mc_intr_unarm,
  82. .intr_rearm = gf100_mc_intr_rearm,
  83. .intr_mask = gf100_mc_intr_mask,
  84. .unk260 = gf100_mc_unk260,
  85. };
  86. int
  87. gf100_mc_new(struct nvkm_device *device, int index, struct nvkm_mc **pmc)
  88. {
  89. return nvkm_mc_new_(&gf100_mc, device, index, pmc);
  90. }