sddr2.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. /*
  2. * Copyright 2014 Roy Spliet
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Roy Spliet <rspliet@eclipso.eu>
  23. * Ben Skeggs
  24. */
  25. #include "priv.h"
  26. struct ramxlat {
  27. int id;
  28. u8 enc;
  29. };
  30. static inline int
  31. ramxlat(const struct ramxlat *xlat, int id)
  32. {
  33. while (xlat->id >= 0) {
  34. if (xlat->id == id)
  35. return xlat->enc;
  36. xlat++;
  37. }
  38. return -EINVAL;
  39. }
  40. static const struct ramxlat
  41. ramddr2_cl[] = {
  42. { 2, 2 }, { 3, 3 }, { 4, 4 }, { 5, 5 }, { 6, 6 },
  43. /* The following are available in some, but not all DDR2 docs */
  44. { 7, 7 },
  45. { -1 }
  46. };
  47. static const struct ramxlat
  48. ramddr2_wr[] = {
  49. { 2, 1 }, { 3, 2 }, { 4, 3 }, { 5, 4 }, { 6, 5 },
  50. /* The following are available in some, but not all DDR2 docs */
  51. { 7, 6 },
  52. { -1 }
  53. };
  54. int
  55. nvkm_sddr2_calc(struct nvkm_ram *ram)
  56. {
  57. int CL, WR, DLL = 0, ODT = 0;
  58. switch (ram->next->bios.timing_ver) {
  59. case 0x10:
  60. CL = ram->next->bios.timing_10_CL;
  61. WR = ram->next->bios.timing_10_WR;
  62. DLL = !ram->next->bios.ramcfg_DLLoff;
  63. ODT = ram->next->bios.timing_10_ODT & 3;
  64. break;
  65. case 0x20:
  66. CL = (ram->next->bios.timing[1] & 0x0000001f);
  67. WR = (ram->next->bios.timing[2] & 0x007f0000) >> 16;
  68. break;
  69. default:
  70. return -ENOSYS;
  71. }
  72. CL = ramxlat(ramddr2_cl, CL);
  73. WR = ramxlat(ramddr2_wr, WR);
  74. if (CL < 0 || WR < 0)
  75. return -EINVAL;
  76. ram->mr[0] &= ~0xf70;
  77. ram->mr[0] |= (WR & 0x07) << 9;
  78. ram->mr[0] |= (CL & 0x07) << 4;
  79. ram->mr[1] &= ~0x045;
  80. ram->mr[1] |= (ODT & 0x1) << 2;
  81. ram->mr[1] |= (ODT & 0x2) << 5;
  82. ram->mr[1] |= !DLL;
  83. return 0;
  84. }