dp.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <subdev/bios.h>
  25. #include <subdev/bios/bit.h>
  26. #include <subdev/bios/dp.h>
  27. static u16
  28. nvbios_dp_table(struct nvkm_bios *bios, u8 *ver, u8 *hdr, u8 *cnt, u8 *len)
  29. {
  30. struct bit_entry d;
  31. if (!bit_entry(bios, 'd', &d)) {
  32. if (d.version == 1 && d.length >= 2) {
  33. u16 data = nvbios_rd16(bios, d.offset);
  34. if (data) {
  35. *ver = nvbios_rd08(bios, data + 0x00);
  36. switch (*ver) {
  37. case 0x21:
  38. case 0x30:
  39. case 0x40:
  40. case 0x41:
  41. *hdr = nvbios_rd08(bios, data + 0x01);
  42. *len = nvbios_rd08(bios, data + 0x02);
  43. *cnt = nvbios_rd08(bios, data + 0x03);
  44. return data;
  45. default:
  46. break;
  47. }
  48. }
  49. }
  50. }
  51. return 0x0000;
  52. }
  53. static u16
  54. nvbios_dpout_entry(struct nvkm_bios *bios, u8 idx,
  55. u8 *ver, u8 *hdr, u8 *cnt, u8 *len)
  56. {
  57. u16 data = nvbios_dp_table(bios, ver, hdr, cnt, len);
  58. if (data && idx < *cnt) {
  59. u16 outp = nvbios_rd16(bios, data + *hdr + idx * *len);
  60. switch (*ver * !!outp) {
  61. case 0x21:
  62. case 0x30:
  63. *hdr = nvbios_rd08(bios, data + 0x04);
  64. *len = nvbios_rd08(bios, data + 0x05);
  65. *cnt = nvbios_rd08(bios, outp + 0x04);
  66. break;
  67. case 0x40:
  68. case 0x41:
  69. *hdr = nvbios_rd08(bios, data + 0x04);
  70. *cnt = 0;
  71. *len = 0;
  72. break;
  73. default:
  74. break;
  75. }
  76. return outp;
  77. }
  78. *ver = 0x00;
  79. return 0x0000;
  80. }
  81. u16
  82. nvbios_dpout_parse(struct nvkm_bios *bios, u8 idx,
  83. u8 *ver, u8 *hdr, u8 *cnt, u8 *len,
  84. struct nvbios_dpout *info)
  85. {
  86. u16 data = nvbios_dpout_entry(bios, idx, ver, hdr, cnt, len);
  87. memset(info, 0x00, sizeof(*info));
  88. if (data && *ver) {
  89. info->type = nvbios_rd16(bios, data + 0x00);
  90. info->mask = nvbios_rd16(bios, data + 0x02);
  91. switch (*ver) {
  92. case 0x21:
  93. case 0x30:
  94. info->flags = nvbios_rd08(bios, data + 0x05);
  95. info->script[0] = nvbios_rd16(bios, data + 0x06);
  96. info->script[1] = nvbios_rd16(bios, data + 0x08);
  97. info->lnkcmp = nvbios_rd16(bios, data + 0x0a);
  98. if (*len >= 0x0f) {
  99. info->script[2] = nvbios_rd16(bios, data + 0x0c);
  100. info->script[3] = nvbios_rd16(bios, data + 0x0e);
  101. }
  102. if (*len >= 0x11)
  103. info->script[4] = nvbios_rd16(bios, data + 0x10);
  104. break;
  105. case 0x40:
  106. case 0x41:
  107. info->flags = nvbios_rd08(bios, data + 0x04);
  108. info->script[0] = nvbios_rd16(bios, data + 0x05);
  109. info->script[1] = nvbios_rd16(bios, data + 0x07);
  110. info->lnkcmp = nvbios_rd16(bios, data + 0x09);
  111. info->script[2] = nvbios_rd16(bios, data + 0x0b);
  112. info->script[3] = nvbios_rd16(bios, data + 0x0d);
  113. info->script[4] = nvbios_rd16(bios, data + 0x0f);
  114. break;
  115. default:
  116. data = 0x0000;
  117. break;
  118. }
  119. }
  120. return data;
  121. }
  122. u16
  123. nvbios_dpout_match(struct nvkm_bios *bios, u16 type, u16 mask,
  124. u8 *ver, u8 *hdr, u8 *cnt, u8 *len,
  125. struct nvbios_dpout *info)
  126. {
  127. u16 data, idx = 0;
  128. while ((data = nvbios_dpout_parse(bios, idx++, ver, hdr, cnt, len, info)) || *ver) {
  129. if (data && info->type == type) {
  130. if ((info->mask & mask) == mask)
  131. break;
  132. }
  133. }
  134. return data;
  135. }
  136. static u16
  137. nvbios_dpcfg_entry(struct nvkm_bios *bios, u16 outp, u8 idx,
  138. u8 *ver, u8 *hdr, u8 *cnt, u8 *len)
  139. {
  140. if (*ver >= 0x40) {
  141. outp = nvbios_dp_table(bios, ver, hdr, cnt, len);
  142. *hdr = *hdr + (*len * * cnt);
  143. *len = nvbios_rd08(bios, outp + 0x06);
  144. *cnt = nvbios_rd08(bios, outp + 0x07) *
  145. nvbios_rd08(bios, outp + 0x05);
  146. }
  147. if (idx < *cnt)
  148. return outp + *hdr + (idx * *len);
  149. return 0x0000;
  150. }
  151. u16
  152. nvbios_dpcfg_parse(struct nvkm_bios *bios, u16 outp, u8 idx,
  153. u8 *ver, u8 *hdr, u8 *cnt, u8 *len,
  154. struct nvbios_dpcfg *info)
  155. {
  156. u16 data = nvbios_dpcfg_entry(bios, outp, idx, ver, hdr, cnt, len);
  157. memset(info, 0x00, sizeof(*info));
  158. if (data) {
  159. switch (*ver) {
  160. case 0x21:
  161. info->dc = nvbios_rd08(bios, data + 0x02);
  162. info->pe = nvbios_rd08(bios, data + 0x03);
  163. info->tx_pu = nvbios_rd08(bios, data + 0x04);
  164. break;
  165. case 0x30:
  166. case 0x40:
  167. case 0x41:
  168. info->pc = nvbios_rd08(bios, data + 0x00);
  169. info->dc = nvbios_rd08(bios, data + 0x01);
  170. info->pe = nvbios_rd08(bios, data + 0x02);
  171. info->tx_pu = nvbios_rd08(bios, data + 0x03);
  172. break;
  173. default:
  174. data = 0x0000;
  175. break;
  176. }
  177. }
  178. return data;
  179. }
  180. u16
  181. nvbios_dpcfg_match(struct nvkm_bios *bios, u16 outp, u8 pc, u8 vs, u8 pe,
  182. u8 *ver, u8 *hdr, u8 *cnt, u8 *len,
  183. struct nvbios_dpcfg *info)
  184. {
  185. u8 idx = 0xff;
  186. u16 data;
  187. if (*ver >= 0x30) {
  188. const u8 vsoff[] = { 0, 4, 7, 9 };
  189. idx = (pc * 10) + vsoff[vs] + pe;
  190. if (*ver >= 0x40 && *hdr >= 0x12)
  191. idx += nvbios_rd08(bios, outp + 0x11) * 40;
  192. } else {
  193. while ((data = nvbios_dpcfg_entry(bios, outp, ++idx,
  194. ver, hdr, cnt, len))) {
  195. if (nvbios_rd08(bios, data + 0x00) == vs &&
  196. nvbios_rd08(bios, data + 0x01) == pe)
  197. break;
  198. }
  199. }
  200. return nvbios_dpcfg_parse(bios, outp, idx, ver, hdr, cnt, len, info);
  201. }