base.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "priv.h"
  25. #include "acpi.h"
  26. #include <core/notify.h>
  27. #include <core/option.h>
  28. #include <subdev/bios.h>
  29. static DEFINE_MUTEX(nv_devices_mutex);
  30. static LIST_HEAD(nv_devices);
  31. static struct nvkm_device *
  32. nvkm_device_find_locked(u64 handle)
  33. {
  34. struct nvkm_device *device;
  35. list_for_each_entry(device, &nv_devices, head) {
  36. if (device->handle == handle)
  37. return device;
  38. }
  39. return NULL;
  40. }
  41. struct nvkm_device *
  42. nvkm_device_find(u64 handle)
  43. {
  44. struct nvkm_device *device;
  45. mutex_lock(&nv_devices_mutex);
  46. device = nvkm_device_find_locked(handle);
  47. mutex_unlock(&nv_devices_mutex);
  48. return device;
  49. }
  50. int
  51. nvkm_device_list(u64 *name, int size)
  52. {
  53. struct nvkm_device *device;
  54. int nr = 0;
  55. mutex_lock(&nv_devices_mutex);
  56. list_for_each_entry(device, &nv_devices, head) {
  57. if (nr++ < size)
  58. name[nr - 1] = device->handle;
  59. }
  60. mutex_unlock(&nv_devices_mutex);
  61. return nr;
  62. }
  63. static const struct nvkm_device_chip
  64. null_chipset = {
  65. .name = "NULL",
  66. .bios = nvkm_bios_new,
  67. };
  68. static const struct nvkm_device_chip
  69. nv4_chipset = {
  70. .name = "NV04",
  71. .bios = nvkm_bios_new,
  72. .bus = nv04_bus_new,
  73. .clk = nv04_clk_new,
  74. .devinit = nv04_devinit_new,
  75. .fb = nv04_fb_new,
  76. .i2c = nv04_i2c_new,
  77. .imem = nv04_instmem_new,
  78. .mc = nv04_mc_new,
  79. .mmu = nv04_mmu_new,
  80. .pci = nv04_pci_new,
  81. .timer = nv04_timer_new,
  82. .disp = nv04_disp_new,
  83. .dma = nv04_dma_new,
  84. .fifo = nv04_fifo_new,
  85. .gr = nv04_gr_new,
  86. .sw = nv04_sw_new,
  87. };
  88. static const struct nvkm_device_chip
  89. nv5_chipset = {
  90. .name = "NV05",
  91. .bios = nvkm_bios_new,
  92. .bus = nv04_bus_new,
  93. .clk = nv04_clk_new,
  94. .devinit = nv05_devinit_new,
  95. .fb = nv04_fb_new,
  96. .i2c = nv04_i2c_new,
  97. .imem = nv04_instmem_new,
  98. .mc = nv04_mc_new,
  99. .mmu = nv04_mmu_new,
  100. .pci = nv04_pci_new,
  101. .timer = nv04_timer_new,
  102. .disp = nv04_disp_new,
  103. .dma = nv04_dma_new,
  104. .fifo = nv04_fifo_new,
  105. .gr = nv04_gr_new,
  106. .sw = nv04_sw_new,
  107. };
  108. static const struct nvkm_device_chip
  109. nv10_chipset = {
  110. .name = "NV10",
  111. .bios = nvkm_bios_new,
  112. .bus = nv04_bus_new,
  113. .clk = nv04_clk_new,
  114. .devinit = nv10_devinit_new,
  115. .fb = nv10_fb_new,
  116. .gpio = nv10_gpio_new,
  117. .i2c = nv04_i2c_new,
  118. .imem = nv04_instmem_new,
  119. .mc = nv04_mc_new,
  120. .mmu = nv04_mmu_new,
  121. .pci = nv04_pci_new,
  122. .timer = nv04_timer_new,
  123. .disp = nv04_disp_new,
  124. .dma = nv04_dma_new,
  125. .gr = nv10_gr_new,
  126. };
  127. static const struct nvkm_device_chip
  128. nv11_chipset = {
  129. .name = "NV11",
  130. .bios = nvkm_bios_new,
  131. .bus = nv04_bus_new,
  132. .clk = nv04_clk_new,
  133. .devinit = nv10_devinit_new,
  134. .fb = nv10_fb_new,
  135. .gpio = nv10_gpio_new,
  136. .i2c = nv04_i2c_new,
  137. .imem = nv04_instmem_new,
  138. .mc = nv04_mc_new,
  139. .mmu = nv04_mmu_new,
  140. .pci = nv04_pci_new,
  141. .timer = nv04_timer_new,
  142. .disp = nv04_disp_new,
  143. .dma = nv04_dma_new,
  144. .fifo = nv10_fifo_new,
  145. .gr = nv15_gr_new,
  146. .sw = nv10_sw_new,
  147. };
  148. static const struct nvkm_device_chip
  149. nv15_chipset = {
  150. .name = "NV15",
  151. .bios = nvkm_bios_new,
  152. .bus = nv04_bus_new,
  153. .clk = nv04_clk_new,
  154. .devinit = nv10_devinit_new,
  155. .fb = nv10_fb_new,
  156. .gpio = nv10_gpio_new,
  157. .i2c = nv04_i2c_new,
  158. .imem = nv04_instmem_new,
  159. .mc = nv04_mc_new,
  160. .mmu = nv04_mmu_new,
  161. .pci = nv04_pci_new,
  162. .timer = nv04_timer_new,
  163. .disp = nv04_disp_new,
  164. .dma = nv04_dma_new,
  165. .fifo = nv10_fifo_new,
  166. .gr = nv15_gr_new,
  167. .sw = nv10_sw_new,
  168. };
  169. static const struct nvkm_device_chip
  170. nv17_chipset = {
  171. .name = "NV17",
  172. .bios = nvkm_bios_new,
  173. .bus = nv04_bus_new,
  174. .clk = nv04_clk_new,
  175. .devinit = nv10_devinit_new,
  176. .fb = nv10_fb_new,
  177. .gpio = nv10_gpio_new,
  178. .i2c = nv04_i2c_new,
  179. .imem = nv04_instmem_new,
  180. .mc = nv04_mc_new,
  181. .mmu = nv04_mmu_new,
  182. .pci = nv04_pci_new,
  183. .timer = nv04_timer_new,
  184. .disp = nv04_disp_new,
  185. .dma = nv04_dma_new,
  186. .fifo = nv17_fifo_new,
  187. .gr = nv17_gr_new,
  188. .sw = nv10_sw_new,
  189. };
  190. static const struct nvkm_device_chip
  191. nv18_chipset = {
  192. .name = "NV18",
  193. .bios = nvkm_bios_new,
  194. .bus = nv04_bus_new,
  195. .clk = nv04_clk_new,
  196. .devinit = nv10_devinit_new,
  197. .fb = nv10_fb_new,
  198. .gpio = nv10_gpio_new,
  199. .i2c = nv04_i2c_new,
  200. .imem = nv04_instmem_new,
  201. .mc = nv04_mc_new,
  202. .mmu = nv04_mmu_new,
  203. .pci = nv04_pci_new,
  204. .timer = nv04_timer_new,
  205. .disp = nv04_disp_new,
  206. .dma = nv04_dma_new,
  207. .fifo = nv17_fifo_new,
  208. .gr = nv17_gr_new,
  209. .sw = nv10_sw_new,
  210. };
  211. static const struct nvkm_device_chip
  212. nv1a_chipset = {
  213. .name = "nForce",
  214. .bios = nvkm_bios_new,
  215. .bus = nv04_bus_new,
  216. .clk = nv04_clk_new,
  217. .devinit = nv1a_devinit_new,
  218. .fb = nv1a_fb_new,
  219. .gpio = nv10_gpio_new,
  220. .i2c = nv04_i2c_new,
  221. .imem = nv04_instmem_new,
  222. .mc = nv04_mc_new,
  223. .mmu = nv04_mmu_new,
  224. .pci = nv04_pci_new,
  225. .timer = nv04_timer_new,
  226. .disp = nv04_disp_new,
  227. .dma = nv04_dma_new,
  228. .fifo = nv10_fifo_new,
  229. .gr = nv15_gr_new,
  230. .sw = nv10_sw_new,
  231. };
  232. static const struct nvkm_device_chip
  233. nv1f_chipset = {
  234. .name = "nForce2",
  235. .bios = nvkm_bios_new,
  236. .bus = nv04_bus_new,
  237. .clk = nv04_clk_new,
  238. .devinit = nv1a_devinit_new,
  239. .fb = nv1a_fb_new,
  240. .gpio = nv10_gpio_new,
  241. .i2c = nv04_i2c_new,
  242. .imem = nv04_instmem_new,
  243. .mc = nv04_mc_new,
  244. .mmu = nv04_mmu_new,
  245. .pci = nv04_pci_new,
  246. .timer = nv04_timer_new,
  247. .disp = nv04_disp_new,
  248. .dma = nv04_dma_new,
  249. .fifo = nv17_fifo_new,
  250. .gr = nv17_gr_new,
  251. .sw = nv10_sw_new,
  252. };
  253. static const struct nvkm_device_chip
  254. nv20_chipset = {
  255. .name = "NV20",
  256. .bios = nvkm_bios_new,
  257. .bus = nv04_bus_new,
  258. .clk = nv04_clk_new,
  259. .devinit = nv20_devinit_new,
  260. .fb = nv20_fb_new,
  261. .gpio = nv10_gpio_new,
  262. .i2c = nv04_i2c_new,
  263. .imem = nv04_instmem_new,
  264. .mc = nv04_mc_new,
  265. .mmu = nv04_mmu_new,
  266. .pci = nv04_pci_new,
  267. .timer = nv04_timer_new,
  268. .disp = nv04_disp_new,
  269. .dma = nv04_dma_new,
  270. .fifo = nv17_fifo_new,
  271. .gr = nv20_gr_new,
  272. .sw = nv10_sw_new,
  273. };
  274. static const struct nvkm_device_chip
  275. nv25_chipset = {
  276. .name = "NV25",
  277. .bios = nvkm_bios_new,
  278. .bus = nv04_bus_new,
  279. .clk = nv04_clk_new,
  280. .devinit = nv20_devinit_new,
  281. .fb = nv25_fb_new,
  282. .gpio = nv10_gpio_new,
  283. .i2c = nv04_i2c_new,
  284. .imem = nv04_instmem_new,
  285. .mc = nv04_mc_new,
  286. .mmu = nv04_mmu_new,
  287. .pci = nv04_pci_new,
  288. .timer = nv04_timer_new,
  289. .disp = nv04_disp_new,
  290. .dma = nv04_dma_new,
  291. .fifo = nv17_fifo_new,
  292. .gr = nv25_gr_new,
  293. .sw = nv10_sw_new,
  294. };
  295. static const struct nvkm_device_chip
  296. nv28_chipset = {
  297. .name = "NV28",
  298. .bios = nvkm_bios_new,
  299. .bus = nv04_bus_new,
  300. .clk = nv04_clk_new,
  301. .devinit = nv20_devinit_new,
  302. .fb = nv25_fb_new,
  303. .gpio = nv10_gpio_new,
  304. .i2c = nv04_i2c_new,
  305. .imem = nv04_instmem_new,
  306. .mc = nv04_mc_new,
  307. .mmu = nv04_mmu_new,
  308. .pci = nv04_pci_new,
  309. .timer = nv04_timer_new,
  310. .disp = nv04_disp_new,
  311. .dma = nv04_dma_new,
  312. .fifo = nv17_fifo_new,
  313. .gr = nv25_gr_new,
  314. .sw = nv10_sw_new,
  315. };
  316. static const struct nvkm_device_chip
  317. nv2a_chipset = {
  318. .name = "NV2A",
  319. .bios = nvkm_bios_new,
  320. .bus = nv04_bus_new,
  321. .clk = nv04_clk_new,
  322. .devinit = nv20_devinit_new,
  323. .fb = nv25_fb_new,
  324. .gpio = nv10_gpio_new,
  325. .i2c = nv04_i2c_new,
  326. .imem = nv04_instmem_new,
  327. .mc = nv04_mc_new,
  328. .mmu = nv04_mmu_new,
  329. .pci = nv04_pci_new,
  330. .timer = nv04_timer_new,
  331. .disp = nv04_disp_new,
  332. .dma = nv04_dma_new,
  333. .fifo = nv17_fifo_new,
  334. .gr = nv2a_gr_new,
  335. .sw = nv10_sw_new,
  336. };
  337. static const struct nvkm_device_chip
  338. nv30_chipset = {
  339. .name = "NV30",
  340. .bios = nvkm_bios_new,
  341. .bus = nv04_bus_new,
  342. .clk = nv04_clk_new,
  343. .devinit = nv20_devinit_new,
  344. .fb = nv30_fb_new,
  345. .gpio = nv10_gpio_new,
  346. .i2c = nv04_i2c_new,
  347. .imem = nv04_instmem_new,
  348. .mc = nv04_mc_new,
  349. .mmu = nv04_mmu_new,
  350. .pci = nv04_pci_new,
  351. .timer = nv04_timer_new,
  352. .disp = nv04_disp_new,
  353. .dma = nv04_dma_new,
  354. .fifo = nv17_fifo_new,
  355. .gr = nv30_gr_new,
  356. .sw = nv10_sw_new,
  357. };
  358. static const struct nvkm_device_chip
  359. nv31_chipset = {
  360. .name = "NV31",
  361. .bios = nvkm_bios_new,
  362. .bus = nv31_bus_new,
  363. .clk = nv04_clk_new,
  364. .devinit = nv20_devinit_new,
  365. .fb = nv30_fb_new,
  366. .gpio = nv10_gpio_new,
  367. .i2c = nv04_i2c_new,
  368. .imem = nv04_instmem_new,
  369. .mc = nv04_mc_new,
  370. .mmu = nv04_mmu_new,
  371. .pci = nv04_pci_new,
  372. .timer = nv04_timer_new,
  373. .disp = nv04_disp_new,
  374. .dma = nv04_dma_new,
  375. .fifo = nv17_fifo_new,
  376. .gr = nv30_gr_new,
  377. .mpeg = nv31_mpeg_new,
  378. .sw = nv10_sw_new,
  379. };
  380. static const struct nvkm_device_chip
  381. nv34_chipset = {
  382. .name = "NV34",
  383. .bios = nvkm_bios_new,
  384. .bus = nv31_bus_new,
  385. .clk = nv04_clk_new,
  386. .devinit = nv10_devinit_new,
  387. .fb = nv10_fb_new,
  388. .gpio = nv10_gpio_new,
  389. .i2c = nv04_i2c_new,
  390. .imem = nv04_instmem_new,
  391. .mc = nv04_mc_new,
  392. .mmu = nv04_mmu_new,
  393. .pci = nv04_pci_new,
  394. .timer = nv04_timer_new,
  395. .disp = nv04_disp_new,
  396. .dma = nv04_dma_new,
  397. .fifo = nv17_fifo_new,
  398. .gr = nv34_gr_new,
  399. .mpeg = nv31_mpeg_new,
  400. .sw = nv10_sw_new,
  401. };
  402. static const struct nvkm_device_chip
  403. nv35_chipset = {
  404. .name = "NV35",
  405. .bios = nvkm_bios_new,
  406. .bus = nv04_bus_new,
  407. .clk = nv04_clk_new,
  408. .devinit = nv20_devinit_new,
  409. .fb = nv35_fb_new,
  410. .gpio = nv10_gpio_new,
  411. .i2c = nv04_i2c_new,
  412. .imem = nv04_instmem_new,
  413. .mc = nv04_mc_new,
  414. .mmu = nv04_mmu_new,
  415. .pci = nv04_pci_new,
  416. .timer = nv04_timer_new,
  417. .disp = nv04_disp_new,
  418. .dma = nv04_dma_new,
  419. .fifo = nv17_fifo_new,
  420. .gr = nv35_gr_new,
  421. .sw = nv10_sw_new,
  422. };
  423. static const struct nvkm_device_chip
  424. nv36_chipset = {
  425. .name = "NV36",
  426. .bios = nvkm_bios_new,
  427. .bus = nv31_bus_new,
  428. .clk = nv04_clk_new,
  429. .devinit = nv20_devinit_new,
  430. .fb = nv36_fb_new,
  431. .gpio = nv10_gpio_new,
  432. .i2c = nv04_i2c_new,
  433. .imem = nv04_instmem_new,
  434. .mc = nv04_mc_new,
  435. .mmu = nv04_mmu_new,
  436. .pci = nv04_pci_new,
  437. .timer = nv04_timer_new,
  438. .disp = nv04_disp_new,
  439. .dma = nv04_dma_new,
  440. .fifo = nv17_fifo_new,
  441. .gr = nv35_gr_new,
  442. .mpeg = nv31_mpeg_new,
  443. .sw = nv10_sw_new,
  444. };
  445. static const struct nvkm_device_chip
  446. nv40_chipset = {
  447. .name = "NV40",
  448. .bios = nvkm_bios_new,
  449. .bus = nv31_bus_new,
  450. .clk = nv40_clk_new,
  451. .devinit = nv1a_devinit_new,
  452. .fb = nv40_fb_new,
  453. .gpio = nv10_gpio_new,
  454. .i2c = nv04_i2c_new,
  455. .imem = nv40_instmem_new,
  456. .mc = nv04_mc_new,
  457. .mmu = nv04_mmu_new,
  458. .pci = nv40_pci_new,
  459. .therm = nv40_therm_new,
  460. .timer = nv40_timer_new,
  461. .volt = nv40_volt_new,
  462. .disp = nv04_disp_new,
  463. .dma = nv04_dma_new,
  464. .fifo = nv40_fifo_new,
  465. .gr = nv40_gr_new,
  466. .mpeg = nv40_mpeg_new,
  467. .pm = nv40_pm_new,
  468. .sw = nv10_sw_new,
  469. };
  470. static const struct nvkm_device_chip
  471. nv41_chipset = {
  472. .name = "NV41",
  473. .bios = nvkm_bios_new,
  474. .bus = nv31_bus_new,
  475. .clk = nv40_clk_new,
  476. .devinit = nv1a_devinit_new,
  477. .fb = nv41_fb_new,
  478. .gpio = nv10_gpio_new,
  479. .i2c = nv04_i2c_new,
  480. .imem = nv40_instmem_new,
  481. .mc = nv04_mc_new,
  482. .mmu = nv41_mmu_new,
  483. .pci = nv40_pci_new,
  484. .therm = nv40_therm_new,
  485. .timer = nv41_timer_new,
  486. .volt = nv40_volt_new,
  487. .disp = nv04_disp_new,
  488. .dma = nv04_dma_new,
  489. .fifo = nv40_fifo_new,
  490. .gr = nv40_gr_new,
  491. .mpeg = nv40_mpeg_new,
  492. .pm = nv40_pm_new,
  493. .sw = nv10_sw_new,
  494. };
  495. static const struct nvkm_device_chip
  496. nv42_chipset = {
  497. .name = "NV42",
  498. .bios = nvkm_bios_new,
  499. .bus = nv31_bus_new,
  500. .clk = nv40_clk_new,
  501. .devinit = nv1a_devinit_new,
  502. .fb = nv41_fb_new,
  503. .gpio = nv10_gpio_new,
  504. .i2c = nv04_i2c_new,
  505. .imem = nv40_instmem_new,
  506. .mc = nv04_mc_new,
  507. .mmu = nv41_mmu_new,
  508. .pci = nv40_pci_new,
  509. .therm = nv40_therm_new,
  510. .timer = nv41_timer_new,
  511. .volt = nv40_volt_new,
  512. .disp = nv04_disp_new,
  513. .dma = nv04_dma_new,
  514. .fifo = nv40_fifo_new,
  515. .gr = nv40_gr_new,
  516. .mpeg = nv40_mpeg_new,
  517. .pm = nv40_pm_new,
  518. .sw = nv10_sw_new,
  519. };
  520. static const struct nvkm_device_chip
  521. nv43_chipset = {
  522. .name = "NV43",
  523. .bios = nvkm_bios_new,
  524. .bus = nv31_bus_new,
  525. .clk = nv40_clk_new,
  526. .devinit = nv1a_devinit_new,
  527. .fb = nv41_fb_new,
  528. .gpio = nv10_gpio_new,
  529. .i2c = nv04_i2c_new,
  530. .imem = nv40_instmem_new,
  531. .mc = nv04_mc_new,
  532. .mmu = nv41_mmu_new,
  533. .pci = nv40_pci_new,
  534. .therm = nv40_therm_new,
  535. .timer = nv41_timer_new,
  536. .volt = nv40_volt_new,
  537. .disp = nv04_disp_new,
  538. .dma = nv04_dma_new,
  539. .fifo = nv40_fifo_new,
  540. .gr = nv40_gr_new,
  541. .mpeg = nv40_mpeg_new,
  542. .pm = nv40_pm_new,
  543. .sw = nv10_sw_new,
  544. };
  545. static const struct nvkm_device_chip
  546. nv44_chipset = {
  547. .name = "NV44",
  548. .bios = nvkm_bios_new,
  549. .bus = nv31_bus_new,
  550. .clk = nv40_clk_new,
  551. .devinit = nv1a_devinit_new,
  552. .fb = nv44_fb_new,
  553. .gpio = nv10_gpio_new,
  554. .i2c = nv04_i2c_new,
  555. .imem = nv40_instmem_new,
  556. .mc = nv44_mc_new,
  557. .mmu = nv44_mmu_new,
  558. .pci = nv40_pci_new,
  559. .therm = nv40_therm_new,
  560. .timer = nv41_timer_new,
  561. .volt = nv40_volt_new,
  562. .disp = nv04_disp_new,
  563. .dma = nv04_dma_new,
  564. .fifo = nv40_fifo_new,
  565. .gr = nv44_gr_new,
  566. .mpeg = nv44_mpeg_new,
  567. .pm = nv40_pm_new,
  568. .sw = nv10_sw_new,
  569. };
  570. static const struct nvkm_device_chip
  571. nv45_chipset = {
  572. .name = "NV45",
  573. .bios = nvkm_bios_new,
  574. .bus = nv31_bus_new,
  575. .clk = nv40_clk_new,
  576. .devinit = nv1a_devinit_new,
  577. .fb = nv40_fb_new,
  578. .gpio = nv10_gpio_new,
  579. .i2c = nv04_i2c_new,
  580. .imem = nv40_instmem_new,
  581. .mc = nv04_mc_new,
  582. .mmu = nv04_mmu_new,
  583. .pci = nv40_pci_new,
  584. .therm = nv40_therm_new,
  585. .timer = nv41_timer_new,
  586. .volt = nv40_volt_new,
  587. .disp = nv04_disp_new,
  588. .dma = nv04_dma_new,
  589. .fifo = nv40_fifo_new,
  590. .gr = nv40_gr_new,
  591. .mpeg = nv44_mpeg_new,
  592. .pm = nv40_pm_new,
  593. .sw = nv10_sw_new,
  594. };
  595. static const struct nvkm_device_chip
  596. nv46_chipset = {
  597. .name = "G72",
  598. .bios = nvkm_bios_new,
  599. .bus = nv31_bus_new,
  600. .clk = nv40_clk_new,
  601. .devinit = nv1a_devinit_new,
  602. .fb = nv46_fb_new,
  603. .gpio = nv10_gpio_new,
  604. .i2c = nv04_i2c_new,
  605. .imem = nv40_instmem_new,
  606. .mc = nv44_mc_new,
  607. .mmu = nv44_mmu_new,
  608. .pci = nv4c_pci_new,
  609. .therm = nv40_therm_new,
  610. .timer = nv41_timer_new,
  611. .volt = nv40_volt_new,
  612. .disp = nv04_disp_new,
  613. .dma = nv04_dma_new,
  614. .fifo = nv40_fifo_new,
  615. .gr = nv44_gr_new,
  616. .mpeg = nv44_mpeg_new,
  617. .pm = nv40_pm_new,
  618. .sw = nv10_sw_new,
  619. };
  620. static const struct nvkm_device_chip
  621. nv47_chipset = {
  622. .name = "G70",
  623. .bios = nvkm_bios_new,
  624. .bus = nv31_bus_new,
  625. .clk = nv40_clk_new,
  626. .devinit = nv1a_devinit_new,
  627. .fb = nv47_fb_new,
  628. .gpio = nv10_gpio_new,
  629. .i2c = nv04_i2c_new,
  630. .imem = nv40_instmem_new,
  631. .mc = nv04_mc_new,
  632. .mmu = nv41_mmu_new,
  633. .pci = nv40_pci_new,
  634. .therm = nv40_therm_new,
  635. .timer = nv41_timer_new,
  636. .volt = nv40_volt_new,
  637. .disp = nv04_disp_new,
  638. .dma = nv04_dma_new,
  639. .fifo = nv40_fifo_new,
  640. .gr = nv40_gr_new,
  641. .mpeg = nv44_mpeg_new,
  642. .pm = nv40_pm_new,
  643. .sw = nv10_sw_new,
  644. };
  645. static const struct nvkm_device_chip
  646. nv49_chipset = {
  647. .name = "G71",
  648. .bios = nvkm_bios_new,
  649. .bus = nv31_bus_new,
  650. .clk = nv40_clk_new,
  651. .devinit = nv1a_devinit_new,
  652. .fb = nv49_fb_new,
  653. .gpio = nv10_gpio_new,
  654. .i2c = nv04_i2c_new,
  655. .imem = nv40_instmem_new,
  656. .mc = nv04_mc_new,
  657. .mmu = nv41_mmu_new,
  658. .pci = nv40_pci_new,
  659. .therm = nv40_therm_new,
  660. .timer = nv41_timer_new,
  661. .volt = nv40_volt_new,
  662. .disp = nv04_disp_new,
  663. .dma = nv04_dma_new,
  664. .fifo = nv40_fifo_new,
  665. .gr = nv40_gr_new,
  666. .mpeg = nv44_mpeg_new,
  667. .pm = nv40_pm_new,
  668. .sw = nv10_sw_new,
  669. };
  670. static const struct nvkm_device_chip
  671. nv4a_chipset = {
  672. .name = "NV44A",
  673. .bios = nvkm_bios_new,
  674. .bus = nv31_bus_new,
  675. .clk = nv40_clk_new,
  676. .devinit = nv1a_devinit_new,
  677. .fb = nv44_fb_new,
  678. .gpio = nv10_gpio_new,
  679. .i2c = nv04_i2c_new,
  680. .imem = nv40_instmem_new,
  681. .mc = nv44_mc_new,
  682. .mmu = nv44_mmu_new,
  683. .pci = nv40_pci_new,
  684. .therm = nv40_therm_new,
  685. .timer = nv41_timer_new,
  686. .volt = nv40_volt_new,
  687. .disp = nv04_disp_new,
  688. .dma = nv04_dma_new,
  689. .fifo = nv40_fifo_new,
  690. .gr = nv44_gr_new,
  691. .mpeg = nv44_mpeg_new,
  692. .pm = nv40_pm_new,
  693. .sw = nv10_sw_new,
  694. };
  695. static const struct nvkm_device_chip
  696. nv4b_chipset = {
  697. .name = "G73",
  698. .bios = nvkm_bios_new,
  699. .bus = nv31_bus_new,
  700. .clk = nv40_clk_new,
  701. .devinit = nv1a_devinit_new,
  702. .fb = nv49_fb_new,
  703. .gpio = nv10_gpio_new,
  704. .i2c = nv04_i2c_new,
  705. .imem = nv40_instmem_new,
  706. .mc = nv04_mc_new,
  707. .mmu = nv41_mmu_new,
  708. .pci = nv40_pci_new,
  709. .therm = nv40_therm_new,
  710. .timer = nv41_timer_new,
  711. .volt = nv40_volt_new,
  712. .disp = nv04_disp_new,
  713. .dma = nv04_dma_new,
  714. .fifo = nv40_fifo_new,
  715. .gr = nv40_gr_new,
  716. .mpeg = nv44_mpeg_new,
  717. .pm = nv40_pm_new,
  718. .sw = nv10_sw_new,
  719. };
  720. static const struct nvkm_device_chip
  721. nv4c_chipset = {
  722. .name = "C61",
  723. .bios = nvkm_bios_new,
  724. .bus = nv31_bus_new,
  725. .clk = nv40_clk_new,
  726. .devinit = nv1a_devinit_new,
  727. .fb = nv46_fb_new,
  728. .gpio = nv10_gpio_new,
  729. .i2c = nv04_i2c_new,
  730. .imem = nv40_instmem_new,
  731. .mc = nv44_mc_new,
  732. .mmu = nv44_mmu_new,
  733. .pci = nv4c_pci_new,
  734. .therm = nv40_therm_new,
  735. .timer = nv41_timer_new,
  736. .volt = nv40_volt_new,
  737. .disp = nv04_disp_new,
  738. .dma = nv04_dma_new,
  739. .fifo = nv40_fifo_new,
  740. .gr = nv44_gr_new,
  741. .mpeg = nv44_mpeg_new,
  742. .pm = nv40_pm_new,
  743. .sw = nv10_sw_new,
  744. };
  745. static const struct nvkm_device_chip
  746. nv4e_chipset = {
  747. .name = "C51",
  748. .bios = nvkm_bios_new,
  749. .bus = nv31_bus_new,
  750. .clk = nv40_clk_new,
  751. .devinit = nv1a_devinit_new,
  752. .fb = nv4e_fb_new,
  753. .gpio = nv10_gpio_new,
  754. .i2c = nv4e_i2c_new,
  755. .imem = nv40_instmem_new,
  756. .mc = nv44_mc_new,
  757. .mmu = nv44_mmu_new,
  758. .pci = nv4c_pci_new,
  759. .therm = nv40_therm_new,
  760. .timer = nv41_timer_new,
  761. .volt = nv40_volt_new,
  762. .disp = nv04_disp_new,
  763. .dma = nv04_dma_new,
  764. .fifo = nv40_fifo_new,
  765. .gr = nv44_gr_new,
  766. .mpeg = nv44_mpeg_new,
  767. .pm = nv40_pm_new,
  768. .sw = nv10_sw_new,
  769. };
  770. static const struct nvkm_device_chip
  771. nv50_chipset = {
  772. .name = "G80",
  773. .bar = nv50_bar_new,
  774. .bios = nvkm_bios_new,
  775. .bus = nv50_bus_new,
  776. .clk = nv50_clk_new,
  777. .devinit = nv50_devinit_new,
  778. .fb = nv50_fb_new,
  779. .fuse = nv50_fuse_new,
  780. .gpio = nv50_gpio_new,
  781. .i2c = nv50_i2c_new,
  782. .imem = nv50_instmem_new,
  783. .mc = nv50_mc_new,
  784. .mmu = nv50_mmu_new,
  785. .mxm = nv50_mxm_new,
  786. .pci = nv50_pci_new,
  787. .therm = nv50_therm_new,
  788. .timer = nv41_timer_new,
  789. .volt = nv40_volt_new,
  790. .disp = nv50_disp_new,
  791. .dma = nv50_dma_new,
  792. .fifo = nv50_fifo_new,
  793. .gr = nv50_gr_new,
  794. .mpeg = nv50_mpeg_new,
  795. .pm = nv50_pm_new,
  796. .sw = nv50_sw_new,
  797. };
  798. static const struct nvkm_device_chip
  799. nv63_chipset = {
  800. .name = "C73",
  801. .bios = nvkm_bios_new,
  802. .bus = nv31_bus_new,
  803. .clk = nv40_clk_new,
  804. .devinit = nv1a_devinit_new,
  805. .fb = nv46_fb_new,
  806. .gpio = nv10_gpio_new,
  807. .i2c = nv04_i2c_new,
  808. .imem = nv40_instmem_new,
  809. .mc = nv44_mc_new,
  810. .mmu = nv44_mmu_new,
  811. .pci = nv4c_pci_new,
  812. .therm = nv40_therm_new,
  813. .timer = nv41_timer_new,
  814. .volt = nv40_volt_new,
  815. .disp = nv04_disp_new,
  816. .dma = nv04_dma_new,
  817. .fifo = nv40_fifo_new,
  818. .gr = nv44_gr_new,
  819. .mpeg = nv44_mpeg_new,
  820. .pm = nv40_pm_new,
  821. .sw = nv10_sw_new,
  822. };
  823. static const struct nvkm_device_chip
  824. nv67_chipset = {
  825. .name = "C67",
  826. .bios = nvkm_bios_new,
  827. .bus = nv31_bus_new,
  828. .clk = nv40_clk_new,
  829. .devinit = nv1a_devinit_new,
  830. .fb = nv46_fb_new,
  831. .gpio = nv10_gpio_new,
  832. .i2c = nv04_i2c_new,
  833. .imem = nv40_instmem_new,
  834. .mc = nv44_mc_new,
  835. .mmu = nv44_mmu_new,
  836. .pci = nv4c_pci_new,
  837. .therm = nv40_therm_new,
  838. .timer = nv41_timer_new,
  839. .volt = nv40_volt_new,
  840. .disp = nv04_disp_new,
  841. .dma = nv04_dma_new,
  842. .fifo = nv40_fifo_new,
  843. .gr = nv44_gr_new,
  844. .mpeg = nv44_mpeg_new,
  845. .pm = nv40_pm_new,
  846. .sw = nv10_sw_new,
  847. };
  848. static const struct nvkm_device_chip
  849. nv68_chipset = {
  850. .name = "C68",
  851. .bios = nvkm_bios_new,
  852. .bus = nv31_bus_new,
  853. .clk = nv40_clk_new,
  854. .devinit = nv1a_devinit_new,
  855. .fb = nv46_fb_new,
  856. .gpio = nv10_gpio_new,
  857. .i2c = nv04_i2c_new,
  858. .imem = nv40_instmem_new,
  859. .mc = nv44_mc_new,
  860. .mmu = nv44_mmu_new,
  861. .pci = nv4c_pci_new,
  862. .therm = nv40_therm_new,
  863. .timer = nv41_timer_new,
  864. .volt = nv40_volt_new,
  865. .disp = nv04_disp_new,
  866. .dma = nv04_dma_new,
  867. .fifo = nv40_fifo_new,
  868. .gr = nv44_gr_new,
  869. .mpeg = nv44_mpeg_new,
  870. .pm = nv40_pm_new,
  871. .sw = nv10_sw_new,
  872. };
  873. static const struct nvkm_device_chip
  874. nv84_chipset = {
  875. .name = "G84",
  876. .bar = g84_bar_new,
  877. .bios = nvkm_bios_new,
  878. .bus = nv50_bus_new,
  879. .clk = g84_clk_new,
  880. .devinit = g84_devinit_new,
  881. .fb = g84_fb_new,
  882. .fuse = nv50_fuse_new,
  883. .gpio = nv50_gpio_new,
  884. .i2c = nv50_i2c_new,
  885. .imem = nv50_instmem_new,
  886. .mc = nv50_mc_new,
  887. .mmu = nv50_mmu_new,
  888. .mxm = nv50_mxm_new,
  889. .pci = nv50_pci_new,
  890. .therm = g84_therm_new,
  891. .timer = nv41_timer_new,
  892. .volt = nv40_volt_new,
  893. .bsp = g84_bsp_new,
  894. .cipher = g84_cipher_new,
  895. .disp = g84_disp_new,
  896. .dma = nv50_dma_new,
  897. .fifo = g84_fifo_new,
  898. .gr = g84_gr_new,
  899. .mpeg = g84_mpeg_new,
  900. .pm = g84_pm_new,
  901. .sw = nv50_sw_new,
  902. .vp = g84_vp_new,
  903. };
  904. static const struct nvkm_device_chip
  905. nv86_chipset = {
  906. .name = "G86",
  907. .bar = g84_bar_new,
  908. .bios = nvkm_bios_new,
  909. .bus = nv50_bus_new,
  910. .clk = g84_clk_new,
  911. .devinit = g84_devinit_new,
  912. .fb = g84_fb_new,
  913. .fuse = nv50_fuse_new,
  914. .gpio = nv50_gpio_new,
  915. .i2c = nv50_i2c_new,
  916. .imem = nv50_instmem_new,
  917. .mc = nv50_mc_new,
  918. .mmu = nv50_mmu_new,
  919. .mxm = nv50_mxm_new,
  920. .pci = nv50_pci_new,
  921. .therm = g84_therm_new,
  922. .timer = nv41_timer_new,
  923. .volt = nv40_volt_new,
  924. .bsp = g84_bsp_new,
  925. .cipher = g84_cipher_new,
  926. .disp = g84_disp_new,
  927. .dma = nv50_dma_new,
  928. .fifo = g84_fifo_new,
  929. .gr = g84_gr_new,
  930. .mpeg = g84_mpeg_new,
  931. .pm = g84_pm_new,
  932. .sw = nv50_sw_new,
  933. .vp = g84_vp_new,
  934. };
  935. static const struct nvkm_device_chip
  936. nv92_chipset = {
  937. .name = "G92",
  938. .bar = g84_bar_new,
  939. .bios = nvkm_bios_new,
  940. .bus = nv50_bus_new,
  941. .clk = g84_clk_new,
  942. .devinit = g84_devinit_new,
  943. .fb = g84_fb_new,
  944. .fuse = nv50_fuse_new,
  945. .gpio = nv50_gpio_new,
  946. .i2c = nv50_i2c_new,
  947. .imem = nv50_instmem_new,
  948. .mc = nv50_mc_new,
  949. .mmu = nv50_mmu_new,
  950. .mxm = nv50_mxm_new,
  951. .pci = nv50_pci_new,
  952. .therm = g84_therm_new,
  953. .timer = nv41_timer_new,
  954. .volt = nv40_volt_new,
  955. .bsp = g84_bsp_new,
  956. .cipher = g84_cipher_new,
  957. .disp = g84_disp_new,
  958. .dma = nv50_dma_new,
  959. .fifo = g84_fifo_new,
  960. .gr = g84_gr_new,
  961. .mpeg = g84_mpeg_new,
  962. .pm = g84_pm_new,
  963. .sw = nv50_sw_new,
  964. .vp = g84_vp_new,
  965. };
  966. static const struct nvkm_device_chip
  967. nv94_chipset = {
  968. .name = "G94",
  969. .bar = g84_bar_new,
  970. .bios = nvkm_bios_new,
  971. .bus = g94_bus_new,
  972. .clk = g84_clk_new,
  973. .devinit = g84_devinit_new,
  974. .fb = g84_fb_new,
  975. .fuse = nv50_fuse_new,
  976. .gpio = g94_gpio_new,
  977. .i2c = g94_i2c_new,
  978. .imem = nv50_instmem_new,
  979. .mc = nv50_mc_new,
  980. .mmu = nv50_mmu_new,
  981. .mxm = nv50_mxm_new,
  982. .pci = nv40_pci_new,
  983. .therm = g84_therm_new,
  984. .timer = nv41_timer_new,
  985. .volt = nv40_volt_new,
  986. .bsp = g84_bsp_new,
  987. .cipher = g84_cipher_new,
  988. .disp = g94_disp_new,
  989. .dma = nv50_dma_new,
  990. .fifo = g84_fifo_new,
  991. .gr = g84_gr_new,
  992. .mpeg = g84_mpeg_new,
  993. .pm = g84_pm_new,
  994. .sw = nv50_sw_new,
  995. .vp = g84_vp_new,
  996. };
  997. static const struct nvkm_device_chip
  998. nv96_chipset = {
  999. .name = "G96",
  1000. .bar = g84_bar_new,
  1001. .bios = nvkm_bios_new,
  1002. .bus = g94_bus_new,
  1003. .clk = g84_clk_new,
  1004. .devinit = g84_devinit_new,
  1005. .fb = g84_fb_new,
  1006. .fuse = nv50_fuse_new,
  1007. .gpio = g94_gpio_new,
  1008. .i2c = g94_i2c_new,
  1009. .imem = nv50_instmem_new,
  1010. .mc = nv50_mc_new,
  1011. .mmu = nv50_mmu_new,
  1012. .mxm = nv50_mxm_new,
  1013. .pci = nv40_pci_new,
  1014. .therm = g84_therm_new,
  1015. .timer = nv41_timer_new,
  1016. .volt = nv40_volt_new,
  1017. .bsp = g84_bsp_new,
  1018. .cipher = g84_cipher_new,
  1019. .disp = g94_disp_new,
  1020. .dma = nv50_dma_new,
  1021. .fifo = g84_fifo_new,
  1022. .gr = g84_gr_new,
  1023. .mpeg = g84_mpeg_new,
  1024. .pm = g84_pm_new,
  1025. .sw = nv50_sw_new,
  1026. .vp = g84_vp_new,
  1027. };
  1028. static const struct nvkm_device_chip
  1029. nv98_chipset = {
  1030. .name = "G98",
  1031. .bar = g84_bar_new,
  1032. .bios = nvkm_bios_new,
  1033. .bus = g94_bus_new,
  1034. .clk = g84_clk_new,
  1035. .devinit = g98_devinit_new,
  1036. .fb = g84_fb_new,
  1037. .fuse = nv50_fuse_new,
  1038. .gpio = g94_gpio_new,
  1039. .i2c = g94_i2c_new,
  1040. .imem = nv50_instmem_new,
  1041. .mc = g98_mc_new,
  1042. .mmu = nv50_mmu_new,
  1043. .mxm = nv50_mxm_new,
  1044. .pci = nv40_pci_new,
  1045. .therm = g84_therm_new,
  1046. .timer = nv41_timer_new,
  1047. .volt = nv40_volt_new,
  1048. .disp = g94_disp_new,
  1049. .dma = nv50_dma_new,
  1050. .fifo = g84_fifo_new,
  1051. .gr = g84_gr_new,
  1052. .mspdec = g98_mspdec_new,
  1053. .msppp = g98_msppp_new,
  1054. .msvld = g98_msvld_new,
  1055. .pm = g84_pm_new,
  1056. .sec = g98_sec_new,
  1057. .sw = nv50_sw_new,
  1058. };
  1059. static const struct nvkm_device_chip
  1060. nva0_chipset = {
  1061. .name = "GT200",
  1062. .bar = g84_bar_new,
  1063. .bios = nvkm_bios_new,
  1064. .bus = g94_bus_new,
  1065. .clk = g84_clk_new,
  1066. .devinit = g84_devinit_new,
  1067. .fb = g84_fb_new,
  1068. .fuse = nv50_fuse_new,
  1069. .gpio = g94_gpio_new,
  1070. .i2c = nv50_i2c_new,
  1071. .imem = nv50_instmem_new,
  1072. .mc = g98_mc_new,
  1073. .mmu = nv50_mmu_new,
  1074. .mxm = nv50_mxm_new,
  1075. .pci = nv40_pci_new,
  1076. .therm = g84_therm_new,
  1077. .timer = nv41_timer_new,
  1078. .volt = nv40_volt_new,
  1079. .bsp = g84_bsp_new,
  1080. .cipher = g84_cipher_new,
  1081. .disp = gt200_disp_new,
  1082. .dma = nv50_dma_new,
  1083. .fifo = g84_fifo_new,
  1084. .gr = gt200_gr_new,
  1085. .mpeg = g84_mpeg_new,
  1086. .pm = gt200_pm_new,
  1087. .sw = nv50_sw_new,
  1088. .vp = g84_vp_new,
  1089. };
  1090. static const struct nvkm_device_chip
  1091. nva3_chipset = {
  1092. .name = "GT215",
  1093. .bar = g84_bar_new,
  1094. .bios = nvkm_bios_new,
  1095. .bus = g94_bus_new,
  1096. .clk = gt215_clk_new,
  1097. .devinit = gt215_devinit_new,
  1098. .fb = gt215_fb_new,
  1099. .fuse = nv50_fuse_new,
  1100. .gpio = g94_gpio_new,
  1101. .i2c = g94_i2c_new,
  1102. .imem = nv50_instmem_new,
  1103. .mc = g98_mc_new,
  1104. .mmu = nv50_mmu_new,
  1105. .mxm = nv50_mxm_new,
  1106. .pci = nv40_pci_new,
  1107. .pmu = gt215_pmu_new,
  1108. .therm = gt215_therm_new,
  1109. .timer = nv41_timer_new,
  1110. .volt = nv40_volt_new,
  1111. .ce[0] = gt215_ce_new,
  1112. .disp = gt215_disp_new,
  1113. .dma = nv50_dma_new,
  1114. .fifo = g84_fifo_new,
  1115. .gr = gt215_gr_new,
  1116. .mpeg = g84_mpeg_new,
  1117. .mspdec = gt215_mspdec_new,
  1118. .msppp = gt215_msppp_new,
  1119. .msvld = gt215_msvld_new,
  1120. .pm = gt215_pm_new,
  1121. .sw = nv50_sw_new,
  1122. };
  1123. static const struct nvkm_device_chip
  1124. nva5_chipset = {
  1125. .name = "GT216",
  1126. .bar = g84_bar_new,
  1127. .bios = nvkm_bios_new,
  1128. .bus = g94_bus_new,
  1129. .clk = gt215_clk_new,
  1130. .devinit = gt215_devinit_new,
  1131. .fb = gt215_fb_new,
  1132. .fuse = nv50_fuse_new,
  1133. .gpio = g94_gpio_new,
  1134. .i2c = g94_i2c_new,
  1135. .imem = nv50_instmem_new,
  1136. .mc = g98_mc_new,
  1137. .mmu = nv50_mmu_new,
  1138. .mxm = nv50_mxm_new,
  1139. .pci = nv40_pci_new,
  1140. .pmu = gt215_pmu_new,
  1141. .therm = gt215_therm_new,
  1142. .timer = nv41_timer_new,
  1143. .volt = nv40_volt_new,
  1144. .ce[0] = gt215_ce_new,
  1145. .disp = gt215_disp_new,
  1146. .dma = nv50_dma_new,
  1147. .fifo = g84_fifo_new,
  1148. .gr = gt215_gr_new,
  1149. .mspdec = gt215_mspdec_new,
  1150. .msppp = gt215_msppp_new,
  1151. .msvld = gt215_msvld_new,
  1152. .pm = gt215_pm_new,
  1153. .sw = nv50_sw_new,
  1154. };
  1155. static const struct nvkm_device_chip
  1156. nva8_chipset = {
  1157. .name = "GT218",
  1158. .bar = g84_bar_new,
  1159. .bios = nvkm_bios_new,
  1160. .bus = g94_bus_new,
  1161. .clk = gt215_clk_new,
  1162. .devinit = gt215_devinit_new,
  1163. .fb = gt215_fb_new,
  1164. .fuse = nv50_fuse_new,
  1165. .gpio = g94_gpio_new,
  1166. .i2c = g94_i2c_new,
  1167. .imem = nv50_instmem_new,
  1168. .mc = g98_mc_new,
  1169. .mmu = nv50_mmu_new,
  1170. .mxm = nv50_mxm_new,
  1171. .pci = nv40_pci_new,
  1172. .pmu = gt215_pmu_new,
  1173. .therm = gt215_therm_new,
  1174. .timer = nv41_timer_new,
  1175. .volt = nv40_volt_new,
  1176. .ce[0] = gt215_ce_new,
  1177. .disp = gt215_disp_new,
  1178. .dma = nv50_dma_new,
  1179. .fifo = g84_fifo_new,
  1180. .gr = gt215_gr_new,
  1181. .mspdec = gt215_mspdec_new,
  1182. .msppp = gt215_msppp_new,
  1183. .msvld = gt215_msvld_new,
  1184. .pm = gt215_pm_new,
  1185. .sw = nv50_sw_new,
  1186. };
  1187. static const struct nvkm_device_chip
  1188. nvaa_chipset = {
  1189. .name = "MCP77/MCP78",
  1190. .bar = g84_bar_new,
  1191. .bios = nvkm_bios_new,
  1192. .bus = g94_bus_new,
  1193. .clk = mcp77_clk_new,
  1194. .devinit = g98_devinit_new,
  1195. .fb = mcp77_fb_new,
  1196. .fuse = nv50_fuse_new,
  1197. .gpio = g94_gpio_new,
  1198. .i2c = g94_i2c_new,
  1199. .imem = nv50_instmem_new,
  1200. .mc = g98_mc_new,
  1201. .mmu = nv50_mmu_new,
  1202. .mxm = nv50_mxm_new,
  1203. .pci = nv40_pci_new,
  1204. .therm = g84_therm_new,
  1205. .timer = nv41_timer_new,
  1206. .volt = nv40_volt_new,
  1207. .disp = g94_disp_new,
  1208. .dma = nv50_dma_new,
  1209. .fifo = g84_fifo_new,
  1210. .gr = gt200_gr_new,
  1211. .mspdec = g98_mspdec_new,
  1212. .msppp = g98_msppp_new,
  1213. .msvld = g98_msvld_new,
  1214. .pm = g84_pm_new,
  1215. .sec = g98_sec_new,
  1216. .sw = nv50_sw_new,
  1217. };
  1218. static const struct nvkm_device_chip
  1219. nvac_chipset = {
  1220. .name = "MCP79/MCP7A",
  1221. .bar = g84_bar_new,
  1222. .bios = nvkm_bios_new,
  1223. .bus = g94_bus_new,
  1224. .clk = mcp77_clk_new,
  1225. .devinit = g98_devinit_new,
  1226. .fb = mcp77_fb_new,
  1227. .fuse = nv50_fuse_new,
  1228. .gpio = g94_gpio_new,
  1229. .i2c = g94_i2c_new,
  1230. .imem = nv50_instmem_new,
  1231. .mc = g98_mc_new,
  1232. .mmu = nv50_mmu_new,
  1233. .mxm = nv50_mxm_new,
  1234. .pci = nv40_pci_new,
  1235. .therm = g84_therm_new,
  1236. .timer = nv41_timer_new,
  1237. .volt = nv40_volt_new,
  1238. .disp = g94_disp_new,
  1239. .dma = nv50_dma_new,
  1240. .fifo = g84_fifo_new,
  1241. .gr = mcp79_gr_new,
  1242. .mspdec = g98_mspdec_new,
  1243. .msppp = g98_msppp_new,
  1244. .msvld = g98_msvld_new,
  1245. .pm = g84_pm_new,
  1246. .sec = g98_sec_new,
  1247. .sw = nv50_sw_new,
  1248. };
  1249. static const struct nvkm_device_chip
  1250. nvaf_chipset = {
  1251. .name = "MCP89",
  1252. .bar = g84_bar_new,
  1253. .bios = nvkm_bios_new,
  1254. .bus = g94_bus_new,
  1255. .clk = gt215_clk_new,
  1256. .devinit = mcp89_devinit_new,
  1257. .fb = mcp89_fb_new,
  1258. .fuse = nv50_fuse_new,
  1259. .gpio = g94_gpio_new,
  1260. .i2c = g94_i2c_new,
  1261. .imem = nv50_instmem_new,
  1262. .mc = g98_mc_new,
  1263. .mmu = nv50_mmu_new,
  1264. .mxm = nv50_mxm_new,
  1265. .pci = nv40_pci_new,
  1266. .pmu = gt215_pmu_new,
  1267. .therm = gt215_therm_new,
  1268. .timer = nv41_timer_new,
  1269. .volt = nv40_volt_new,
  1270. .ce[0] = gt215_ce_new,
  1271. .disp = gt215_disp_new,
  1272. .dma = nv50_dma_new,
  1273. .fifo = g84_fifo_new,
  1274. .gr = mcp89_gr_new,
  1275. .mspdec = gt215_mspdec_new,
  1276. .msppp = gt215_msppp_new,
  1277. .msvld = mcp89_msvld_new,
  1278. .pm = gt215_pm_new,
  1279. .sw = nv50_sw_new,
  1280. };
  1281. static const struct nvkm_device_chip
  1282. nvc0_chipset = {
  1283. .name = "GF100",
  1284. .bar = gf100_bar_new,
  1285. .bios = nvkm_bios_new,
  1286. .bus = gf100_bus_new,
  1287. .clk = gf100_clk_new,
  1288. .devinit = gf100_devinit_new,
  1289. .fb = gf100_fb_new,
  1290. .fuse = gf100_fuse_new,
  1291. .gpio = g94_gpio_new,
  1292. .i2c = g94_i2c_new,
  1293. .ibus = gf100_ibus_new,
  1294. .imem = nv50_instmem_new,
  1295. .ltc = gf100_ltc_new,
  1296. .mc = gf100_mc_new,
  1297. .mmu = gf100_mmu_new,
  1298. .mxm = nv50_mxm_new,
  1299. .pci = gf100_pci_new,
  1300. .pmu = gf100_pmu_new,
  1301. .therm = gt215_therm_new,
  1302. .timer = nv41_timer_new,
  1303. .volt = nv40_volt_new,
  1304. .ce[0] = gf100_ce_new,
  1305. .ce[1] = gf100_ce_new,
  1306. .disp = gt215_disp_new,
  1307. .dma = gf100_dma_new,
  1308. .fifo = gf100_fifo_new,
  1309. .gr = gf100_gr_new,
  1310. .mspdec = gf100_mspdec_new,
  1311. .msppp = gf100_msppp_new,
  1312. .msvld = gf100_msvld_new,
  1313. .pm = gf100_pm_new,
  1314. .sw = gf100_sw_new,
  1315. };
  1316. static const struct nvkm_device_chip
  1317. nvc1_chipset = {
  1318. .name = "GF108",
  1319. .bar = gf100_bar_new,
  1320. .bios = nvkm_bios_new,
  1321. .bus = gf100_bus_new,
  1322. .clk = gf100_clk_new,
  1323. .devinit = gf100_devinit_new,
  1324. .fb = gf100_fb_new,
  1325. .fuse = gf100_fuse_new,
  1326. .gpio = g94_gpio_new,
  1327. .i2c = g94_i2c_new,
  1328. .ibus = gf100_ibus_new,
  1329. .imem = nv50_instmem_new,
  1330. .ltc = gf100_ltc_new,
  1331. .mc = gf100_mc_new,
  1332. .mmu = gf100_mmu_new,
  1333. .mxm = nv50_mxm_new,
  1334. .pci = nv40_pci_new,
  1335. .pmu = gf100_pmu_new,
  1336. .therm = gt215_therm_new,
  1337. .timer = nv41_timer_new,
  1338. .volt = nv40_volt_new,
  1339. .ce[0] = gf100_ce_new,
  1340. .disp = gt215_disp_new,
  1341. .dma = gf100_dma_new,
  1342. .fifo = gf100_fifo_new,
  1343. .gr = gf108_gr_new,
  1344. .mspdec = gf100_mspdec_new,
  1345. .msppp = gf100_msppp_new,
  1346. .msvld = gf100_msvld_new,
  1347. .pm = gf108_pm_new,
  1348. .sw = gf100_sw_new,
  1349. };
  1350. static const struct nvkm_device_chip
  1351. nvc3_chipset = {
  1352. .name = "GF106",
  1353. .bar = gf100_bar_new,
  1354. .bios = nvkm_bios_new,
  1355. .bus = gf100_bus_new,
  1356. .clk = gf100_clk_new,
  1357. .devinit = gf100_devinit_new,
  1358. .fb = gf100_fb_new,
  1359. .fuse = gf100_fuse_new,
  1360. .gpio = g94_gpio_new,
  1361. .i2c = g94_i2c_new,
  1362. .ibus = gf100_ibus_new,
  1363. .imem = nv50_instmem_new,
  1364. .ltc = gf100_ltc_new,
  1365. .mc = gf100_mc_new,
  1366. .mmu = gf100_mmu_new,
  1367. .mxm = nv50_mxm_new,
  1368. .pci = nv40_pci_new,
  1369. .pmu = gf100_pmu_new,
  1370. .therm = gt215_therm_new,
  1371. .timer = nv41_timer_new,
  1372. .volt = nv40_volt_new,
  1373. .ce[0] = gf100_ce_new,
  1374. .disp = gt215_disp_new,
  1375. .dma = gf100_dma_new,
  1376. .fifo = gf100_fifo_new,
  1377. .gr = gf104_gr_new,
  1378. .mspdec = gf100_mspdec_new,
  1379. .msppp = gf100_msppp_new,
  1380. .msvld = gf100_msvld_new,
  1381. .pm = gf100_pm_new,
  1382. .sw = gf100_sw_new,
  1383. };
  1384. static const struct nvkm_device_chip
  1385. nvc4_chipset = {
  1386. .name = "GF104",
  1387. .bar = gf100_bar_new,
  1388. .bios = nvkm_bios_new,
  1389. .bus = gf100_bus_new,
  1390. .clk = gf100_clk_new,
  1391. .devinit = gf100_devinit_new,
  1392. .fb = gf100_fb_new,
  1393. .fuse = gf100_fuse_new,
  1394. .gpio = g94_gpio_new,
  1395. .i2c = g94_i2c_new,
  1396. .ibus = gf100_ibus_new,
  1397. .imem = nv50_instmem_new,
  1398. .ltc = gf100_ltc_new,
  1399. .mc = gf100_mc_new,
  1400. .mmu = gf100_mmu_new,
  1401. .mxm = nv50_mxm_new,
  1402. .pci = gf100_pci_new,
  1403. .pmu = gf100_pmu_new,
  1404. .therm = gt215_therm_new,
  1405. .timer = nv41_timer_new,
  1406. .volt = nv40_volt_new,
  1407. .ce[0] = gf100_ce_new,
  1408. .ce[1] = gf100_ce_new,
  1409. .disp = gt215_disp_new,
  1410. .dma = gf100_dma_new,
  1411. .fifo = gf100_fifo_new,
  1412. .gr = gf104_gr_new,
  1413. .mspdec = gf100_mspdec_new,
  1414. .msppp = gf100_msppp_new,
  1415. .msvld = gf100_msvld_new,
  1416. .pm = gf100_pm_new,
  1417. .sw = gf100_sw_new,
  1418. };
  1419. static const struct nvkm_device_chip
  1420. nvc8_chipset = {
  1421. .name = "GF110",
  1422. .bar = gf100_bar_new,
  1423. .bios = nvkm_bios_new,
  1424. .bus = gf100_bus_new,
  1425. .clk = gf100_clk_new,
  1426. .devinit = gf100_devinit_new,
  1427. .fb = gf100_fb_new,
  1428. .fuse = gf100_fuse_new,
  1429. .gpio = g94_gpio_new,
  1430. .i2c = g94_i2c_new,
  1431. .ibus = gf100_ibus_new,
  1432. .imem = nv50_instmem_new,
  1433. .ltc = gf100_ltc_new,
  1434. .mc = gf100_mc_new,
  1435. .mmu = gf100_mmu_new,
  1436. .mxm = nv50_mxm_new,
  1437. .pci = gf100_pci_new,
  1438. .pmu = gf100_pmu_new,
  1439. .therm = gt215_therm_new,
  1440. .timer = nv41_timer_new,
  1441. .volt = nv40_volt_new,
  1442. .ce[0] = gf100_ce_new,
  1443. .ce[1] = gf100_ce_new,
  1444. .disp = gt215_disp_new,
  1445. .dma = gf100_dma_new,
  1446. .fifo = gf100_fifo_new,
  1447. .gr = gf110_gr_new,
  1448. .mspdec = gf100_mspdec_new,
  1449. .msppp = gf100_msppp_new,
  1450. .msvld = gf100_msvld_new,
  1451. .pm = gf100_pm_new,
  1452. .sw = gf100_sw_new,
  1453. };
  1454. static const struct nvkm_device_chip
  1455. nvce_chipset = {
  1456. .name = "GF114",
  1457. .bar = gf100_bar_new,
  1458. .bios = nvkm_bios_new,
  1459. .bus = gf100_bus_new,
  1460. .clk = gf100_clk_new,
  1461. .devinit = gf100_devinit_new,
  1462. .fb = gf100_fb_new,
  1463. .fuse = gf100_fuse_new,
  1464. .gpio = g94_gpio_new,
  1465. .i2c = g94_i2c_new,
  1466. .ibus = gf100_ibus_new,
  1467. .imem = nv50_instmem_new,
  1468. .ltc = gf100_ltc_new,
  1469. .mc = gf100_mc_new,
  1470. .mmu = gf100_mmu_new,
  1471. .mxm = nv50_mxm_new,
  1472. .pci = gf100_pci_new,
  1473. .pmu = gf100_pmu_new,
  1474. .therm = gt215_therm_new,
  1475. .timer = nv41_timer_new,
  1476. .volt = nv40_volt_new,
  1477. .ce[0] = gf100_ce_new,
  1478. .ce[1] = gf100_ce_new,
  1479. .disp = gt215_disp_new,
  1480. .dma = gf100_dma_new,
  1481. .fifo = gf100_fifo_new,
  1482. .gr = gf104_gr_new,
  1483. .mspdec = gf100_mspdec_new,
  1484. .msppp = gf100_msppp_new,
  1485. .msvld = gf100_msvld_new,
  1486. .pm = gf100_pm_new,
  1487. .sw = gf100_sw_new,
  1488. };
  1489. static const struct nvkm_device_chip
  1490. nvcf_chipset = {
  1491. .name = "GF116",
  1492. .bar = gf100_bar_new,
  1493. .bios = nvkm_bios_new,
  1494. .bus = gf100_bus_new,
  1495. .clk = gf100_clk_new,
  1496. .devinit = gf100_devinit_new,
  1497. .fb = gf100_fb_new,
  1498. .fuse = gf100_fuse_new,
  1499. .gpio = g94_gpio_new,
  1500. .i2c = g94_i2c_new,
  1501. .ibus = gf100_ibus_new,
  1502. .imem = nv50_instmem_new,
  1503. .ltc = gf100_ltc_new,
  1504. .mc = gf100_mc_new,
  1505. .mmu = gf100_mmu_new,
  1506. .mxm = nv50_mxm_new,
  1507. .pci = nv40_pci_new,
  1508. .pmu = gf100_pmu_new,
  1509. .therm = gt215_therm_new,
  1510. .timer = nv41_timer_new,
  1511. .volt = nv40_volt_new,
  1512. .ce[0] = gf100_ce_new,
  1513. .disp = gt215_disp_new,
  1514. .dma = gf100_dma_new,
  1515. .fifo = gf100_fifo_new,
  1516. .gr = gf104_gr_new,
  1517. .mspdec = gf100_mspdec_new,
  1518. .msppp = gf100_msppp_new,
  1519. .msvld = gf100_msvld_new,
  1520. .pm = gf100_pm_new,
  1521. .sw = gf100_sw_new,
  1522. };
  1523. static const struct nvkm_device_chip
  1524. nvd7_chipset = {
  1525. .name = "GF117",
  1526. .bar = gf100_bar_new,
  1527. .bios = nvkm_bios_new,
  1528. .bus = gf100_bus_new,
  1529. .clk = gf100_clk_new,
  1530. .devinit = gf100_devinit_new,
  1531. .fb = gf100_fb_new,
  1532. .fuse = gf100_fuse_new,
  1533. .gpio = gf119_gpio_new,
  1534. .i2c = gf117_i2c_new,
  1535. .ibus = gf100_ibus_new,
  1536. .imem = nv50_instmem_new,
  1537. .ltc = gf100_ltc_new,
  1538. .mc = gf100_mc_new,
  1539. .mmu = gf100_mmu_new,
  1540. .mxm = nv50_mxm_new,
  1541. .pci = nv40_pci_new,
  1542. .therm = gf119_therm_new,
  1543. .timer = nv41_timer_new,
  1544. .ce[0] = gf100_ce_new,
  1545. .disp = gf119_disp_new,
  1546. .dma = gf119_dma_new,
  1547. .fifo = gf100_fifo_new,
  1548. .gr = gf117_gr_new,
  1549. .mspdec = gf100_mspdec_new,
  1550. .msppp = gf100_msppp_new,
  1551. .msvld = gf100_msvld_new,
  1552. .pm = gf117_pm_new,
  1553. .sw = gf100_sw_new,
  1554. };
  1555. static const struct nvkm_device_chip
  1556. nvd9_chipset = {
  1557. .name = "GF119",
  1558. .bar = gf100_bar_new,
  1559. .bios = nvkm_bios_new,
  1560. .bus = gf100_bus_new,
  1561. .clk = gf100_clk_new,
  1562. .devinit = gf100_devinit_new,
  1563. .fb = gf100_fb_new,
  1564. .fuse = gf100_fuse_new,
  1565. .gpio = gf119_gpio_new,
  1566. .i2c = gf119_i2c_new,
  1567. .ibus = gf100_ibus_new,
  1568. .imem = nv50_instmem_new,
  1569. .ltc = gf100_ltc_new,
  1570. .mc = gf100_mc_new,
  1571. .mmu = gf100_mmu_new,
  1572. .mxm = nv50_mxm_new,
  1573. .pci = nv40_pci_new,
  1574. .pmu = gf119_pmu_new,
  1575. .therm = gf119_therm_new,
  1576. .timer = nv41_timer_new,
  1577. .volt = nv40_volt_new,
  1578. .ce[0] = gf100_ce_new,
  1579. .disp = gf119_disp_new,
  1580. .dma = gf119_dma_new,
  1581. .fifo = gf100_fifo_new,
  1582. .gr = gf119_gr_new,
  1583. .mspdec = gf100_mspdec_new,
  1584. .msppp = gf100_msppp_new,
  1585. .msvld = gf100_msvld_new,
  1586. .pm = gf117_pm_new,
  1587. .sw = gf100_sw_new,
  1588. };
  1589. static const struct nvkm_device_chip
  1590. nve4_chipset = {
  1591. .name = "GK104",
  1592. .bar = gf100_bar_new,
  1593. .bios = nvkm_bios_new,
  1594. .bus = gf100_bus_new,
  1595. .clk = gk104_clk_new,
  1596. .devinit = gf100_devinit_new,
  1597. .fb = gk104_fb_new,
  1598. .fuse = gf100_fuse_new,
  1599. .gpio = gk104_gpio_new,
  1600. .i2c = gk104_i2c_new,
  1601. .ibus = gk104_ibus_new,
  1602. .imem = nv50_instmem_new,
  1603. .ltc = gk104_ltc_new,
  1604. .mc = gf100_mc_new,
  1605. .mmu = gf100_mmu_new,
  1606. .mxm = nv50_mxm_new,
  1607. .pci = nv40_pci_new,
  1608. .pmu = gk104_pmu_new,
  1609. .therm = gf119_therm_new,
  1610. .timer = nv41_timer_new,
  1611. .volt = nv40_volt_new,
  1612. .ce[0] = gk104_ce_new,
  1613. .ce[1] = gk104_ce_new,
  1614. .ce[2] = gk104_ce_new,
  1615. .disp = gk104_disp_new,
  1616. .dma = gf119_dma_new,
  1617. .fifo = gk104_fifo_new,
  1618. .gr = gk104_gr_new,
  1619. .mspdec = gk104_mspdec_new,
  1620. .msppp = gf100_msppp_new,
  1621. .msvld = gk104_msvld_new,
  1622. .pm = gk104_pm_new,
  1623. .sw = gf100_sw_new,
  1624. };
  1625. static const struct nvkm_device_chip
  1626. nve6_chipset = {
  1627. .name = "GK106",
  1628. .bar = gf100_bar_new,
  1629. .bios = nvkm_bios_new,
  1630. .bus = gf100_bus_new,
  1631. .clk = gk104_clk_new,
  1632. .devinit = gf100_devinit_new,
  1633. .fb = gk104_fb_new,
  1634. .fuse = gf100_fuse_new,
  1635. .gpio = gk104_gpio_new,
  1636. .i2c = gk104_i2c_new,
  1637. .ibus = gk104_ibus_new,
  1638. .imem = nv50_instmem_new,
  1639. .ltc = gk104_ltc_new,
  1640. .mc = gf100_mc_new,
  1641. .mmu = gf100_mmu_new,
  1642. .mxm = nv50_mxm_new,
  1643. .pci = nv40_pci_new,
  1644. .pmu = gk104_pmu_new,
  1645. .therm = gf119_therm_new,
  1646. .timer = nv41_timer_new,
  1647. .volt = nv40_volt_new,
  1648. .ce[0] = gk104_ce_new,
  1649. .ce[1] = gk104_ce_new,
  1650. .ce[2] = gk104_ce_new,
  1651. .disp = gk104_disp_new,
  1652. .dma = gf119_dma_new,
  1653. .fifo = gk104_fifo_new,
  1654. .gr = gk104_gr_new,
  1655. .mspdec = gk104_mspdec_new,
  1656. .msppp = gf100_msppp_new,
  1657. .msvld = gk104_msvld_new,
  1658. .pm = gk104_pm_new,
  1659. .sw = gf100_sw_new,
  1660. };
  1661. static const struct nvkm_device_chip
  1662. nve7_chipset = {
  1663. .name = "GK107",
  1664. .bar = gf100_bar_new,
  1665. .bios = nvkm_bios_new,
  1666. .bus = gf100_bus_new,
  1667. .clk = gk104_clk_new,
  1668. .devinit = gf100_devinit_new,
  1669. .fb = gk104_fb_new,
  1670. .fuse = gf100_fuse_new,
  1671. .gpio = gk104_gpio_new,
  1672. .i2c = gk104_i2c_new,
  1673. .ibus = gk104_ibus_new,
  1674. .imem = nv50_instmem_new,
  1675. .ltc = gk104_ltc_new,
  1676. .mc = gf100_mc_new,
  1677. .mmu = gf100_mmu_new,
  1678. .mxm = nv50_mxm_new,
  1679. .pci = nv40_pci_new,
  1680. .pmu = gf119_pmu_new,
  1681. .therm = gf119_therm_new,
  1682. .timer = nv41_timer_new,
  1683. .volt = nv40_volt_new,
  1684. .ce[0] = gk104_ce_new,
  1685. .ce[1] = gk104_ce_new,
  1686. .ce[2] = gk104_ce_new,
  1687. .disp = gk104_disp_new,
  1688. .dma = gf119_dma_new,
  1689. .fifo = gk104_fifo_new,
  1690. .gr = gk104_gr_new,
  1691. .mspdec = gk104_mspdec_new,
  1692. .msppp = gf100_msppp_new,
  1693. .msvld = gk104_msvld_new,
  1694. .pm = gk104_pm_new,
  1695. .sw = gf100_sw_new,
  1696. };
  1697. static const struct nvkm_device_chip
  1698. nvea_chipset = {
  1699. .name = "GK20A",
  1700. .bar = gk20a_bar_new,
  1701. .bus = gf100_bus_new,
  1702. .clk = gk20a_clk_new,
  1703. .fb = gk20a_fb_new,
  1704. .fuse = gf100_fuse_new,
  1705. .ibus = gk20a_ibus_new,
  1706. .imem = gk20a_instmem_new,
  1707. .ltc = gk104_ltc_new,
  1708. .mc = gk20a_mc_new,
  1709. .mmu = gf100_mmu_new,
  1710. .pmu = gk20a_pmu_new,
  1711. .timer = gk20a_timer_new,
  1712. .volt = gk20a_volt_new,
  1713. .ce[2] = gk104_ce_new,
  1714. .dma = gf119_dma_new,
  1715. .fifo = gk20a_fifo_new,
  1716. .gr = gk20a_gr_new,
  1717. .pm = gk104_pm_new,
  1718. .sw = gf100_sw_new,
  1719. };
  1720. static const struct nvkm_device_chip
  1721. nvf0_chipset = {
  1722. .name = "GK110",
  1723. .bar = gf100_bar_new,
  1724. .bios = nvkm_bios_new,
  1725. .bus = gf100_bus_new,
  1726. .clk = gk104_clk_new,
  1727. .devinit = gf100_devinit_new,
  1728. .fb = gk104_fb_new,
  1729. .fuse = gf100_fuse_new,
  1730. .gpio = gk104_gpio_new,
  1731. .i2c = gk104_i2c_new,
  1732. .ibus = gk104_ibus_new,
  1733. .imem = nv50_instmem_new,
  1734. .ltc = gk104_ltc_new,
  1735. .mc = gf100_mc_new,
  1736. .mmu = gf100_mmu_new,
  1737. .mxm = nv50_mxm_new,
  1738. .pci = nv40_pci_new,
  1739. .pmu = gk110_pmu_new,
  1740. .therm = gf119_therm_new,
  1741. .timer = nv41_timer_new,
  1742. .volt = nv40_volt_new,
  1743. .ce[0] = gk104_ce_new,
  1744. .ce[1] = gk104_ce_new,
  1745. .ce[2] = gk104_ce_new,
  1746. .disp = gk110_disp_new,
  1747. .dma = gf119_dma_new,
  1748. .fifo = gk104_fifo_new,
  1749. .gr = gk110_gr_new,
  1750. .mspdec = gk104_mspdec_new,
  1751. .msppp = gf100_msppp_new,
  1752. .msvld = gk104_msvld_new,
  1753. .sw = gf100_sw_new,
  1754. };
  1755. static const struct nvkm_device_chip
  1756. nvf1_chipset = {
  1757. .name = "GK110B",
  1758. .bar = gf100_bar_new,
  1759. .bios = nvkm_bios_new,
  1760. .bus = gf100_bus_new,
  1761. .clk = gk104_clk_new,
  1762. .devinit = gf100_devinit_new,
  1763. .fb = gk104_fb_new,
  1764. .fuse = gf100_fuse_new,
  1765. .gpio = gk104_gpio_new,
  1766. .i2c = gf119_i2c_new,
  1767. .ibus = gk104_ibus_new,
  1768. .imem = nv50_instmem_new,
  1769. .ltc = gk104_ltc_new,
  1770. .mc = gf100_mc_new,
  1771. .mmu = gf100_mmu_new,
  1772. .mxm = nv50_mxm_new,
  1773. .pci = nv40_pci_new,
  1774. .pmu = gk110_pmu_new,
  1775. .therm = gf119_therm_new,
  1776. .timer = nv41_timer_new,
  1777. .volt = nv40_volt_new,
  1778. .ce[0] = gk104_ce_new,
  1779. .ce[1] = gk104_ce_new,
  1780. .ce[2] = gk104_ce_new,
  1781. .disp = gk110_disp_new,
  1782. .dma = gf119_dma_new,
  1783. .fifo = gk104_fifo_new,
  1784. .gr = gk110b_gr_new,
  1785. .mspdec = gk104_mspdec_new,
  1786. .msppp = gf100_msppp_new,
  1787. .msvld = gk104_msvld_new,
  1788. .sw = gf100_sw_new,
  1789. };
  1790. static const struct nvkm_device_chip
  1791. nv106_chipset = {
  1792. .name = "GK208B",
  1793. .bar = gf100_bar_new,
  1794. .bios = nvkm_bios_new,
  1795. .bus = gf100_bus_new,
  1796. .clk = gk104_clk_new,
  1797. .devinit = gf100_devinit_new,
  1798. .fb = gk104_fb_new,
  1799. .fuse = gf100_fuse_new,
  1800. .gpio = gk104_gpio_new,
  1801. .i2c = gk104_i2c_new,
  1802. .ibus = gk104_ibus_new,
  1803. .imem = nv50_instmem_new,
  1804. .ltc = gk104_ltc_new,
  1805. .mc = gk20a_mc_new,
  1806. .mmu = gf100_mmu_new,
  1807. .mxm = nv50_mxm_new,
  1808. .pci = nv40_pci_new,
  1809. .pmu = gk208_pmu_new,
  1810. .therm = gf119_therm_new,
  1811. .timer = nv41_timer_new,
  1812. .volt = nv40_volt_new,
  1813. .ce[0] = gk104_ce_new,
  1814. .ce[1] = gk104_ce_new,
  1815. .ce[2] = gk104_ce_new,
  1816. .disp = gk110_disp_new,
  1817. .dma = gf119_dma_new,
  1818. .fifo = gk208_fifo_new,
  1819. .gr = gk208_gr_new,
  1820. .mspdec = gk104_mspdec_new,
  1821. .msppp = gf100_msppp_new,
  1822. .msvld = gk104_msvld_new,
  1823. .sw = gf100_sw_new,
  1824. };
  1825. static const struct nvkm_device_chip
  1826. nv108_chipset = {
  1827. .name = "GK208",
  1828. .bar = gf100_bar_new,
  1829. .bios = nvkm_bios_new,
  1830. .bus = gf100_bus_new,
  1831. .clk = gk104_clk_new,
  1832. .devinit = gf100_devinit_new,
  1833. .fb = gk104_fb_new,
  1834. .fuse = gf100_fuse_new,
  1835. .gpio = gk104_gpio_new,
  1836. .i2c = gk104_i2c_new,
  1837. .ibus = gk104_ibus_new,
  1838. .imem = nv50_instmem_new,
  1839. .ltc = gk104_ltc_new,
  1840. .mc = gk20a_mc_new,
  1841. .mmu = gf100_mmu_new,
  1842. .mxm = nv50_mxm_new,
  1843. .pci = nv40_pci_new,
  1844. .pmu = gk208_pmu_new,
  1845. .therm = gf119_therm_new,
  1846. .timer = nv41_timer_new,
  1847. .volt = nv40_volt_new,
  1848. .ce[0] = gk104_ce_new,
  1849. .ce[1] = gk104_ce_new,
  1850. .ce[2] = gk104_ce_new,
  1851. .disp = gk110_disp_new,
  1852. .dma = gf119_dma_new,
  1853. .fifo = gk208_fifo_new,
  1854. .gr = gk208_gr_new,
  1855. .mspdec = gk104_mspdec_new,
  1856. .msppp = gf100_msppp_new,
  1857. .msvld = gk104_msvld_new,
  1858. .sw = gf100_sw_new,
  1859. };
  1860. static const struct nvkm_device_chip
  1861. nv117_chipset = {
  1862. .name = "GM107",
  1863. .bar = gf100_bar_new,
  1864. .bios = nvkm_bios_new,
  1865. .bus = gf100_bus_new,
  1866. .clk = gk104_clk_new,
  1867. .devinit = gm107_devinit_new,
  1868. .fb = gm107_fb_new,
  1869. .fuse = gm107_fuse_new,
  1870. .gpio = gk104_gpio_new,
  1871. .i2c = gf119_i2c_new,
  1872. .ibus = gk104_ibus_new,
  1873. .imem = nv50_instmem_new,
  1874. .ltc = gm107_ltc_new,
  1875. .mc = gk20a_mc_new,
  1876. .mmu = gf100_mmu_new,
  1877. .mxm = nv50_mxm_new,
  1878. .pci = nv40_pci_new,
  1879. .pmu = gm107_pmu_new,
  1880. .therm = gm107_therm_new,
  1881. .timer = gk20a_timer_new,
  1882. .ce[0] = gk104_ce_new,
  1883. .ce[2] = gk104_ce_new,
  1884. .disp = gm107_disp_new,
  1885. .dma = gf119_dma_new,
  1886. .fifo = gk208_fifo_new,
  1887. .gr = gm107_gr_new,
  1888. .sw = gf100_sw_new,
  1889. };
  1890. static const struct nvkm_device_chip
  1891. nv124_chipset = {
  1892. .name = "GM204",
  1893. .bar = gf100_bar_new,
  1894. .bios = nvkm_bios_new,
  1895. .bus = gf100_bus_new,
  1896. .devinit = gm204_devinit_new,
  1897. .fb = gm107_fb_new,
  1898. .fuse = gm107_fuse_new,
  1899. .gpio = gk104_gpio_new,
  1900. .i2c = gm204_i2c_new,
  1901. .ibus = gk104_ibus_new,
  1902. .imem = nv50_instmem_new,
  1903. .ltc = gm107_ltc_new,
  1904. .mc = gk20a_mc_new,
  1905. .mmu = gf100_mmu_new,
  1906. .mxm = nv50_mxm_new,
  1907. .pci = nv40_pci_new,
  1908. .pmu = gm107_pmu_new,
  1909. .timer = gk20a_timer_new,
  1910. .ce[0] = gm204_ce_new,
  1911. .ce[1] = gm204_ce_new,
  1912. .ce[2] = gm204_ce_new,
  1913. .disp = gm204_disp_new,
  1914. .dma = gf119_dma_new,
  1915. .fifo = gm204_fifo_new,
  1916. .gr = gm204_gr_new,
  1917. .sw = gf100_sw_new,
  1918. };
  1919. static const struct nvkm_device_chip
  1920. nv126_chipset = {
  1921. .name = "GM206",
  1922. .bar = gf100_bar_new,
  1923. .bios = nvkm_bios_new,
  1924. .bus = gf100_bus_new,
  1925. .devinit = gm204_devinit_new,
  1926. .fb = gm107_fb_new,
  1927. .fuse = gm107_fuse_new,
  1928. .gpio = gk104_gpio_new,
  1929. .i2c = gm204_i2c_new,
  1930. .ibus = gk104_ibus_new,
  1931. .imem = nv50_instmem_new,
  1932. .ltc = gm107_ltc_new,
  1933. .mc = gk20a_mc_new,
  1934. .mmu = gf100_mmu_new,
  1935. .mxm = nv50_mxm_new,
  1936. .pci = nv40_pci_new,
  1937. .pmu = gm107_pmu_new,
  1938. .timer = gk20a_timer_new,
  1939. .ce[0] = gm204_ce_new,
  1940. .ce[1] = gm204_ce_new,
  1941. .ce[2] = gm204_ce_new,
  1942. .disp = gm204_disp_new,
  1943. .dma = gf119_dma_new,
  1944. .fifo = gm204_fifo_new,
  1945. .gr = gm206_gr_new,
  1946. .sw = gf100_sw_new,
  1947. };
  1948. static const struct nvkm_device_chip
  1949. nv12b_chipset = {
  1950. .name = "GM20B",
  1951. .bar = gk20a_bar_new,
  1952. .bus = gf100_bus_new,
  1953. .fb = gk20a_fb_new,
  1954. .fuse = gm107_fuse_new,
  1955. .ibus = gk20a_ibus_new,
  1956. .imem = gk20a_instmem_new,
  1957. .ltc = gm107_ltc_new,
  1958. .mc = gk20a_mc_new,
  1959. .mmu = gf100_mmu_new,
  1960. .timer = gk20a_timer_new,
  1961. .ce[2] = gm204_ce_new,
  1962. .dma = gf119_dma_new,
  1963. .fifo = gm20b_fifo_new,
  1964. .gr = gm20b_gr_new,
  1965. .sw = gf100_sw_new,
  1966. };
  1967. static int
  1968. nvkm_device_event_ctor(struct nvkm_object *object, void *data, u32 size,
  1969. struct nvkm_notify *notify)
  1970. {
  1971. if (!WARN_ON(size != 0)) {
  1972. notify->size = 0;
  1973. notify->types = 1;
  1974. notify->index = 0;
  1975. return 0;
  1976. }
  1977. return -EINVAL;
  1978. }
  1979. static const struct nvkm_event_func
  1980. nvkm_device_event_func = {
  1981. .ctor = nvkm_device_event_ctor,
  1982. };
  1983. struct nvkm_subdev *
  1984. nvkm_device_subdev(struct nvkm_device *device, int index)
  1985. {
  1986. struct nvkm_engine *engine;
  1987. if (device->disable_mask & (1ULL << index))
  1988. return NULL;
  1989. switch (index) {
  1990. #define _(n,p,m) case NVKM_SUBDEV_##n: if (p) return (m); break
  1991. _(BAR , device->bar , &device->bar->subdev);
  1992. _(VBIOS , device->bios , &device->bios->subdev);
  1993. _(BUS , device->bus , &device->bus->subdev);
  1994. _(CLK , device->clk , &device->clk->subdev);
  1995. _(DEVINIT, device->devinit, &device->devinit->subdev);
  1996. _(FB , device->fb , &device->fb->subdev);
  1997. _(FUSE , device->fuse , &device->fuse->subdev);
  1998. _(GPIO , device->gpio , &device->gpio->subdev);
  1999. _(I2C , device->i2c , &device->i2c->subdev);
  2000. _(IBUS , device->ibus , device->ibus);
  2001. _(INSTMEM, device->imem , &device->imem->subdev);
  2002. _(LTC , device->ltc , &device->ltc->subdev);
  2003. _(MC , device->mc , &device->mc->subdev);
  2004. _(MMU , device->mmu , &device->mmu->subdev);
  2005. _(MXM , device->mxm , device->mxm);
  2006. _(PCI , device->pci , &device->pci->subdev);
  2007. _(PMU , device->pmu , &device->pmu->subdev);
  2008. _(THERM , device->therm , &device->therm->subdev);
  2009. _(TIMER , device->timer , &device->timer->subdev);
  2010. _(VOLT , device->volt , &device->volt->subdev);
  2011. #undef _
  2012. default:
  2013. engine = nvkm_device_engine(device, index);
  2014. if (engine)
  2015. return &engine->subdev;
  2016. break;
  2017. }
  2018. return NULL;
  2019. }
  2020. struct nvkm_engine *
  2021. nvkm_device_engine(struct nvkm_device *device, int index)
  2022. {
  2023. if (device->disable_mask & (1ULL << index))
  2024. return NULL;
  2025. switch (index) {
  2026. #define _(n,p,m) case NVKM_ENGINE_##n: if (p) return (m); break
  2027. _(BSP , device->bsp , device->bsp);
  2028. _(CE0 , device->ce[0] , device->ce[0]);
  2029. _(CE1 , device->ce[1] , device->ce[1]);
  2030. _(CE2 , device->ce[2] , device->ce[2]);
  2031. _(CIPHER , device->cipher , device->cipher);
  2032. _(DISP , device->disp , &device->disp->engine);
  2033. _(DMAOBJ , device->dma , &device->dma->engine);
  2034. _(FIFO , device->fifo , &device->fifo->engine);
  2035. _(GR , device->gr , &device->gr->engine);
  2036. _(IFB , device->ifb , device->ifb);
  2037. _(ME , device->me , device->me);
  2038. _(MPEG , device->mpeg , device->mpeg);
  2039. _(MSENC , device->msenc , device->msenc);
  2040. _(MSPDEC , device->mspdec , device->mspdec);
  2041. _(MSPPP , device->msppp , device->msppp);
  2042. _(MSVLD , device->msvld , device->msvld);
  2043. _(PM , device->pm , &device->pm->engine);
  2044. _(SEC , device->sec , device->sec);
  2045. _(SW , device->sw , &device->sw->engine);
  2046. _(VIC , device->vic , device->vic);
  2047. _(VP , device->vp , device->vp);
  2048. #undef _
  2049. default:
  2050. WARN_ON(1);
  2051. break;
  2052. }
  2053. return NULL;
  2054. }
  2055. int
  2056. nvkm_device_fini(struct nvkm_device *device, bool suspend)
  2057. {
  2058. const char *action = suspend ? "suspend" : "fini";
  2059. struct nvkm_subdev *subdev;
  2060. int ret, i;
  2061. s64 time;
  2062. nvdev_trace(device, "%s running...\n", action);
  2063. time = ktime_to_us(ktime_get());
  2064. nvkm_acpi_fini(device);
  2065. for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
  2066. if ((subdev = nvkm_device_subdev(device, i))) {
  2067. ret = nvkm_subdev_fini(subdev, suspend);
  2068. if (ret && suspend)
  2069. goto fail;
  2070. }
  2071. }
  2072. if (device->func->fini)
  2073. device->func->fini(device, suspend);
  2074. time = ktime_to_us(ktime_get()) - time;
  2075. nvdev_trace(device, "%s completed in %lldus...\n", action, time);
  2076. return 0;
  2077. fail:
  2078. do {
  2079. if ((subdev = nvkm_device_subdev(device, i))) {
  2080. int rret = nvkm_subdev_init(subdev);
  2081. if (rret)
  2082. nvkm_fatal(subdev, "failed restart, %d\n", ret);
  2083. }
  2084. } while (++i < NVKM_SUBDEV_NR);
  2085. nvdev_trace(device, "%s failed with %d\n", action, ret);
  2086. return ret;
  2087. }
  2088. static int
  2089. nvkm_device_preinit(struct nvkm_device *device)
  2090. {
  2091. struct nvkm_subdev *subdev;
  2092. int ret, i;
  2093. s64 time;
  2094. nvdev_trace(device, "preinit running...\n");
  2095. time = ktime_to_us(ktime_get());
  2096. if (device->func->preinit) {
  2097. ret = device->func->preinit(device);
  2098. if (ret)
  2099. goto fail;
  2100. }
  2101. for (i = 0; i < NVKM_SUBDEV_NR; i++) {
  2102. if ((subdev = nvkm_device_subdev(device, i))) {
  2103. ret = nvkm_subdev_preinit(subdev);
  2104. if (ret)
  2105. goto fail;
  2106. }
  2107. }
  2108. ret = nvkm_devinit_post(device->devinit, &device->disable_mask);
  2109. if (ret)
  2110. goto fail;
  2111. time = ktime_to_us(ktime_get()) - time;
  2112. nvdev_trace(device, "preinit completed in %lldus\n", time);
  2113. return 0;
  2114. fail:
  2115. nvdev_error(device, "preinit failed with %d\n", ret);
  2116. return ret;
  2117. }
  2118. int
  2119. nvkm_device_init(struct nvkm_device *device)
  2120. {
  2121. struct nvkm_subdev *subdev;
  2122. int ret, i;
  2123. s64 time;
  2124. ret = nvkm_device_preinit(device);
  2125. if (ret)
  2126. return ret;
  2127. nvkm_device_fini(device, false);
  2128. nvdev_trace(device, "init running...\n");
  2129. time = ktime_to_us(ktime_get());
  2130. if (device->func->init) {
  2131. ret = device->func->init(device);
  2132. if (ret)
  2133. goto fail;
  2134. }
  2135. for (i = 0; i < NVKM_SUBDEV_NR; i++) {
  2136. if ((subdev = nvkm_device_subdev(device, i))) {
  2137. ret = nvkm_subdev_init(subdev);
  2138. if (ret)
  2139. goto fail_subdev;
  2140. }
  2141. }
  2142. nvkm_acpi_init(device);
  2143. time = ktime_to_us(ktime_get()) - time;
  2144. nvdev_trace(device, "init completed in %lldus\n", time);
  2145. return 0;
  2146. fail_subdev:
  2147. do {
  2148. if ((subdev = nvkm_device_subdev(device, i)))
  2149. nvkm_subdev_fini(subdev, false);
  2150. } while (--i >= 0);
  2151. fail:
  2152. nvdev_error(device, "init failed with %d\n", ret);
  2153. return ret;
  2154. }
  2155. void
  2156. nvkm_device_del(struct nvkm_device **pdevice)
  2157. {
  2158. struct nvkm_device *device = *pdevice;
  2159. int i;
  2160. if (device) {
  2161. mutex_lock(&nv_devices_mutex);
  2162. device->disable_mask = 0;
  2163. for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
  2164. struct nvkm_subdev *subdev =
  2165. nvkm_device_subdev(device, i);
  2166. nvkm_subdev_del(&subdev);
  2167. }
  2168. nvkm_event_fini(&device->event);
  2169. if (device->pri)
  2170. iounmap(device->pri);
  2171. list_del(&device->head);
  2172. if (device->func->dtor)
  2173. *pdevice = device->func->dtor(device);
  2174. mutex_unlock(&nv_devices_mutex);
  2175. kfree(*pdevice);
  2176. *pdevice = NULL;
  2177. }
  2178. }
  2179. int
  2180. nvkm_device_ctor(const struct nvkm_device_func *func,
  2181. const struct nvkm_device_quirk *quirk,
  2182. struct device *dev, enum nvkm_device_type type, u64 handle,
  2183. const char *name, const char *cfg, const char *dbg,
  2184. bool detect, bool mmio, u64 subdev_mask,
  2185. struct nvkm_device *device)
  2186. {
  2187. struct nvkm_subdev *subdev;
  2188. u64 mmio_base, mmio_size;
  2189. u32 boot0, strap;
  2190. void __iomem *map;
  2191. int ret = -EEXIST;
  2192. int i;
  2193. mutex_lock(&nv_devices_mutex);
  2194. if (nvkm_device_find_locked(handle))
  2195. goto done;
  2196. device->func = func;
  2197. device->quirk = quirk;
  2198. device->dev = dev;
  2199. device->type = type;
  2200. device->handle = handle;
  2201. device->cfgopt = cfg;
  2202. device->dbgopt = dbg;
  2203. device->name = name;
  2204. list_add_tail(&device->head, &nv_devices);
  2205. device->debug = nvkm_dbgopt(device->dbgopt, "device");
  2206. ret = nvkm_event_init(&nvkm_device_event_func, 1, 1, &device->event);
  2207. if (ret)
  2208. goto done;
  2209. mmio_base = device->func->resource_addr(device, 0);
  2210. mmio_size = device->func->resource_size(device, 0);
  2211. /* identify the chipset, and determine classes of subdev/engines */
  2212. if (detect) {
  2213. map = ioremap(mmio_base, 0x102000);
  2214. if (ret = -ENOMEM, map == NULL)
  2215. goto done;
  2216. /* switch mmio to cpu's native endianness */
  2217. #ifndef __BIG_ENDIAN
  2218. if (ioread32_native(map + 0x000004) != 0x00000000) {
  2219. #else
  2220. if (ioread32_native(map + 0x000004) == 0x00000000) {
  2221. #endif
  2222. iowrite32_native(0x01000001, map + 0x000004);
  2223. ioread32_native(map);
  2224. }
  2225. /* read boot0 and strapping information */
  2226. boot0 = ioread32_native(map + 0x000000);
  2227. strap = ioread32_native(map + 0x101000);
  2228. iounmap(map);
  2229. /* determine chipset and derive architecture from it */
  2230. if ((boot0 & 0x1f000000) > 0) {
  2231. device->chipset = (boot0 & 0x1ff00000) >> 20;
  2232. device->chiprev = (boot0 & 0x000000ff);
  2233. switch (device->chipset & 0x1f0) {
  2234. case 0x010: {
  2235. if (0x461 & (1 << (device->chipset & 0xf)))
  2236. device->card_type = NV_10;
  2237. else
  2238. device->card_type = NV_11;
  2239. device->chiprev = 0x00;
  2240. break;
  2241. }
  2242. case 0x020: device->card_type = NV_20; break;
  2243. case 0x030: device->card_type = NV_30; break;
  2244. case 0x040:
  2245. case 0x060: device->card_type = NV_40; break;
  2246. case 0x050:
  2247. case 0x080:
  2248. case 0x090:
  2249. case 0x0a0: device->card_type = NV_50; break;
  2250. case 0x0c0:
  2251. case 0x0d0: device->card_type = NV_C0; break;
  2252. case 0x0e0:
  2253. case 0x0f0:
  2254. case 0x100: device->card_type = NV_E0; break;
  2255. case 0x110:
  2256. case 0x120: device->card_type = GM100; break;
  2257. default:
  2258. break;
  2259. }
  2260. } else
  2261. if ((boot0 & 0xff00fff0) == 0x20004000) {
  2262. if (boot0 & 0x00f00000)
  2263. device->chipset = 0x05;
  2264. else
  2265. device->chipset = 0x04;
  2266. device->card_type = NV_04;
  2267. }
  2268. switch (device->chipset) {
  2269. case 0x004: device->chip = &nv4_chipset; break;
  2270. case 0x005: device->chip = &nv5_chipset; break;
  2271. case 0x010: device->chip = &nv10_chipset; break;
  2272. case 0x011: device->chip = &nv11_chipset; break;
  2273. case 0x015: device->chip = &nv15_chipset; break;
  2274. case 0x017: device->chip = &nv17_chipset; break;
  2275. case 0x018: device->chip = &nv18_chipset; break;
  2276. case 0x01a: device->chip = &nv1a_chipset; break;
  2277. case 0x01f: device->chip = &nv1f_chipset; break;
  2278. case 0x020: device->chip = &nv20_chipset; break;
  2279. case 0x025: device->chip = &nv25_chipset; break;
  2280. case 0x028: device->chip = &nv28_chipset; break;
  2281. case 0x02a: device->chip = &nv2a_chipset; break;
  2282. case 0x030: device->chip = &nv30_chipset; break;
  2283. case 0x031: device->chip = &nv31_chipset; break;
  2284. case 0x034: device->chip = &nv34_chipset; break;
  2285. case 0x035: device->chip = &nv35_chipset; break;
  2286. case 0x036: device->chip = &nv36_chipset; break;
  2287. case 0x040: device->chip = &nv40_chipset; break;
  2288. case 0x041: device->chip = &nv41_chipset; break;
  2289. case 0x042: device->chip = &nv42_chipset; break;
  2290. case 0x043: device->chip = &nv43_chipset; break;
  2291. case 0x044: device->chip = &nv44_chipset; break;
  2292. case 0x045: device->chip = &nv45_chipset; break;
  2293. case 0x046: device->chip = &nv46_chipset; break;
  2294. case 0x047: device->chip = &nv47_chipset; break;
  2295. case 0x049: device->chip = &nv49_chipset; break;
  2296. case 0x04a: device->chip = &nv4a_chipset; break;
  2297. case 0x04b: device->chip = &nv4b_chipset; break;
  2298. case 0x04c: device->chip = &nv4c_chipset; break;
  2299. case 0x04e: device->chip = &nv4e_chipset; break;
  2300. case 0x050: device->chip = &nv50_chipset; break;
  2301. case 0x063: device->chip = &nv63_chipset; break;
  2302. case 0x067: device->chip = &nv67_chipset; break;
  2303. case 0x068: device->chip = &nv68_chipset; break;
  2304. case 0x084: device->chip = &nv84_chipset; break;
  2305. case 0x086: device->chip = &nv86_chipset; break;
  2306. case 0x092: device->chip = &nv92_chipset; break;
  2307. case 0x094: device->chip = &nv94_chipset; break;
  2308. case 0x096: device->chip = &nv96_chipset; break;
  2309. case 0x098: device->chip = &nv98_chipset; break;
  2310. case 0x0a0: device->chip = &nva0_chipset; break;
  2311. case 0x0a3: device->chip = &nva3_chipset; break;
  2312. case 0x0a5: device->chip = &nva5_chipset; break;
  2313. case 0x0a8: device->chip = &nva8_chipset; break;
  2314. case 0x0aa: device->chip = &nvaa_chipset; break;
  2315. case 0x0ac: device->chip = &nvac_chipset; break;
  2316. case 0x0af: device->chip = &nvaf_chipset; break;
  2317. case 0x0c0: device->chip = &nvc0_chipset; break;
  2318. case 0x0c1: device->chip = &nvc1_chipset; break;
  2319. case 0x0c3: device->chip = &nvc3_chipset; break;
  2320. case 0x0c4: device->chip = &nvc4_chipset; break;
  2321. case 0x0c8: device->chip = &nvc8_chipset; break;
  2322. case 0x0ce: device->chip = &nvce_chipset; break;
  2323. case 0x0cf: device->chip = &nvcf_chipset; break;
  2324. case 0x0d7: device->chip = &nvd7_chipset; break;
  2325. case 0x0d9: device->chip = &nvd9_chipset; break;
  2326. case 0x0e4: device->chip = &nve4_chipset; break;
  2327. case 0x0e6: device->chip = &nve6_chipset; break;
  2328. case 0x0e7: device->chip = &nve7_chipset; break;
  2329. case 0x0ea: device->chip = &nvea_chipset; break;
  2330. case 0x0f0: device->chip = &nvf0_chipset; break;
  2331. case 0x0f1: device->chip = &nvf1_chipset; break;
  2332. case 0x106: device->chip = &nv106_chipset; break;
  2333. case 0x108: device->chip = &nv108_chipset; break;
  2334. case 0x117: device->chip = &nv117_chipset; break;
  2335. case 0x124: device->chip = &nv124_chipset; break;
  2336. case 0x126: device->chip = &nv126_chipset; break;
  2337. case 0x12b: device->chip = &nv12b_chipset; break;
  2338. default:
  2339. nvdev_error(device, "unknown chipset (%08x)\n", boot0);
  2340. goto done;
  2341. }
  2342. nvdev_info(device, "NVIDIA %s (%08x)\n",
  2343. device->chip->name, boot0);
  2344. /* determine frequency of timing crystal */
  2345. if ( device->card_type <= NV_10 || device->chipset < 0x17 ||
  2346. (device->chipset >= 0x20 && device->chipset < 0x25))
  2347. strap &= 0x00000040;
  2348. else
  2349. strap &= 0x00400040;
  2350. switch (strap) {
  2351. case 0x00000000: device->crystal = 13500; break;
  2352. case 0x00000040: device->crystal = 14318; break;
  2353. case 0x00400000: device->crystal = 27000; break;
  2354. case 0x00400040: device->crystal = 25000; break;
  2355. }
  2356. } else {
  2357. device->chip = &null_chipset;
  2358. }
  2359. if (!device->name)
  2360. device->name = device->chip->name;
  2361. if (mmio) {
  2362. device->pri = ioremap(mmio_base, mmio_size);
  2363. if (!device->pri) {
  2364. nvdev_error(device, "unable to map PRI\n");
  2365. return -ENOMEM;
  2366. }
  2367. }
  2368. mutex_init(&device->mutex);
  2369. for (i = 0; i < NVKM_SUBDEV_NR; i++) {
  2370. #define _(s,m) case s: \
  2371. if (device->chip->m && (subdev_mask & (1ULL << (s)))) { \
  2372. ret = device->chip->m(device, (s), &device->m); \
  2373. if (ret) { \
  2374. subdev = nvkm_device_subdev(device, (s)); \
  2375. nvkm_subdev_del(&subdev); \
  2376. device->m = NULL; \
  2377. if (ret != -ENODEV) { \
  2378. nvdev_error(device, "%s ctor failed, %d\n", \
  2379. nvkm_subdev_name[s], ret); \
  2380. goto done; \
  2381. } \
  2382. } \
  2383. } \
  2384. break
  2385. switch (i) {
  2386. _(NVKM_SUBDEV_BAR , bar);
  2387. _(NVKM_SUBDEV_VBIOS , bios);
  2388. _(NVKM_SUBDEV_BUS , bus);
  2389. _(NVKM_SUBDEV_CLK , clk);
  2390. _(NVKM_SUBDEV_DEVINIT, devinit);
  2391. _(NVKM_SUBDEV_FB , fb);
  2392. _(NVKM_SUBDEV_FUSE , fuse);
  2393. _(NVKM_SUBDEV_GPIO , gpio);
  2394. _(NVKM_SUBDEV_I2C , i2c);
  2395. _(NVKM_SUBDEV_IBUS , ibus);
  2396. _(NVKM_SUBDEV_INSTMEM, imem);
  2397. _(NVKM_SUBDEV_LTC , ltc);
  2398. _(NVKM_SUBDEV_MC , mc);
  2399. _(NVKM_SUBDEV_MMU , mmu);
  2400. _(NVKM_SUBDEV_MXM , mxm);
  2401. _(NVKM_SUBDEV_PCI , pci);
  2402. _(NVKM_SUBDEV_PMU , pmu);
  2403. _(NVKM_SUBDEV_THERM , therm);
  2404. _(NVKM_SUBDEV_TIMER , timer);
  2405. _(NVKM_SUBDEV_VOLT , volt);
  2406. _(NVKM_ENGINE_BSP , bsp);
  2407. _(NVKM_ENGINE_CE0 , ce[0]);
  2408. _(NVKM_ENGINE_CE1 , ce[1]);
  2409. _(NVKM_ENGINE_CE2 , ce[2]);
  2410. _(NVKM_ENGINE_CIPHER , cipher);
  2411. _(NVKM_ENGINE_DISP , disp);
  2412. _(NVKM_ENGINE_DMAOBJ , dma);
  2413. _(NVKM_ENGINE_FIFO , fifo);
  2414. _(NVKM_ENGINE_GR , gr);
  2415. _(NVKM_ENGINE_IFB , ifb);
  2416. _(NVKM_ENGINE_ME , me);
  2417. _(NVKM_ENGINE_MPEG , mpeg);
  2418. _(NVKM_ENGINE_MSENC , msenc);
  2419. _(NVKM_ENGINE_MSPDEC , mspdec);
  2420. _(NVKM_ENGINE_MSPPP , msppp);
  2421. _(NVKM_ENGINE_MSVLD , msvld);
  2422. _(NVKM_ENGINE_PM , pm);
  2423. _(NVKM_ENGINE_SEC , sec);
  2424. _(NVKM_ENGINE_SW , sw);
  2425. _(NVKM_ENGINE_VIC , vic);
  2426. _(NVKM_ENGINE_VP , vp);
  2427. default:
  2428. WARN_ON(1);
  2429. continue;
  2430. }
  2431. #undef _
  2432. }
  2433. ret = 0;
  2434. done:
  2435. mutex_unlock(&nv_devices_mutex);
  2436. return ret;
  2437. }