nouveau_ttm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright (c) 2007-2008 Tungsten Graphics, Inc., Cedar Park, TX., USA,
  3. * All Rights Reserved.
  4. * Copyright (c) 2009 VMware, Inc., Palo Alto, CA., USA,
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "nouveau_drm.h"
  27. #include "nouveau_ttm.h"
  28. #include "nouveau_gem.h"
  29. #include "drm_legacy.h"
  30. static int
  31. nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  32. {
  33. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  34. struct nvkm_fb *fb = nvxx_fb(&drm->device);
  35. man->priv = fb;
  36. return 0;
  37. }
  38. static int
  39. nouveau_vram_manager_fini(struct ttm_mem_type_manager *man)
  40. {
  41. man->priv = NULL;
  42. return 0;
  43. }
  44. static inline void
  45. nvkm_mem_node_cleanup(struct nvkm_mem *node)
  46. {
  47. if (node->vma[0].node) {
  48. nvkm_vm_unmap(&node->vma[0]);
  49. nvkm_vm_put(&node->vma[0]);
  50. }
  51. if (node->vma[1].node) {
  52. nvkm_vm_unmap(&node->vma[1]);
  53. nvkm_vm_put(&node->vma[1]);
  54. }
  55. }
  56. static void
  57. nouveau_vram_manager_del(struct ttm_mem_type_manager *man,
  58. struct ttm_mem_reg *mem)
  59. {
  60. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  61. struct nvkm_ram *ram = nvxx_fb(&drm->device)->ram;
  62. nvkm_mem_node_cleanup(mem->mm_node);
  63. ram->func->put(ram, (struct nvkm_mem **)&mem->mm_node);
  64. }
  65. static int
  66. nouveau_vram_manager_new(struct ttm_mem_type_manager *man,
  67. struct ttm_buffer_object *bo,
  68. const struct ttm_place *place,
  69. struct ttm_mem_reg *mem)
  70. {
  71. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  72. struct nvkm_ram *ram = nvxx_fb(&drm->device)->ram;
  73. struct nouveau_bo *nvbo = nouveau_bo(bo);
  74. struct nvkm_mem *node;
  75. u32 size_nc = 0;
  76. int ret;
  77. if (drm->device.info.ram_size == 0)
  78. return -ENOMEM;
  79. if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG)
  80. size_nc = 1 << nvbo->page_shift;
  81. ret = ram->func->get(ram, mem->num_pages << PAGE_SHIFT,
  82. mem->page_alignment << PAGE_SHIFT, size_nc,
  83. (nvbo->tile_flags >> 8) & 0x3ff, &node);
  84. if (ret) {
  85. mem->mm_node = NULL;
  86. return (ret == -ENOSPC) ? 0 : ret;
  87. }
  88. node->page_shift = nvbo->page_shift;
  89. mem->mm_node = node;
  90. mem->start = node->offset >> PAGE_SHIFT;
  91. return 0;
  92. }
  93. const struct ttm_mem_type_manager_func nouveau_vram_manager = {
  94. nouveau_vram_manager_init,
  95. nouveau_vram_manager_fini,
  96. nouveau_vram_manager_new,
  97. nouveau_vram_manager_del,
  98. };
  99. static int
  100. nouveau_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  101. {
  102. return 0;
  103. }
  104. static int
  105. nouveau_gart_manager_fini(struct ttm_mem_type_manager *man)
  106. {
  107. return 0;
  108. }
  109. static void
  110. nouveau_gart_manager_del(struct ttm_mem_type_manager *man,
  111. struct ttm_mem_reg *mem)
  112. {
  113. nvkm_mem_node_cleanup(mem->mm_node);
  114. kfree(mem->mm_node);
  115. mem->mm_node = NULL;
  116. }
  117. static int
  118. nouveau_gart_manager_new(struct ttm_mem_type_manager *man,
  119. struct ttm_buffer_object *bo,
  120. const struct ttm_place *place,
  121. struct ttm_mem_reg *mem)
  122. {
  123. struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
  124. struct nouveau_bo *nvbo = nouveau_bo(bo);
  125. struct nvkm_mem *node;
  126. node = kzalloc(sizeof(*node), GFP_KERNEL);
  127. if (!node)
  128. return -ENOMEM;
  129. node->page_shift = 12;
  130. switch (drm->device.info.family) {
  131. case NV_DEVICE_INFO_V0_TNT:
  132. case NV_DEVICE_INFO_V0_CELSIUS:
  133. case NV_DEVICE_INFO_V0_KELVIN:
  134. case NV_DEVICE_INFO_V0_RANKINE:
  135. case NV_DEVICE_INFO_V0_CURIE:
  136. break;
  137. case NV_DEVICE_INFO_V0_TESLA:
  138. if (drm->device.info.chipset != 0x50)
  139. node->memtype = (nvbo->tile_flags & 0x7f00) >> 8;
  140. break;
  141. case NV_DEVICE_INFO_V0_FERMI:
  142. case NV_DEVICE_INFO_V0_KEPLER:
  143. case NV_DEVICE_INFO_V0_MAXWELL:
  144. node->memtype = (nvbo->tile_flags & 0xff00) >> 8;
  145. break;
  146. default:
  147. NV_WARN(drm, "%s: unhandled family type %x\n", __func__,
  148. drm->device.info.family);
  149. break;
  150. }
  151. mem->mm_node = node;
  152. mem->start = 0;
  153. return 0;
  154. }
  155. static void
  156. nouveau_gart_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
  157. {
  158. }
  159. const struct ttm_mem_type_manager_func nouveau_gart_manager = {
  160. nouveau_gart_manager_init,
  161. nouveau_gart_manager_fini,
  162. nouveau_gart_manager_new,
  163. nouveau_gart_manager_del,
  164. nouveau_gart_manager_debug
  165. };
  166. /*XXX*/
  167. #include <subdev/mmu/nv04.h>
  168. static int
  169. nv04_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  170. {
  171. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  172. struct nvkm_mmu *mmu = nvxx_mmu(&drm->device);
  173. struct nv04_mmu *priv = (void *)mmu;
  174. struct nvkm_vm *vm = NULL;
  175. nvkm_vm_ref(priv->vm, &vm, NULL);
  176. man->priv = vm;
  177. return 0;
  178. }
  179. static int
  180. nv04_gart_manager_fini(struct ttm_mem_type_manager *man)
  181. {
  182. struct nvkm_vm *vm = man->priv;
  183. nvkm_vm_ref(NULL, &vm, NULL);
  184. man->priv = NULL;
  185. return 0;
  186. }
  187. static void
  188. nv04_gart_manager_del(struct ttm_mem_type_manager *man, struct ttm_mem_reg *mem)
  189. {
  190. struct nvkm_mem *node = mem->mm_node;
  191. if (node->vma[0].node)
  192. nvkm_vm_put(&node->vma[0]);
  193. kfree(mem->mm_node);
  194. mem->mm_node = NULL;
  195. }
  196. static int
  197. nv04_gart_manager_new(struct ttm_mem_type_manager *man,
  198. struct ttm_buffer_object *bo,
  199. const struct ttm_place *place,
  200. struct ttm_mem_reg *mem)
  201. {
  202. struct nvkm_mem *node;
  203. int ret;
  204. node = kzalloc(sizeof(*node), GFP_KERNEL);
  205. if (!node)
  206. return -ENOMEM;
  207. node->page_shift = 12;
  208. ret = nvkm_vm_get(man->priv, mem->num_pages << 12, node->page_shift,
  209. NV_MEM_ACCESS_RW, &node->vma[0]);
  210. if (ret) {
  211. kfree(node);
  212. return ret;
  213. }
  214. mem->mm_node = node;
  215. mem->start = node->vma[0].offset >> PAGE_SHIFT;
  216. return 0;
  217. }
  218. static void
  219. nv04_gart_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
  220. {
  221. }
  222. const struct ttm_mem_type_manager_func nv04_gart_manager = {
  223. nv04_gart_manager_init,
  224. nv04_gart_manager_fini,
  225. nv04_gart_manager_new,
  226. nv04_gart_manager_del,
  227. nv04_gart_manager_debug
  228. };
  229. int
  230. nouveau_ttm_mmap(struct file *filp, struct vm_area_struct *vma)
  231. {
  232. struct drm_file *file_priv = filp->private_data;
  233. struct nouveau_drm *drm = nouveau_drm(file_priv->minor->dev);
  234. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  235. return drm_legacy_mmap(filp, vma);
  236. return ttm_bo_mmap(filp, vma, &drm->ttm.bdev);
  237. }
  238. static int
  239. nouveau_ttm_mem_global_init(struct drm_global_reference *ref)
  240. {
  241. return ttm_mem_global_init(ref->object);
  242. }
  243. static void
  244. nouveau_ttm_mem_global_release(struct drm_global_reference *ref)
  245. {
  246. ttm_mem_global_release(ref->object);
  247. }
  248. int
  249. nouveau_ttm_global_init(struct nouveau_drm *drm)
  250. {
  251. struct drm_global_reference *global_ref;
  252. int ret;
  253. global_ref = &drm->ttm.mem_global_ref;
  254. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  255. global_ref->size = sizeof(struct ttm_mem_global);
  256. global_ref->init = &nouveau_ttm_mem_global_init;
  257. global_ref->release = &nouveau_ttm_mem_global_release;
  258. ret = drm_global_item_ref(global_ref);
  259. if (unlikely(ret != 0)) {
  260. DRM_ERROR("Failed setting up TTM memory accounting\n");
  261. drm->ttm.mem_global_ref.release = NULL;
  262. return ret;
  263. }
  264. drm->ttm.bo_global_ref.mem_glob = global_ref->object;
  265. global_ref = &drm->ttm.bo_global_ref.ref;
  266. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  267. global_ref->size = sizeof(struct ttm_bo_global);
  268. global_ref->init = &ttm_bo_global_init;
  269. global_ref->release = &ttm_bo_global_release;
  270. ret = drm_global_item_ref(global_ref);
  271. if (unlikely(ret != 0)) {
  272. DRM_ERROR("Failed setting up TTM BO subsystem\n");
  273. drm_global_item_unref(&drm->ttm.mem_global_ref);
  274. drm->ttm.mem_global_ref.release = NULL;
  275. return ret;
  276. }
  277. return 0;
  278. }
  279. void
  280. nouveau_ttm_global_release(struct nouveau_drm *drm)
  281. {
  282. if (drm->ttm.mem_global_ref.release == NULL)
  283. return;
  284. drm_global_item_unref(&drm->ttm.bo_global_ref.ref);
  285. drm_global_item_unref(&drm->ttm.mem_global_ref);
  286. drm->ttm.mem_global_ref.release = NULL;
  287. }
  288. int
  289. nouveau_ttm_init(struct nouveau_drm *drm)
  290. {
  291. struct nvkm_device *device = nvxx_device(&drm->device);
  292. struct nvkm_pci *pci = device->pci;
  293. struct drm_device *dev = drm->dev;
  294. u32 bits;
  295. int ret;
  296. if (pci && pci->agp.bridge) {
  297. drm->agp.bridge = pci->agp.bridge;
  298. drm->agp.base = pci->agp.base;
  299. drm->agp.size = pci->agp.size;
  300. drm->agp.cma = pci->agp.cma;
  301. }
  302. bits = nvxx_mmu(&drm->device)->dma_bits;
  303. if (nvxx_device(&drm->device)->func->pci) {
  304. if (drm->agp.bridge ||
  305. !pci_dma_supported(dev->pdev, DMA_BIT_MASK(bits)))
  306. bits = 32;
  307. ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(bits));
  308. if (ret)
  309. return ret;
  310. ret = pci_set_consistent_dma_mask(dev->pdev,
  311. DMA_BIT_MASK(bits));
  312. if (ret)
  313. pci_set_consistent_dma_mask(dev->pdev,
  314. DMA_BIT_MASK(32));
  315. }
  316. ret = nouveau_ttm_global_init(drm);
  317. if (ret)
  318. return ret;
  319. ret = ttm_bo_device_init(&drm->ttm.bdev,
  320. drm->ttm.bo_global_ref.ref.object,
  321. &nouveau_bo_driver,
  322. dev->anon_inode->i_mapping,
  323. DRM_FILE_PAGE_OFFSET,
  324. bits <= 32 ? true : false);
  325. if (ret) {
  326. NV_ERROR(drm, "error initialising bo driver, %d\n", ret);
  327. return ret;
  328. }
  329. /* VRAM init */
  330. drm->gem.vram_available = drm->device.info.ram_user;
  331. ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_VRAM,
  332. drm->gem.vram_available >> PAGE_SHIFT);
  333. if (ret) {
  334. NV_ERROR(drm, "VRAM mm init failed, %d\n", ret);
  335. return ret;
  336. }
  337. drm->ttm.mtrr = arch_phys_wc_add(device->func->resource_addr(device, 1),
  338. device->func->resource_size(device, 1));
  339. /* GART init */
  340. if (!drm->agp.bridge) {
  341. drm->gem.gart_available = nvxx_mmu(&drm->device)->limit;
  342. } else {
  343. drm->gem.gart_available = drm->agp.size;
  344. }
  345. ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_TT,
  346. drm->gem.gart_available >> PAGE_SHIFT);
  347. if (ret) {
  348. NV_ERROR(drm, "GART mm init failed, %d\n", ret);
  349. return ret;
  350. }
  351. NV_INFO(drm, "VRAM: %d MiB\n", (u32)(drm->gem.vram_available >> 20));
  352. NV_INFO(drm, "GART: %d MiB\n", (u32)(drm->gem.gart_available >> 20));
  353. return 0;
  354. }
  355. void
  356. nouveau_ttm_fini(struct nouveau_drm *drm)
  357. {
  358. ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_VRAM);
  359. ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_TT);
  360. ttm_bo_device_release(&drm->ttm.bdev);
  361. nouveau_ttm_global_release(drm);
  362. arch_phys_wc_del(drm->ttm.mtrr);
  363. drm->ttm.mtrr = 0;
  364. }