exynos_drm_g2d.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors: Joonyoung Shim <jy0922.shim@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundationr
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/clk.h>
  11. #include <linux/err.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/slab.h>
  17. #include <linux/workqueue.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/dma-attrs.h>
  20. #include <linux/of.h>
  21. #include <drm/drmP.h>
  22. #include <drm/exynos_drm.h>
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_g2d.h"
  25. #include "exynos_drm_gem.h"
  26. #include "exynos_drm_iommu.h"
  27. #define G2D_HW_MAJOR_VER 4
  28. #define G2D_HW_MINOR_VER 1
  29. /* vaild register range set from user: 0x0104 ~ 0x0880 */
  30. #define G2D_VALID_START 0x0104
  31. #define G2D_VALID_END 0x0880
  32. /* general registers */
  33. #define G2D_SOFT_RESET 0x0000
  34. #define G2D_INTEN 0x0004
  35. #define G2D_INTC_PEND 0x000C
  36. #define G2D_DMA_SFR_BASE_ADDR 0x0080
  37. #define G2D_DMA_COMMAND 0x0084
  38. #define G2D_DMA_STATUS 0x008C
  39. #define G2D_DMA_HOLD_CMD 0x0090
  40. /* command registers */
  41. #define G2D_BITBLT_START 0x0100
  42. /* registers for base address */
  43. #define G2D_SRC_BASE_ADDR 0x0304
  44. #define G2D_SRC_STRIDE_REG 0x0308
  45. #define G2D_SRC_COLOR_MODE 0x030C
  46. #define G2D_SRC_LEFT_TOP 0x0310
  47. #define G2D_SRC_RIGHT_BOTTOM 0x0314
  48. #define G2D_SRC_PLANE2_BASE_ADDR 0x0318
  49. #define G2D_DST_BASE_ADDR 0x0404
  50. #define G2D_DST_STRIDE_REG 0x0408
  51. #define G2D_DST_COLOR_MODE 0x040C
  52. #define G2D_DST_LEFT_TOP 0x0410
  53. #define G2D_DST_RIGHT_BOTTOM 0x0414
  54. #define G2D_DST_PLANE2_BASE_ADDR 0x0418
  55. #define G2D_PAT_BASE_ADDR 0x0500
  56. #define G2D_MSK_BASE_ADDR 0x0520
  57. /* G2D_SOFT_RESET */
  58. #define G2D_SFRCLEAR (1 << 1)
  59. #define G2D_R (1 << 0)
  60. /* G2D_INTEN */
  61. #define G2D_INTEN_ACF (1 << 3)
  62. #define G2D_INTEN_UCF (1 << 2)
  63. #define G2D_INTEN_GCF (1 << 1)
  64. #define G2D_INTEN_SCF (1 << 0)
  65. /* G2D_INTC_PEND */
  66. #define G2D_INTP_ACMD_FIN (1 << 3)
  67. #define G2D_INTP_UCMD_FIN (1 << 2)
  68. #define G2D_INTP_GCMD_FIN (1 << 1)
  69. #define G2D_INTP_SCMD_FIN (1 << 0)
  70. /* G2D_DMA_COMMAND */
  71. #define G2D_DMA_HALT (1 << 2)
  72. #define G2D_DMA_CONTINUE (1 << 1)
  73. #define G2D_DMA_START (1 << 0)
  74. /* G2D_DMA_STATUS */
  75. #define G2D_DMA_LIST_DONE_COUNT (0xFF << 17)
  76. #define G2D_DMA_BITBLT_DONE_COUNT (0xFFFF << 1)
  77. #define G2D_DMA_DONE (1 << 0)
  78. #define G2D_DMA_LIST_DONE_COUNT_OFFSET 17
  79. /* G2D_DMA_HOLD_CMD */
  80. #define G2D_USER_HOLD (1 << 2)
  81. #define G2D_LIST_HOLD (1 << 1)
  82. #define G2D_BITBLT_HOLD (1 << 0)
  83. /* G2D_BITBLT_START */
  84. #define G2D_START_CASESEL (1 << 2)
  85. #define G2D_START_NHOLT (1 << 1)
  86. #define G2D_START_BITBLT (1 << 0)
  87. /* buffer color format */
  88. #define G2D_FMT_XRGB8888 0
  89. #define G2D_FMT_ARGB8888 1
  90. #define G2D_FMT_RGB565 2
  91. #define G2D_FMT_XRGB1555 3
  92. #define G2D_FMT_ARGB1555 4
  93. #define G2D_FMT_XRGB4444 5
  94. #define G2D_FMT_ARGB4444 6
  95. #define G2D_FMT_PACKED_RGB888 7
  96. #define G2D_FMT_A8 11
  97. #define G2D_FMT_L8 12
  98. /* buffer valid length */
  99. #define G2D_LEN_MIN 1
  100. #define G2D_LEN_MAX 8000
  101. #define G2D_CMDLIST_SIZE (PAGE_SIZE / 4)
  102. #define G2D_CMDLIST_NUM 64
  103. #define G2D_CMDLIST_POOL_SIZE (G2D_CMDLIST_SIZE * G2D_CMDLIST_NUM)
  104. #define G2D_CMDLIST_DATA_NUM (G2D_CMDLIST_SIZE / sizeof(u32) - 2)
  105. /* maximum buffer pool size of userptr is 64MB as default */
  106. #define MAX_POOL (64 * 1024 * 1024)
  107. enum {
  108. BUF_TYPE_GEM = 1,
  109. BUF_TYPE_USERPTR,
  110. };
  111. enum g2d_reg_type {
  112. REG_TYPE_NONE = -1,
  113. REG_TYPE_SRC,
  114. REG_TYPE_SRC_PLANE2,
  115. REG_TYPE_DST,
  116. REG_TYPE_DST_PLANE2,
  117. REG_TYPE_PAT,
  118. REG_TYPE_MSK,
  119. MAX_REG_TYPE_NR
  120. };
  121. /* cmdlist data structure */
  122. struct g2d_cmdlist {
  123. u32 head;
  124. unsigned long data[G2D_CMDLIST_DATA_NUM];
  125. u32 last; /* last data offset */
  126. };
  127. /*
  128. * A structure of buffer description
  129. *
  130. * @format: color format
  131. * @stride: buffer stride/pitch in bytes
  132. * @left_x: the x coordinates of left top corner
  133. * @top_y: the y coordinates of left top corner
  134. * @right_x: the x coordinates of right bottom corner
  135. * @bottom_y: the y coordinates of right bottom corner
  136. *
  137. */
  138. struct g2d_buf_desc {
  139. unsigned int format;
  140. unsigned int stride;
  141. unsigned int left_x;
  142. unsigned int top_y;
  143. unsigned int right_x;
  144. unsigned int bottom_y;
  145. };
  146. /*
  147. * A structure of buffer information
  148. *
  149. * @map_nr: manages the number of mapped buffers
  150. * @reg_types: stores regitster type in the order of requested command
  151. * @handles: stores buffer handle in its reg_type position
  152. * @types: stores buffer type in its reg_type position
  153. * @descs: stores buffer description in its reg_type position
  154. *
  155. */
  156. struct g2d_buf_info {
  157. unsigned int map_nr;
  158. enum g2d_reg_type reg_types[MAX_REG_TYPE_NR];
  159. unsigned long handles[MAX_REG_TYPE_NR];
  160. unsigned int types[MAX_REG_TYPE_NR];
  161. struct g2d_buf_desc descs[MAX_REG_TYPE_NR];
  162. };
  163. struct drm_exynos_pending_g2d_event {
  164. struct drm_pending_event base;
  165. struct drm_exynos_g2d_event event;
  166. };
  167. struct g2d_cmdlist_userptr {
  168. struct list_head list;
  169. dma_addr_t dma_addr;
  170. unsigned long userptr;
  171. unsigned long size;
  172. struct frame_vector *vec;
  173. struct sg_table *sgt;
  174. atomic_t refcount;
  175. bool in_pool;
  176. bool out_of_list;
  177. };
  178. struct g2d_cmdlist_node {
  179. struct list_head list;
  180. struct g2d_cmdlist *cmdlist;
  181. dma_addr_t dma_addr;
  182. struct g2d_buf_info buf_info;
  183. struct drm_exynos_pending_g2d_event *event;
  184. };
  185. struct g2d_runqueue_node {
  186. struct list_head list;
  187. struct list_head run_cmdlist;
  188. struct list_head event_list;
  189. struct drm_file *filp;
  190. pid_t pid;
  191. struct completion complete;
  192. int async;
  193. };
  194. struct g2d_data {
  195. struct device *dev;
  196. struct clk *gate_clk;
  197. void __iomem *regs;
  198. int irq;
  199. struct workqueue_struct *g2d_workq;
  200. struct work_struct runqueue_work;
  201. struct exynos_drm_subdrv subdrv;
  202. bool suspended;
  203. /* cmdlist */
  204. struct g2d_cmdlist_node *cmdlist_node;
  205. struct list_head free_cmdlist;
  206. struct mutex cmdlist_mutex;
  207. dma_addr_t cmdlist_pool;
  208. void *cmdlist_pool_virt;
  209. struct dma_attrs cmdlist_dma_attrs;
  210. /* runqueue*/
  211. struct g2d_runqueue_node *runqueue_node;
  212. struct list_head runqueue;
  213. struct mutex runqueue_mutex;
  214. struct kmem_cache *runqueue_slab;
  215. unsigned long current_pool;
  216. unsigned long max_pool;
  217. };
  218. static int g2d_init_cmdlist(struct g2d_data *g2d)
  219. {
  220. struct device *dev = g2d->dev;
  221. struct g2d_cmdlist_node *node = g2d->cmdlist_node;
  222. struct exynos_drm_subdrv *subdrv = &g2d->subdrv;
  223. int nr;
  224. int ret;
  225. struct g2d_buf_info *buf_info;
  226. init_dma_attrs(&g2d->cmdlist_dma_attrs);
  227. dma_set_attr(DMA_ATTR_WRITE_COMBINE, &g2d->cmdlist_dma_attrs);
  228. g2d->cmdlist_pool_virt = dma_alloc_attrs(subdrv->drm_dev->dev,
  229. G2D_CMDLIST_POOL_SIZE,
  230. &g2d->cmdlist_pool, GFP_KERNEL,
  231. &g2d->cmdlist_dma_attrs);
  232. if (!g2d->cmdlist_pool_virt) {
  233. dev_err(dev, "failed to allocate dma memory\n");
  234. return -ENOMEM;
  235. }
  236. node = kcalloc(G2D_CMDLIST_NUM, sizeof(*node), GFP_KERNEL);
  237. if (!node) {
  238. dev_err(dev, "failed to allocate memory\n");
  239. ret = -ENOMEM;
  240. goto err;
  241. }
  242. for (nr = 0; nr < G2D_CMDLIST_NUM; nr++) {
  243. unsigned int i;
  244. node[nr].cmdlist =
  245. g2d->cmdlist_pool_virt + nr * G2D_CMDLIST_SIZE;
  246. node[nr].dma_addr =
  247. g2d->cmdlist_pool + nr * G2D_CMDLIST_SIZE;
  248. buf_info = &node[nr].buf_info;
  249. for (i = 0; i < MAX_REG_TYPE_NR; i++)
  250. buf_info->reg_types[i] = REG_TYPE_NONE;
  251. list_add_tail(&node[nr].list, &g2d->free_cmdlist);
  252. }
  253. return 0;
  254. err:
  255. dma_free_attrs(subdrv->drm_dev->dev, G2D_CMDLIST_POOL_SIZE,
  256. g2d->cmdlist_pool_virt,
  257. g2d->cmdlist_pool, &g2d->cmdlist_dma_attrs);
  258. return ret;
  259. }
  260. static void g2d_fini_cmdlist(struct g2d_data *g2d)
  261. {
  262. struct exynos_drm_subdrv *subdrv = &g2d->subdrv;
  263. kfree(g2d->cmdlist_node);
  264. if (g2d->cmdlist_pool_virt && g2d->cmdlist_pool) {
  265. dma_free_attrs(subdrv->drm_dev->dev, G2D_CMDLIST_POOL_SIZE,
  266. g2d->cmdlist_pool_virt,
  267. g2d->cmdlist_pool, &g2d->cmdlist_dma_attrs);
  268. }
  269. }
  270. static struct g2d_cmdlist_node *g2d_get_cmdlist(struct g2d_data *g2d)
  271. {
  272. struct device *dev = g2d->dev;
  273. struct g2d_cmdlist_node *node;
  274. mutex_lock(&g2d->cmdlist_mutex);
  275. if (list_empty(&g2d->free_cmdlist)) {
  276. dev_err(dev, "there is no free cmdlist\n");
  277. mutex_unlock(&g2d->cmdlist_mutex);
  278. return NULL;
  279. }
  280. node = list_first_entry(&g2d->free_cmdlist, struct g2d_cmdlist_node,
  281. list);
  282. list_del_init(&node->list);
  283. mutex_unlock(&g2d->cmdlist_mutex);
  284. return node;
  285. }
  286. static void g2d_put_cmdlist(struct g2d_data *g2d, struct g2d_cmdlist_node *node)
  287. {
  288. mutex_lock(&g2d->cmdlist_mutex);
  289. list_move_tail(&node->list, &g2d->free_cmdlist);
  290. mutex_unlock(&g2d->cmdlist_mutex);
  291. }
  292. static void g2d_add_cmdlist_to_inuse(struct exynos_drm_g2d_private *g2d_priv,
  293. struct g2d_cmdlist_node *node)
  294. {
  295. struct g2d_cmdlist_node *lnode;
  296. if (list_empty(&g2d_priv->inuse_cmdlist))
  297. goto add_to_list;
  298. /* this links to base address of new cmdlist */
  299. lnode = list_entry(g2d_priv->inuse_cmdlist.prev,
  300. struct g2d_cmdlist_node, list);
  301. lnode->cmdlist->data[lnode->cmdlist->last] = node->dma_addr;
  302. add_to_list:
  303. list_add_tail(&node->list, &g2d_priv->inuse_cmdlist);
  304. if (node->event)
  305. list_add_tail(&node->event->base.link, &g2d_priv->event_list);
  306. }
  307. static void g2d_userptr_put_dma_addr(struct drm_device *drm_dev,
  308. unsigned long obj,
  309. bool force)
  310. {
  311. struct g2d_cmdlist_userptr *g2d_userptr =
  312. (struct g2d_cmdlist_userptr *)obj;
  313. struct page **pages;
  314. if (!obj)
  315. return;
  316. if (force)
  317. goto out;
  318. atomic_dec(&g2d_userptr->refcount);
  319. if (atomic_read(&g2d_userptr->refcount) > 0)
  320. return;
  321. if (g2d_userptr->in_pool)
  322. return;
  323. out:
  324. exynos_gem_unmap_sgt_from_dma(drm_dev, g2d_userptr->sgt,
  325. DMA_BIDIRECTIONAL);
  326. pages = frame_vector_pages(g2d_userptr->vec);
  327. if (!IS_ERR(pages)) {
  328. int i;
  329. for (i = 0; i < frame_vector_count(g2d_userptr->vec); i++)
  330. set_page_dirty_lock(pages[i]);
  331. }
  332. put_vaddr_frames(g2d_userptr->vec);
  333. frame_vector_destroy(g2d_userptr->vec);
  334. if (!g2d_userptr->out_of_list)
  335. list_del_init(&g2d_userptr->list);
  336. sg_free_table(g2d_userptr->sgt);
  337. kfree(g2d_userptr->sgt);
  338. kfree(g2d_userptr);
  339. }
  340. static dma_addr_t *g2d_userptr_get_dma_addr(struct drm_device *drm_dev,
  341. unsigned long userptr,
  342. unsigned long size,
  343. struct drm_file *filp,
  344. unsigned long *obj)
  345. {
  346. struct drm_exynos_file_private *file_priv = filp->driver_priv;
  347. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  348. struct g2d_cmdlist_userptr *g2d_userptr;
  349. struct g2d_data *g2d;
  350. struct sg_table *sgt;
  351. unsigned long start, end;
  352. unsigned int npages, offset;
  353. int ret;
  354. if (!size) {
  355. DRM_ERROR("invalid userptr size.\n");
  356. return ERR_PTR(-EINVAL);
  357. }
  358. g2d = dev_get_drvdata(g2d_priv->dev);
  359. /* check if userptr already exists in userptr_list. */
  360. list_for_each_entry(g2d_userptr, &g2d_priv->userptr_list, list) {
  361. if (g2d_userptr->userptr == userptr) {
  362. /*
  363. * also check size because there could be same address
  364. * and different size.
  365. */
  366. if (g2d_userptr->size == size) {
  367. atomic_inc(&g2d_userptr->refcount);
  368. *obj = (unsigned long)g2d_userptr;
  369. return &g2d_userptr->dma_addr;
  370. }
  371. /*
  372. * at this moment, maybe g2d dma is accessing this
  373. * g2d_userptr memory region so just remove this
  374. * g2d_userptr object from userptr_list not to be
  375. * referred again and also except it the userptr
  376. * pool to be released after the dma access completion.
  377. */
  378. g2d_userptr->out_of_list = true;
  379. g2d_userptr->in_pool = false;
  380. list_del_init(&g2d_userptr->list);
  381. break;
  382. }
  383. }
  384. g2d_userptr = kzalloc(sizeof(*g2d_userptr), GFP_KERNEL);
  385. if (!g2d_userptr)
  386. return ERR_PTR(-ENOMEM);
  387. atomic_set(&g2d_userptr->refcount, 1);
  388. g2d_userptr->size = size;
  389. start = userptr & PAGE_MASK;
  390. offset = userptr & ~PAGE_MASK;
  391. end = PAGE_ALIGN(userptr + size);
  392. npages = (end - start) >> PAGE_SHIFT;
  393. g2d_userptr->vec = frame_vector_create(npages);
  394. if (!g2d_userptr->vec) {
  395. ret = -ENOMEM;
  396. goto err_free;
  397. }
  398. ret = get_vaddr_frames(start, npages, true, true, g2d_userptr->vec);
  399. if (ret != npages) {
  400. DRM_ERROR("failed to get user pages from userptr.\n");
  401. if (ret < 0)
  402. goto err_destroy_framevec;
  403. ret = -EFAULT;
  404. goto err_put_framevec;
  405. }
  406. if (frame_vector_to_pages(g2d_userptr->vec) < 0) {
  407. ret = -EFAULT;
  408. goto err_put_framevec;
  409. }
  410. sgt = kzalloc(sizeof(*sgt), GFP_KERNEL);
  411. if (!sgt) {
  412. ret = -ENOMEM;
  413. goto err_put_framevec;
  414. }
  415. ret = sg_alloc_table_from_pages(sgt,
  416. frame_vector_pages(g2d_userptr->vec),
  417. npages, offset, size, GFP_KERNEL);
  418. if (ret < 0) {
  419. DRM_ERROR("failed to get sgt from pages.\n");
  420. goto err_free_sgt;
  421. }
  422. g2d_userptr->sgt = sgt;
  423. ret = exynos_gem_map_sgt_with_dma(drm_dev, g2d_userptr->sgt,
  424. DMA_BIDIRECTIONAL);
  425. if (ret < 0) {
  426. DRM_ERROR("failed to map sgt with dma region.\n");
  427. goto err_sg_free_table;
  428. }
  429. g2d_userptr->dma_addr = sgt->sgl[0].dma_address;
  430. g2d_userptr->userptr = userptr;
  431. list_add_tail(&g2d_userptr->list, &g2d_priv->userptr_list);
  432. if (g2d->current_pool + (npages << PAGE_SHIFT) < g2d->max_pool) {
  433. g2d->current_pool += npages << PAGE_SHIFT;
  434. g2d_userptr->in_pool = true;
  435. }
  436. *obj = (unsigned long)g2d_userptr;
  437. return &g2d_userptr->dma_addr;
  438. err_sg_free_table:
  439. sg_free_table(sgt);
  440. err_free_sgt:
  441. kfree(sgt);
  442. err_put_framevec:
  443. put_vaddr_frames(g2d_userptr->vec);
  444. err_destroy_framevec:
  445. frame_vector_destroy(g2d_userptr->vec);
  446. err_free:
  447. kfree(g2d_userptr);
  448. return ERR_PTR(ret);
  449. }
  450. static void g2d_userptr_free_all(struct drm_device *drm_dev,
  451. struct g2d_data *g2d,
  452. struct drm_file *filp)
  453. {
  454. struct drm_exynos_file_private *file_priv = filp->driver_priv;
  455. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  456. struct g2d_cmdlist_userptr *g2d_userptr, *n;
  457. list_for_each_entry_safe(g2d_userptr, n, &g2d_priv->userptr_list, list)
  458. if (g2d_userptr->in_pool)
  459. g2d_userptr_put_dma_addr(drm_dev,
  460. (unsigned long)g2d_userptr,
  461. true);
  462. g2d->current_pool = 0;
  463. }
  464. static enum g2d_reg_type g2d_get_reg_type(int reg_offset)
  465. {
  466. enum g2d_reg_type reg_type;
  467. switch (reg_offset) {
  468. case G2D_SRC_BASE_ADDR:
  469. case G2D_SRC_STRIDE_REG:
  470. case G2D_SRC_COLOR_MODE:
  471. case G2D_SRC_LEFT_TOP:
  472. case G2D_SRC_RIGHT_BOTTOM:
  473. reg_type = REG_TYPE_SRC;
  474. break;
  475. case G2D_SRC_PLANE2_BASE_ADDR:
  476. reg_type = REG_TYPE_SRC_PLANE2;
  477. break;
  478. case G2D_DST_BASE_ADDR:
  479. case G2D_DST_STRIDE_REG:
  480. case G2D_DST_COLOR_MODE:
  481. case G2D_DST_LEFT_TOP:
  482. case G2D_DST_RIGHT_BOTTOM:
  483. reg_type = REG_TYPE_DST;
  484. break;
  485. case G2D_DST_PLANE2_BASE_ADDR:
  486. reg_type = REG_TYPE_DST_PLANE2;
  487. break;
  488. case G2D_PAT_BASE_ADDR:
  489. reg_type = REG_TYPE_PAT;
  490. break;
  491. case G2D_MSK_BASE_ADDR:
  492. reg_type = REG_TYPE_MSK;
  493. break;
  494. default:
  495. reg_type = REG_TYPE_NONE;
  496. DRM_ERROR("Unknown register offset![%d]\n", reg_offset);
  497. break;
  498. }
  499. return reg_type;
  500. }
  501. static unsigned long g2d_get_buf_bpp(unsigned int format)
  502. {
  503. unsigned long bpp;
  504. switch (format) {
  505. case G2D_FMT_XRGB8888:
  506. case G2D_FMT_ARGB8888:
  507. bpp = 4;
  508. break;
  509. case G2D_FMT_RGB565:
  510. case G2D_FMT_XRGB1555:
  511. case G2D_FMT_ARGB1555:
  512. case G2D_FMT_XRGB4444:
  513. case G2D_FMT_ARGB4444:
  514. bpp = 2;
  515. break;
  516. case G2D_FMT_PACKED_RGB888:
  517. bpp = 3;
  518. break;
  519. default:
  520. bpp = 1;
  521. break;
  522. }
  523. return bpp;
  524. }
  525. static bool g2d_check_buf_desc_is_valid(struct g2d_buf_desc *buf_desc,
  526. enum g2d_reg_type reg_type,
  527. unsigned long size)
  528. {
  529. int width, height;
  530. unsigned long bpp, last_pos;
  531. /*
  532. * check source and destination buffers only.
  533. * so the others are always valid.
  534. */
  535. if (reg_type != REG_TYPE_SRC && reg_type != REG_TYPE_DST)
  536. return true;
  537. /* This check also makes sure that right_x > left_x. */
  538. width = (int)buf_desc->right_x - (int)buf_desc->left_x;
  539. if (width < G2D_LEN_MIN || width > G2D_LEN_MAX) {
  540. DRM_ERROR("width[%d] is out of range!\n", width);
  541. return false;
  542. }
  543. /* This check also makes sure that bottom_y > top_y. */
  544. height = (int)buf_desc->bottom_y - (int)buf_desc->top_y;
  545. if (height < G2D_LEN_MIN || height > G2D_LEN_MAX) {
  546. DRM_ERROR("height[%d] is out of range!\n", height);
  547. return false;
  548. }
  549. bpp = g2d_get_buf_bpp(buf_desc->format);
  550. /* Compute the position of the last byte that the engine accesses. */
  551. last_pos = ((unsigned long)buf_desc->bottom_y - 1) *
  552. (unsigned long)buf_desc->stride +
  553. (unsigned long)buf_desc->right_x * bpp - 1;
  554. /*
  555. * Since right_x > left_x and bottom_y > top_y we already know
  556. * that the first_pos < last_pos (first_pos being the position
  557. * of the first byte the engine accesses), it just remains to
  558. * check if last_pos is smaller then the buffer size.
  559. */
  560. if (last_pos >= size) {
  561. DRM_ERROR("last engine access position [%lu] "
  562. "is out of range [%lu]!\n", last_pos, size);
  563. return false;
  564. }
  565. return true;
  566. }
  567. static int g2d_map_cmdlist_gem(struct g2d_data *g2d,
  568. struct g2d_cmdlist_node *node,
  569. struct drm_device *drm_dev,
  570. struct drm_file *file)
  571. {
  572. struct g2d_cmdlist *cmdlist = node->cmdlist;
  573. struct g2d_buf_info *buf_info = &node->buf_info;
  574. int offset;
  575. int ret;
  576. int i;
  577. for (i = 0; i < buf_info->map_nr; i++) {
  578. struct g2d_buf_desc *buf_desc;
  579. enum g2d_reg_type reg_type;
  580. int reg_pos;
  581. unsigned long handle;
  582. dma_addr_t *addr;
  583. reg_pos = cmdlist->last - 2 * (i + 1);
  584. offset = cmdlist->data[reg_pos];
  585. handle = cmdlist->data[reg_pos + 1];
  586. reg_type = g2d_get_reg_type(offset);
  587. if (reg_type == REG_TYPE_NONE) {
  588. ret = -EFAULT;
  589. goto err;
  590. }
  591. buf_desc = &buf_info->descs[reg_type];
  592. if (buf_info->types[reg_type] == BUF_TYPE_GEM) {
  593. unsigned long size;
  594. size = exynos_drm_gem_get_size(drm_dev, handle, file);
  595. if (!size) {
  596. ret = -EFAULT;
  597. goto err;
  598. }
  599. if (!g2d_check_buf_desc_is_valid(buf_desc, reg_type,
  600. size)) {
  601. ret = -EFAULT;
  602. goto err;
  603. }
  604. addr = exynos_drm_gem_get_dma_addr(drm_dev, handle,
  605. file);
  606. if (IS_ERR(addr)) {
  607. ret = -EFAULT;
  608. goto err;
  609. }
  610. } else {
  611. struct drm_exynos_g2d_userptr g2d_userptr;
  612. if (copy_from_user(&g2d_userptr, (void __user *)handle,
  613. sizeof(struct drm_exynos_g2d_userptr))) {
  614. ret = -EFAULT;
  615. goto err;
  616. }
  617. if (!g2d_check_buf_desc_is_valid(buf_desc, reg_type,
  618. g2d_userptr.size)) {
  619. ret = -EFAULT;
  620. goto err;
  621. }
  622. addr = g2d_userptr_get_dma_addr(drm_dev,
  623. g2d_userptr.userptr,
  624. g2d_userptr.size,
  625. file,
  626. &handle);
  627. if (IS_ERR(addr)) {
  628. ret = -EFAULT;
  629. goto err;
  630. }
  631. }
  632. cmdlist->data[reg_pos + 1] = *addr;
  633. buf_info->reg_types[i] = reg_type;
  634. buf_info->handles[reg_type] = handle;
  635. }
  636. return 0;
  637. err:
  638. buf_info->map_nr = i;
  639. return ret;
  640. }
  641. static void g2d_unmap_cmdlist_gem(struct g2d_data *g2d,
  642. struct g2d_cmdlist_node *node,
  643. struct drm_file *filp)
  644. {
  645. struct exynos_drm_subdrv *subdrv = &g2d->subdrv;
  646. struct g2d_buf_info *buf_info = &node->buf_info;
  647. int i;
  648. for (i = 0; i < buf_info->map_nr; i++) {
  649. struct g2d_buf_desc *buf_desc;
  650. enum g2d_reg_type reg_type;
  651. unsigned long handle;
  652. reg_type = buf_info->reg_types[i];
  653. buf_desc = &buf_info->descs[reg_type];
  654. handle = buf_info->handles[reg_type];
  655. if (buf_info->types[reg_type] == BUF_TYPE_GEM)
  656. exynos_drm_gem_put_dma_addr(subdrv->drm_dev, handle,
  657. filp);
  658. else
  659. g2d_userptr_put_dma_addr(subdrv->drm_dev, handle,
  660. false);
  661. buf_info->reg_types[i] = REG_TYPE_NONE;
  662. buf_info->handles[reg_type] = 0;
  663. buf_info->types[reg_type] = 0;
  664. memset(buf_desc, 0x00, sizeof(*buf_desc));
  665. }
  666. buf_info->map_nr = 0;
  667. }
  668. static void g2d_dma_start(struct g2d_data *g2d,
  669. struct g2d_runqueue_node *runqueue_node)
  670. {
  671. struct g2d_cmdlist_node *node =
  672. list_first_entry(&runqueue_node->run_cmdlist,
  673. struct g2d_cmdlist_node, list);
  674. int ret;
  675. ret = pm_runtime_get_sync(g2d->dev);
  676. if (ret < 0)
  677. return;
  678. writel_relaxed(node->dma_addr, g2d->regs + G2D_DMA_SFR_BASE_ADDR);
  679. writel_relaxed(G2D_DMA_START, g2d->regs + G2D_DMA_COMMAND);
  680. }
  681. static struct g2d_runqueue_node *g2d_get_runqueue_node(struct g2d_data *g2d)
  682. {
  683. struct g2d_runqueue_node *runqueue_node;
  684. if (list_empty(&g2d->runqueue))
  685. return NULL;
  686. runqueue_node = list_first_entry(&g2d->runqueue,
  687. struct g2d_runqueue_node, list);
  688. list_del_init(&runqueue_node->list);
  689. return runqueue_node;
  690. }
  691. static void g2d_free_runqueue_node(struct g2d_data *g2d,
  692. struct g2d_runqueue_node *runqueue_node)
  693. {
  694. struct g2d_cmdlist_node *node;
  695. if (!runqueue_node)
  696. return;
  697. mutex_lock(&g2d->cmdlist_mutex);
  698. /*
  699. * commands in run_cmdlist have been completed so unmap all gem
  700. * objects in each command node so that they are unreferenced.
  701. */
  702. list_for_each_entry(node, &runqueue_node->run_cmdlist, list)
  703. g2d_unmap_cmdlist_gem(g2d, node, runqueue_node->filp);
  704. list_splice_tail_init(&runqueue_node->run_cmdlist, &g2d->free_cmdlist);
  705. mutex_unlock(&g2d->cmdlist_mutex);
  706. kmem_cache_free(g2d->runqueue_slab, runqueue_node);
  707. }
  708. static void g2d_exec_runqueue(struct g2d_data *g2d)
  709. {
  710. g2d->runqueue_node = g2d_get_runqueue_node(g2d);
  711. if (g2d->runqueue_node)
  712. g2d_dma_start(g2d, g2d->runqueue_node);
  713. }
  714. static void g2d_runqueue_worker(struct work_struct *work)
  715. {
  716. struct g2d_data *g2d = container_of(work, struct g2d_data,
  717. runqueue_work);
  718. mutex_lock(&g2d->runqueue_mutex);
  719. pm_runtime_put_sync(g2d->dev);
  720. complete(&g2d->runqueue_node->complete);
  721. if (g2d->runqueue_node->async)
  722. g2d_free_runqueue_node(g2d, g2d->runqueue_node);
  723. if (g2d->suspended)
  724. g2d->runqueue_node = NULL;
  725. else
  726. g2d_exec_runqueue(g2d);
  727. mutex_unlock(&g2d->runqueue_mutex);
  728. }
  729. static void g2d_finish_event(struct g2d_data *g2d, u32 cmdlist_no)
  730. {
  731. struct drm_device *drm_dev = g2d->subdrv.drm_dev;
  732. struct g2d_runqueue_node *runqueue_node = g2d->runqueue_node;
  733. struct drm_exynos_pending_g2d_event *e;
  734. struct timeval now;
  735. unsigned long flags;
  736. if (list_empty(&runqueue_node->event_list))
  737. return;
  738. e = list_first_entry(&runqueue_node->event_list,
  739. struct drm_exynos_pending_g2d_event, base.link);
  740. do_gettimeofday(&now);
  741. e->event.tv_sec = now.tv_sec;
  742. e->event.tv_usec = now.tv_usec;
  743. e->event.cmdlist_no = cmdlist_no;
  744. spin_lock_irqsave(&drm_dev->event_lock, flags);
  745. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  746. wake_up_interruptible(&e->base.file_priv->event_wait);
  747. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  748. }
  749. static irqreturn_t g2d_irq_handler(int irq, void *dev_id)
  750. {
  751. struct g2d_data *g2d = dev_id;
  752. u32 pending;
  753. pending = readl_relaxed(g2d->regs + G2D_INTC_PEND);
  754. if (pending)
  755. writel_relaxed(pending, g2d->regs + G2D_INTC_PEND);
  756. if (pending & G2D_INTP_GCMD_FIN) {
  757. u32 cmdlist_no = readl_relaxed(g2d->regs + G2D_DMA_STATUS);
  758. cmdlist_no = (cmdlist_no & G2D_DMA_LIST_DONE_COUNT) >>
  759. G2D_DMA_LIST_DONE_COUNT_OFFSET;
  760. g2d_finish_event(g2d, cmdlist_no);
  761. writel_relaxed(0, g2d->regs + G2D_DMA_HOLD_CMD);
  762. if (!(pending & G2D_INTP_ACMD_FIN)) {
  763. writel_relaxed(G2D_DMA_CONTINUE,
  764. g2d->regs + G2D_DMA_COMMAND);
  765. }
  766. }
  767. if (pending & G2D_INTP_ACMD_FIN)
  768. queue_work(g2d->g2d_workq, &g2d->runqueue_work);
  769. return IRQ_HANDLED;
  770. }
  771. static int g2d_check_reg_offset(struct device *dev,
  772. struct g2d_cmdlist_node *node,
  773. int nr, bool for_addr)
  774. {
  775. struct g2d_cmdlist *cmdlist = node->cmdlist;
  776. int reg_offset;
  777. int index;
  778. int i;
  779. for (i = 0; i < nr; i++) {
  780. struct g2d_buf_info *buf_info = &node->buf_info;
  781. struct g2d_buf_desc *buf_desc;
  782. enum g2d_reg_type reg_type;
  783. unsigned long value;
  784. index = cmdlist->last - 2 * (i + 1);
  785. reg_offset = cmdlist->data[index] & ~0xfffff000;
  786. if (reg_offset < G2D_VALID_START || reg_offset > G2D_VALID_END)
  787. goto err;
  788. if (reg_offset % 4)
  789. goto err;
  790. switch (reg_offset) {
  791. case G2D_SRC_BASE_ADDR:
  792. case G2D_SRC_PLANE2_BASE_ADDR:
  793. case G2D_DST_BASE_ADDR:
  794. case G2D_DST_PLANE2_BASE_ADDR:
  795. case G2D_PAT_BASE_ADDR:
  796. case G2D_MSK_BASE_ADDR:
  797. if (!for_addr)
  798. goto err;
  799. reg_type = g2d_get_reg_type(reg_offset);
  800. /* check userptr buffer type. */
  801. if ((cmdlist->data[index] & ~0x7fffffff) >> 31) {
  802. buf_info->types[reg_type] = BUF_TYPE_USERPTR;
  803. cmdlist->data[index] &= ~G2D_BUF_USERPTR;
  804. } else
  805. buf_info->types[reg_type] = BUF_TYPE_GEM;
  806. break;
  807. case G2D_SRC_STRIDE_REG:
  808. case G2D_DST_STRIDE_REG:
  809. if (for_addr)
  810. goto err;
  811. reg_type = g2d_get_reg_type(reg_offset);
  812. buf_desc = &buf_info->descs[reg_type];
  813. buf_desc->stride = cmdlist->data[index + 1];
  814. break;
  815. case G2D_SRC_COLOR_MODE:
  816. case G2D_DST_COLOR_MODE:
  817. if (for_addr)
  818. goto err;
  819. reg_type = g2d_get_reg_type(reg_offset);
  820. buf_desc = &buf_info->descs[reg_type];
  821. value = cmdlist->data[index + 1];
  822. buf_desc->format = value & 0xf;
  823. break;
  824. case G2D_SRC_LEFT_TOP:
  825. case G2D_DST_LEFT_TOP:
  826. if (for_addr)
  827. goto err;
  828. reg_type = g2d_get_reg_type(reg_offset);
  829. buf_desc = &buf_info->descs[reg_type];
  830. value = cmdlist->data[index + 1];
  831. buf_desc->left_x = value & 0x1fff;
  832. buf_desc->top_y = (value & 0x1fff0000) >> 16;
  833. break;
  834. case G2D_SRC_RIGHT_BOTTOM:
  835. case G2D_DST_RIGHT_BOTTOM:
  836. if (for_addr)
  837. goto err;
  838. reg_type = g2d_get_reg_type(reg_offset);
  839. buf_desc = &buf_info->descs[reg_type];
  840. value = cmdlist->data[index + 1];
  841. buf_desc->right_x = value & 0x1fff;
  842. buf_desc->bottom_y = (value & 0x1fff0000) >> 16;
  843. break;
  844. default:
  845. if (for_addr)
  846. goto err;
  847. break;
  848. }
  849. }
  850. return 0;
  851. err:
  852. dev_err(dev, "Bad register offset: 0x%lx\n", cmdlist->data[index]);
  853. return -EINVAL;
  854. }
  855. /* ioctl functions */
  856. int exynos_g2d_get_ver_ioctl(struct drm_device *drm_dev, void *data,
  857. struct drm_file *file)
  858. {
  859. struct drm_exynos_file_private *file_priv = file->driver_priv;
  860. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  861. struct device *dev;
  862. struct g2d_data *g2d;
  863. struct drm_exynos_g2d_get_ver *ver = data;
  864. if (!g2d_priv)
  865. return -ENODEV;
  866. dev = g2d_priv->dev;
  867. if (!dev)
  868. return -ENODEV;
  869. g2d = dev_get_drvdata(dev);
  870. if (!g2d)
  871. return -EFAULT;
  872. ver->major = G2D_HW_MAJOR_VER;
  873. ver->minor = G2D_HW_MINOR_VER;
  874. return 0;
  875. }
  876. int exynos_g2d_set_cmdlist_ioctl(struct drm_device *drm_dev, void *data,
  877. struct drm_file *file)
  878. {
  879. struct drm_exynos_file_private *file_priv = file->driver_priv;
  880. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  881. struct device *dev;
  882. struct g2d_data *g2d;
  883. struct drm_exynos_g2d_set_cmdlist *req = data;
  884. struct drm_exynos_g2d_cmd *cmd;
  885. struct drm_exynos_pending_g2d_event *e;
  886. struct g2d_cmdlist_node *node;
  887. struct g2d_cmdlist *cmdlist;
  888. unsigned long flags;
  889. int size;
  890. int ret;
  891. if (!g2d_priv)
  892. return -ENODEV;
  893. dev = g2d_priv->dev;
  894. if (!dev)
  895. return -ENODEV;
  896. g2d = dev_get_drvdata(dev);
  897. if (!g2d)
  898. return -EFAULT;
  899. node = g2d_get_cmdlist(g2d);
  900. if (!node)
  901. return -ENOMEM;
  902. node->event = NULL;
  903. if (req->event_type != G2D_EVENT_NOT) {
  904. spin_lock_irqsave(&drm_dev->event_lock, flags);
  905. if (file->event_space < sizeof(e->event)) {
  906. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  907. ret = -ENOMEM;
  908. goto err;
  909. }
  910. file->event_space -= sizeof(e->event);
  911. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  912. e = kzalloc(sizeof(*node->event), GFP_KERNEL);
  913. if (!e) {
  914. spin_lock_irqsave(&drm_dev->event_lock, flags);
  915. file->event_space += sizeof(e->event);
  916. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  917. ret = -ENOMEM;
  918. goto err;
  919. }
  920. e->event.base.type = DRM_EXYNOS_G2D_EVENT;
  921. e->event.base.length = sizeof(e->event);
  922. e->event.user_data = req->user_data;
  923. e->base.event = &e->event.base;
  924. e->base.file_priv = file;
  925. e->base.destroy = (void (*) (struct drm_pending_event *)) kfree;
  926. node->event = e;
  927. }
  928. cmdlist = node->cmdlist;
  929. cmdlist->last = 0;
  930. /*
  931. * If don't clear SFR registers, the cmdlist is affected by register
  932. * values of previous cmdlist. G2D hw executes SFR clear command and
  933. * a next command at the same time then the next command is ignored and
  934. * is executed rightly from next next command, so needs a dummy command
  935. * to next command of SFR clear command.
  936. */
  937. cmdlist->data[cmdlist->last++] = G2D_SOFT_RESET;
  938. cmdlist->data[cmdlist->last++] = G2D_SFRCLEAR;
  939. cmdlist->data[cmdlist->last++] = G2D_SRC_BASE_ADDR;
  940. cmdlist->data[cmdlist->last++] = 0;
  941. /*
  942. * 'LIST_HOLD' command should be set to the DMA_HOLD_CMD_REG
  943. * and GCF bit should be set to INTEN register if user wants
  944. * G2D interrupt event once current command list execution is
  945. * finished.
  946. * Otherwise only ACF bit should be set to INTEN register so
  947. * that one interrupt is occurred after all command lists
  948. * have been completed.
  949. */
  950. if (node->event) {
  951. cmdlist->data[cmdlist->last++] = G2D_INTEN;
  952. cmdlist->data[cmdlist->last++] = G2D_INTEN_ACF | G2D_INTEN_GCF;
  953. cmdlist->data[cmdlist->last++] = G2D_DMA_HOLD_CMD;
  954. cmdlist->data[cmdlist->last++] = G2D_LIST_HOLD;
  955. } else {
  956. cmdlist->data[cmdlist->last++] = G2D_INTEN;
  957. cmdlist->data[cmdlist->last++] = G2D_INTEN_ACF;
  958. }
  959. /* Check size of cmdlist: last 2 is about G2D_BITBLT_START */
  960. size = cmdlist->last + req->cmd_nr * 2 + req->cmd_buf_nr * 2 + 2;
  961. if (size > G2D_CMDLIST_DATA_NUM) {
  962. dev_err(dev, "cmdlist size is too big\n");
  963. ret = -EINVAL;
  964. goto err_free_event;
  965. }
  966. cmd = (struct drm_exynos_g2d_cmd *)(uint32_t)req->cmd;
  967. if (copy_from_user(cmdlist->data + cmdlist->last,
  968. (void __user *)cmd,
  969. sizeof(*cmd) * req->cmd_nr)) {
  970. ret = -EFAULT;
  971. goto err_free_event;
  972. }
  973. cmdlist->last += req->cmd_nr * 2;
  974. ret = g2d_check_reg_offset(dev, node, req->cmd_nr, false);
  975. if (ret < 0)
  976. goto err_free_event;
  977. node->buf_info.map_nr = req->cmd_buf_nr;
  978. if (req->cmd_buf_nr) {
  979. struct drm_exynos_g2d_cmd *cmd_buf;
  980. cmd_buf = (struct drm_exynos_g2d_cmd *)(uint32_t)req->cmd_buf;
  981. if (copy_from_user(cmdlist->data + cmdlist->last,
  982. (void __user *)cmd_buf,
  983. sizeof(*cmd_buf) * req->cmd_buf_nr)) {
  984. ret = -EFAULT;
  985. goto err_free_event;
  986. }
  987. cmdlist->last += req->cmd_buf_nr * 2;
  988. ret = g2d_check_reg_offset(dev, node, req->cmd_buf_nr, true);
  989. if (ret < 0)
  990. goto err_free_event;
  991. ret = g2d_map_cmdlist_gem(g2d, node, drm_dev, file);
  992. if (ret < 0)
  993. goto err_unmap;
  994. }
  995. cmdlist->data[cmdlist->last++] = G2D_BITBLT_START;
  996. cmdlist->data[cmdlist->last++] = G2D_START_BITBLT;
  997. /* head */
  998. cmdlist->head = cmdlist->last / 2;
  999. /* tail */
  1000. cmdlist->data[cmdlist->last] = 0;
  1001. g2d_add_cmdlist_to_inuse(g2d_priv, node);
  1002. return 0;
  1003. err_unmap:
  1004. g2d_unmap_cmdlist_gem(g2d, node, file);
  1005. err_free_event:
  1006. if (node->event) {
  1007. spin_lock_irqsave(&drm_dev->event_lock, flags);
  1008. file->event_space += sizeof(e->event);
  1009. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  1010. kfree(node->event);
  1011. }
  1012. err:
  1013. g2d_put_cmdlist(g2d, node);
  1014. return ret;
  1015. }
  1016. int exynos_g2d_exec_ioctl(struct drm_device *drm_dev, void *data,
  1017. struct drm_file *file)
  1018. {
  1019. struct drm_exynos_file_private *file_priv = file->driver_priv;
  1020. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  1021. struct device *dev;
  1022. struct g2d_data *g2d;
  1023. struct drm_exynos_g2d_exec *req = data;
  1024. struct g2d_runqueue_node *runqueue_node;
  1025. struct list_head *run_cmdlist;
  1026. struct list_head *event_list;
  1027. if (!g2d_priv)
  1028. return -ENODEV;
  1029. dev = g2d_priv->dev;
  1030. if (!dev)
  1031. return -ENODEV;
  1032. g2d = dev_get_drvdata(dev);
  1033. if (!g2d)
  1034. return -EFAULT;
  1035. runqueue_node = kmem_cache_alloc(g2d->runqueue_slab, GFP_KERNEL);
  1036. if (!runqueue_node) {
  1037. dev_err(dev, "failed to allocate memory\n");
  1038. return -ENOMEM;
  1039. }
  1040. run_cmdlist = &runqueue_node->run_cmdlist;
  1041. event_list = &runqueue_node->event_list;
  1042. INIT_LIST_HEAD(run_cmdlist);
  1043. INIT_LIST_HEAD(event_list);
  1044. init_completion(&runqueue_node->complete);
  1045. runqueue_node->async = req->async;
  1046. list_splice_init(&g2d_priv->inuse_cmdlist, run_cmdlist);
  1047. list_splice_init(&g2d_priv->event_list, event_list);
  1048. if (list_empty(run_cmdlist)) {
  1049. dev_err(dev, "there is no inuse cmdlist\n");
  1050. kmem_cache_free(g2d->runqueue_slab, runqueue_node);
  1051. return -EPERM;
  1052. }
  1053. mutex_lock(&g2d->runqueue_mutex);
  1054. runqueue_node->pid = current->pid;
  1055. runqueue_node->filp = file;
  1056. list_add_tail(&runqueue_node->list, &g2d->runqueue);
  1057. if (!g2d->runqueue_node)
  1058. g2d_exec_runqueue(g2d);
  1059. mutex_unlock(&g2d->runqueue_mutex);
  1060. if (runqueue_node->async)
  1061. goto out;
  1062. wait_for_completion(&runqueue_node->complete);
  1063. g2d_free_runqueue_node(g2d, runqueue_node);
  1064. out:
  1065. return 0;
  1066. }
  1067. static int g2d_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  1068. {
  1069. struct g2d_data *g2d;
  1070. int ret;
  1071. g2d = dev_get_drvdata(dev);
  1072. if (!g2d)
  1073. return -EFAULT;
  1074. /* allocate dma-aware cmdlist buffer. */
  1075. ret = g2d_init_cmdlist(g2d);
  1076. if (ret < 0) {
  1077. dev_err(dev, "cmdlist init failed\n");
  1078. return ret;
  1079. }
  1080. ret = drm_iommu_attach_device(drm_dev, dev);
  1081. if (ret < 0) {
  1082. dev_err(dev, "failed to enable iommu.\n");
  1083. g2d_fini_cmdlist(g2d);
  1084. }
  1085. return ret;
  1086. }
  1087. static void g2d_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  1088. {
  1089. drm_iommu_detach_device(drm_dev, dev);
  1090. }
  1091. static int g2d_open(struct drm_device *drm_dev, struct device *dev,
  1092. struct drm_file *file)
  1093. {
  1094. struct drm_exynos_file_private *file_priv = file->driver_priv;
  1095. struct exynos_drm_g2d_private *g2d_priv;
  1096. g2d_priv = kzalloc(sizeof(*g2d_priv), GFP_KERNEL);
  1097. if (!g2d_priv)
  1098. return -ENOMEM;
  1099. g2d_priv->dev = dev;
  1100. file_priv->g2d_priv = g2d_priv;
  1101. INIT_LIST_HEAD(&g2d_priv->inuse_cmdlist);
  1102. INIT_LIST_HEAD(&g2d_priv->event_list);
  1103. INIT_LIST_HEAD(&g2d_priv->userptr_list);
  1104. return 0;
  1105. }
  1106. static void g2d_close(struct drm_device *drm_dev, struct device *dev,
  1107. struct drm_file *file)
  1108. {
  1109. struct drm_exynos_file_private *file_priv = file->driver_priv;
  1110. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  1111. struct g2d_data *g2d;
  1112. struct g2d_cmdlist_node *node, *n;
  1113. if (!dev)
  1114. return;
  1115. g2d = dev_get_drvdata(dev);
  1116. if (!g2d)
  1117. return;
  1118. mutex_lock(&g2d->cmdlist_mutex);
  1119. list_for_each_entry_safe(node, n, &g2d_priv->inuse_cmdlist, list) {
  1120. /*
  1121. * unmap all gem objects not completed.
  1122. *
  1123. * P.S. if current process was terminated forcely then
  1124. * there may be some commands in inuse_cmdlist so unmap
  1125. * them.
  1126. */
  1127. g2d_unmap_cmdlist_gem(g2d, node, file);
  1128. list_move_tail(&node->list, &g2d->free_cmdlist);
  1129. }
  1130. mutex_unlock(&g2d->cmdlist_mutex);
  1131. /* release all g2d_userptr in pool. */
  1132. g2d_userptr_free_all(drm_dev, g2d, file);
  1133. kfree(file_priv->g2d_priv);
  1134. }
  1135. static int g2d_probe(struct platform_device *pdev)
  1136. {
  1137. struct device *dev = &pdev->dev;
  1138. struct resource *res;
  1139. struct g2d_data *g2d;
  1140. struct exynos_drm_subdrv *subdrv;
  1141. int ret;
  1142. g2d = devm_kzalloc(dev, sizeof(*g2d), GFP_KERNEL);
  1143. if (!g2d)
  1144. return -ENOMEM;
  1145. g2d->runqueue_slab = kmem_cache_create("g2d_runqueue_slab",
  1146. sizeof(struct g2d_runqueue_node), 0, 0, NULL);
  1147. if (!g2d->runqueue_slab)
  1148. return -ENOMEM;
  1149. g2d->dev = dev;
  1150. g2d->g2d_workq = create_singlethread_workqueue("g2d");
  1151. if (!g2d->g2d_workq) {
  1152. dev_err(dev, "failed to create workqueue\n");
  1153. ret = -EINVAL;
  1154. goto err_destroy_slab;
  1155. }
  1156. INIT_WORK(&g2d->runqueue_work, g2d_runqueue_worker);
  1157. INIT_LIST_HEAD(&g2d->free_cmdlist);
  1158. INIT_LIST_HEAD(&g2d->runqueue);
  1159. mutex_init(&g2d->cmdlist_mutex);
  1160. mutex_init(&g2d->runqueue_mutex);
  1161. g2d->gate_clk = devm_clk_get(dev, "fimg2d");
  1162. if (IS_ERR(g2d->gate_clk)) {
  1163. dev_err(dev, "failed to get gate clock\n");
  1164. ret = PTR_ERR(g2d->gate_clk);
  1165. goto err_destroy_workqueue;
  1166. }
  1167. pm_runtime_enable(dev);
  1168. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1169. g2d->regs = devm_ioremap_resource(dev, res);
  1170. if (IS_ERR(g2d->regs)) {
  1171. ret = PTR_ERR(g2d->regs);
  1172. goto err_put_clk;
  1173. }
  1174. g2d->irq = platform_get_irq(pdev, 0);
  1175. if (g2d->irq < 0) {
  1176. dev_err(dev, "failed to get irq\n");
  1177. ret = g2d->irq;
  1178. goto err_put_clk;
  1179. }
  1180. ret = devm_request_irq(dev, g2d->irq, g2d_irq_handler, 0,
  1181. "drm_g2d", g2d);
  1182. if (ret < 0) {
  1183. dev_err(dev, "irq request failed\n");
  1184. goto err_put_clk;
  1185. }
  1186. g2d->max_pool = MAX_POOL;
  1187. platform_set_drvdata(pdev, g2d);
  1188. subdrv = &g2d->subdrv;
  1189. subdrv->dev = dev;
  1190. subdrv->probe = g2d_subdrv_probe;
  1191. subdrv->remove = g2d_subdrv_remove;
  1192. subdrv->open = g2d_open;
  1193. subdrv->close = g2d_close;
  1194. ret = exynos_drm_subdrv_register(subdrv);
  1195. if (ret < 0) {
  1196. dev_err(dev, "failed to register drm g2d device\n");
  1197. goto err_put_clk;
  1198. }
  1199. dev_info(dev, "The exynos g2d(ver %d.%d) successfully probed\n",
  1200. G2D_HW_MAJOR_VER, G2D_HW_MINOR_VER);
  1201. return 0;
  1202. err_put_clk:
  1203. pm_runtime_disable(dev);
  1204. err_destroy_workqueue:
  1205. destroy_workqueue(g2d->g2d_workq);
  1206. err_destroy_slab:
  1207. kmem_cache_destroy(g2d->runqueue_slab);
  1208. return ret;
  1209. }
  1210. static int g2d_remove(struct platform_device *pdev)
  1211. {
  1212. struct g2d_data *g2d = platform_get_drvdata(pdev);
  1213. cancel_work_sync(&g2d->runqueue_work);
  1214. exynos_drm_subdrv_unregister(&g2d->subdrv);
  1215. while (g2d->runqueue_node) {
  1216. g2d_free_runqueue_node(g2d, g2d->runqueue_node);
  1217. g2d->runqueue_node = g2d_get_runqueue_node(g2d);
  1218. }
  1219. pm_runtime_disable(&pdev->dev);
  1220. g2d_fini_cmdlist(g2d);
  1221. destroy_workqueue(g2d->g2d_workq);
  1222. kmem_cache_destroy(g2d->runqueue_slab);
  1223. return 0;
  1224. }
  1225. #ifdef CONFIG_PM_SLEEP
  1226. static int g2d_suspend(struct device *dev)
  1227. {
  1228. struct g2d_data *g2d = dev_get_drvdata(dev);
  1229. mutex_lock(&g2d->runqueue_mutex);
  1230. g2d->suspended = true;
  1231. mutex_unlock(&g2d->runqueue_mutex);
  1232. while (g2d->runqueue_node)
  1233. /* FIXME: good range? */
  1234. usleep_range(500, 1000);
  1235. flush_work(&g2d->runqueue_work);
  1236. return 0;
  1237. }
  1238. static int g2d_resume(struct device *dev)
  1239. {
  1240. struct g2d_data *g2d = dev_get_drvdata(dev);
  1241. g2d->suspended = false;
  1242. g2d_exec_runqueue(g2d);
  1243. return 0;
  1244. }
  1245. #endif
  1246. #ifdef CONFIG_PM
  1247. static int g2d_runtime_suspend(struct device *dev)
  1248. {
  1249. struct g2d_data *g2d = dev_get_drvdata(dev);
  1250. clk_disable_unprepare(g2d->gate_clk);
  1251. return 0;
  1252. }
  1253. static int g2d_runtime_resume(struct device *dev)
  1254. {
  1255. struct g2d_data *g2d = dev_get_drvdata(dev);
  1256. int ret;
  1257. ret = clk_prepare_enable(g2d->gate_clk);
  1258. if (ret < 0)
  1259. dev_warn(dev, "failed to enable clock.\n");
  1260. return ret;
  1261. }
  1262. #endif
  1263. static const struct dev_pm_ops g2d_pm_ops = {
  1264. SET_SYSTEM_SLEEP_PM_OPS(g2d_suspend, g2d_resume)
  1265. SET_RUNTIME_PM_OPS(g2d_runtime_suspend, g2d_runtime_resume, NULL)
  1266. };
  1267. static const struct of_device_id exynos_g2d_match[] = {
  1268. { .compatible = "samsung,exynos5250-g2d" },
  1269. { .compatible = "samsung,exynos4212-g2d" },
  1270. {},
  1271. };
  1272. MODULE_DEVICE_TABLE(of, exynos_g2d_match);
  1273. struct platform_driver g2d_driver = {
  1274. .probe = g2d_probe,
  1275. .remove = g2d_remove,
  1276. .driver = {
  1277. .name = "s5p-g2d",
  1278. .owner = THIS_MODULE,
  1279. .pm = &g2d_pm_ops,
  1280. .of_match_table = exynos_g2d_match,
  1281. },
  1282. };