dce_v10_0.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 golden_settings_fiji_a10[] =
  120. {
  121. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  122. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  123. mmFBC_MISC, 0x1f311fff, 0x12300000,
  124. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  125. };
  126. static const u32 fiji_mgcg_cgcg_init[] =
  127. {
  128. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  129. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  130. };
  131. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  132. {
  133. switch (adev->asic_type) {
  134. case CHIP_FIJI:
  135. amdgpu_program_register_sequence(adev,
  136. fiji_mgcg_cgcg_init,
  137. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  138. amdgpu_program_register_sequence(adev,
  139. golden_settings_fiji_a10,
  140. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  141. break;
  142. case CHIP_TONGA:
  143. amdgpu_program_register_sequence(adev,
  144. tonga_mgcg_cgcg_init,
  145. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_tonga_a11,
  148. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  155. u32 block_offset, u32 reg)
  156. {
  157. unsigned long flags;
  158. u32 r;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. return r;
  164. }
  165. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  166. u32 block_offset, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  170. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  172. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  173. }
  174. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  177. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  178. return true;
  179. else
  180. return false;
  181. }
  182. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  183. {
  184. u32 pos1, pos2;
  185. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  186. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  187. if (pos1 != pos2)
  188. return true;
  189. else
  190. return false;
  191. }
  192. /**
  193. * dce_v10_0_vblank_wait - vblank wait asic callback.
  194. *
  195. * @adev: amdgpu_device pointer
  196. * @crtc: crtc to wait for vblank on
  197. *
  198. * Wait for vblank on the requested crtc (evergreen+).
  199. */
  200. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  201. {
  202. unsigned i = 0;
  203. if (crtc >= adev->mode_info.num_crtc)
  204. return;
  205. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  206. return;
  207. /* depending on when we hit vblank, we may be close to active; if so,
  208. * wait for another frame.
  209. */
  210. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  211. if (i++ % 100 == 0) {
  212. if (!dce_v10_0_is_counter_moving(adev, crtc))
  213. break;
  214. }
  215. }
  216. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  217. if (i++ % 100 == 0) {
  218. if (!dce_v10_0_is_counter_moving(adev, crtc))
  219. break;
  220. }
  221. }
  222. }
  223. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  224. {
  225. if (crtc >= adev->mode_info.num_crtc)
  226. return 0;
  227. else
  228. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  229. }
  230. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  231. {
  232. unsigned i;
  233. /* Enable pflip interrupts */
  234. for (i = 0; i < adev->mode_info.num_crtc; i++)
  235. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  236. }
  237. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  238. {
  239. unsigned i;
  240. /* Disable pflip interrupts */
  241. for (i = 0; i < adev->mode_info.num_crtc; i++)
  242. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  243. }
  244. /**
  245. * dce_v10_0_page_flip - pageflip callback.
  246. *
  247. * @adev: amdgpu_device pointer
  248. * @crtc_id: crtc to cleanup pageflip on
  249. * @crtc_base: new address of the crtc (GPU MC address)
  250. *
  251. * Does the actual pageflip (evergreen+).
  252. * During vblank we take the crtc lock and wait for the update_pending
  253. * bit to go high, when it does, we release the lock, and allow the
  254. * double buffered update to take place.
  255. * Returns the current update pending status.
  256. */
  257. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  258. int crtc_id, u64 crtc_base)
  259. {
  260. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  261. u32 tmp = RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset);
  262. int i;
  263. /* Lock the graphics update lock */
  264. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  265. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  266. /* update the scanout addresses */
  267. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  268. upper_32_bits(crtc_base));
  269. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  270. lower_32_bits(crtc_base));
  271. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  272. upper_32_bits(crtc_base));
  273. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  274. lower_32_bits(crtc_base));
  275. /* Wait for update_pending to go high. */
  276. for (i = 0; i < adev->usec_timeout; i++) {
  277. if (RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset) &
  278. GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK)
  279. break;
  280. udelay(1);
  281. }
  282. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  283. /* Unlock the lock, so double-buffering can take place inside vblank */
  284. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  285. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  286. }
  287. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  288. u32 *vbl, u32 *position)
  289. {
  290. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  291. return -EINVAL;
  292. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  293. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  294. return 0;
  295. }
  296. /**
  297. * dce_v10_0_hpd_sense - hpd sense callback.
  298. *
  299. * @adev: amdgpu_device pointer
  300. * @hpd: hpd (hotplug detect) pin
  301. *
  302. * Checks if a digital monitor is connected (evergreen+).
  303. * Returns true if connected, false if not connected.
  304. */
  305. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  306. enum amdgpu_hpd_id hpd)
  307. {
  308. int idx;
  309. bool connected = false;
  310. switch (hpd) {
  311. case AMDGPU_HPD_1:
  312. idx = 0;
  313. break;
  314. case AMDGPU_HPD_2:
  315. idx = 1;
  316. break;
  317. case AMDGPU_HPD_3:
  318. idx = 2;
  319. break;
  320. case AMDGPU_HPD_4:
  321. idx = 3;
  322. break;
  323. case AMDGPU_HPD_5:
  324. idx = 4;
  325. break;
  326. case AMDGPU_HPD_6:
  327. idx = 5;
  328. break;
  329. default:
  330. return connected;
  331. }
  332. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  333. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  334. connected = true;
  335. return connected;
  336. }
  337. /**
  338. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  339. *
  340. * @adev: amdgpu_device pointer
  341. * @hpd: hpd (hotplug detect) pin
  342. *
  343. * Set the polarity of the hpd pin (evergreen+).
  344. */
  345. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  346. enum amdgpu_hpd_id hpd)
  347. {
  348. u32 tmp;
  349. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  350. int idx;
  351. switch (hpd) {
  352. case AMDGPU_HPD_1:
  353. idx = 0;
  354. break;
  355. case AMDGPU_HPD_2:
  356. idx = 1;
  357. break;
  358. case AMDGPU_HPD_3:
  359. idx = 2;
  360. break;
  361. case AMDGPU_HPD_4:
  362. idx = 3;
  363. break;
  364. case AMDGPU_HPD_5:
  365. idx = 4;
  366. break;
  367. case AMDGPU_HPD_6:
  368. idx = 5;
  369. break;
  370. default:
  371. return;
  372. }
  373. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  374. if (connected)
  375. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  376. else
  377. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  378. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  379. }
  380. /**
  381. * dce_v10_0_hpd_init - hpd setup callback.
  382. *
  383. * @adev: amdgpu_device pointer
  384. *
  385. * Setup the hpd pins used by the card (evergreen+).
  386. * Enable the pin, set the polarity, and enable the hpd interrupts.
  387. */
  388. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  389. {
  390. struct drm_device *dev = adev->ddev;
  391. struct drm_connector *connector;
  392. u32 tmp;
  393. int idx;
  394. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  395. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  396. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  397. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  398. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  399. * aux dp channel on imac and help (but not completely fix)
  400. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  401. * also avoid interrupt storms during dpms.
  402. */
  403. continue;
  404. }
  405. switch (amdgpu_connector->hpd.hpd) {
  406. case AMDGPU_HPD_1:
  407. idx = 0;
  408. break;
  409. case AMDGPU_HPD_2:
  410. idx = 1;
  411. break;
  412. case AMDGPU_HPD_3:
  413. idx = 2;
  414. break;
  415. case AMDGPU_HPD_4:
  416. idx = 3;
  417. break;
  418. case AMDGPU_HPD_5:
  419. idx = 4;
  420. break;
  421. case AMDGPU_HPD_6:
  422. idx = 5;
  423. break;
  424. default:
  425. continue;
  426. }
  427. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  428. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  429. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  430. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  431. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  432. DC_HPD_CONNECT_INT_DELAY,
  433. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  434. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  435. DC_HPD_DISCONNECT_INT_DELAY,
  436. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  437. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  438. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  439. amdgpu_irq_get(adev, &adev->hpd_irq,
  440. amdgpu_connector->hpd.hpd);
  441. }
  442. }
  443. /**
  444. * dce_v10_0_hpd_fini - hpd tear down callback.
  445. *
  446. * @adev: amdgpu_device pointer
  447. *
  448. * Tear down the hpd pins used by the card (evergreen+).
  449. * Disable the hpd interrupts.
  450. */
  451. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  452. {
  453. struct drm_device *dev = adev->ddev;
  454. struct drm_connector *connector;
  455. u32 tmp;
  456. int idx;
  457. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  458. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  459. switch (amdgpu_connector->hpd.hpd) {
  460. case AMDGPU_HPD_1:
  461. idx = 0;
  462. break;
  463. case AMDGPU_HPD_2:
  464. idx = 1;
  465. break;
  466. case AMDGPU_HPD_3:
  467. idx = 2;
  468. break;
  469. case AMDGPU_HPD_4:
  470. idx = 3;
  471. break;
  472. case AMDGPU_HPD_5:
  473. idx = 4;
  474. break;
  475. case AMDGPU_HPD_6:
  476. idx = 5;
  477. break;
  478. default:
  479. continue;
  480. }
  481. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  482. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  483. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  484. amdgpu_irq_put(adev, &adev->hpd_irq,
  485. amdgpu_connector->hpd.hpd);
  486. }
  487. }
  488. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  489. {
  490. return mmDC_GPIO_HPD_A;
  491. }
  492. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  493. {
  494. u32 crtc_hung = 0;
  495. u32 crtc_status[6];
  496. u32 i, j, tmp;
  497. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  498. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  499. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  500. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  501. crtc_hung |= (1 << i);
  502. }
  503. }
  504. for (j = 0; j < 10; j++) {
  505. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  506. if (crtc_hung & (1 << i)) {
  507. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  508. if (tmp != crtc_status[i])
  509. crtc_hung &= ~(1 << i);
  510. }
  511. }
  512. if (crtc_hung == 0)
  513. return false;
  514. udelay(100);
  515. }
  516. return true;
  517. }
  518. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  519. struct amdgpu_mode_mc_save *save)
  520. {
  521. u32 crtc_enabled, tmp;
  522. int i;
  523. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  524. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  525. /* disable VGA render */
  526. tmp = RREG32(mmVGA_RENDER_CONTROL);
  527. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  528. WREG32(mmVGA_RENDER_CONTROL, tmp);
  529. /* blank the display controllers */
  530. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  531. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  532. CRTC_CONTROL, CRTC_MASTER_EN);
  533. if (crtc_enabled) {
  534. #if 0
  535. u32 frame_count;
  536. int j;
  537. save->crtc_enabled[i] = true;
  538. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  539. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  540. amdgpu_display_vblank_wait(adev, i);
  541. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  542. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  543. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  544. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  545. }
  546. /* wait for the next frame */
  547. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  548. for (j = 0; j < adev->usec_timeout; j++) {
  549. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  550. break;
  551. udelay(1);
  552. }
  553. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  554. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  555. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  556. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  557. }
  558. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  559. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  560. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  561. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  562. }
  563. #else
  564. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  565. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  566. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  567. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  568. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  569. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  570. save->crtc_enabled[i] = false;
  571. /* ***** */
  572. #endif
  573. } else {
  574. save->crtc_enabled[i] = false;
  575. }
  576. }
  577. }
  578. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  579. struct amdgpu_mode_mc_save *save)
  580. {
  581. u32 tmp, frame_count;
  582. int i, j;
  583. /* update crtc base addresses */
  584. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  585. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  586. upper_32_bits(adev->mc.vram_start));
  587. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  588. upper_32_bits(adev->mc.vram_start));
  589. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  590. (u32)adev->mc.vram_start);
  591. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  592. (u32)adev->mc.vram_start);
  593. if (save->crtc_enabled[i]) {
  594. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  595. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  596. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  597. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  598. }
  599. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  600. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  601. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  602. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  603. }
  604. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  605. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  606. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  607. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  608. }
  609. for (j = 0; j < adev->usec_timeout; j++) {
  610. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  611. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  612. break;
  613. udelay(1);
  614. }
  615. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  616. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  617. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  618. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  619. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  620. /* wait for the next frame */
  621. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  622. for (j = 0; j < adev->usec_timeout; j++) {
  623. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  624. break;
  625. udelay(1);
  626. }
  627. }
  628. }
  629. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  630. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  631. /* Unlock vga access */
  632. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  633. mdelay(1);
  634. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  635. }
  636. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  637. bool render)
  638. {
  639. u32 tmp;
  640. /* Lockout access through VGA aperture*/
  641. tmp = RREG32(mmVGA_HDP_CONTROL);
  642. if (render)
  643. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  644. else
  645. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  646. WREG32(mmVGA_HDP_CONTROL, tmp);
  647. /* disable VGA render */
  648. tmp = RREG32(mmVGA_RENDER_CONTROL);
  649. if (render)
  650. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  651. else
  652. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  653. WREG32(mmVGA_RENDER_CONTROL, tmp);
  654. }
  655. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  656. {
  657. struct drm_device *dev = encoder->dev;
  658. struct amdgpu_device *adev = dev->dev_private;
  659. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  660. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  661. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  662. int bpc = 0;
  663. u32 tmp = 0;
  664. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  665. if (connector) {
  666. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  667. bpc = amdgpu_connector_get_monitor_bpc(connector);
  668. dither = amdgpu_connector->dither;
  669. }
  670. /* LVDS/eDP FMT is set up by atom */
  671. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  672. return;
  673. /* not needed for analog */
  674. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  675. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  676. return;
  677. if (bpc == 0)
  678. return;
  679. switch (bpc) {
  680. case 6:
  681. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  682. /* XXX sort out optimal dither settings */
  683. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  684. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  685. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  686. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  687. } else {
  688. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  689. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  690. }
  691. break;
  692. case 8:
  693. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  694. /* XXX sort out optimal dither settings */
  695. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  696. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  697. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  698. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  699. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  700. } else {
  701. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  702. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  703. }
  704. break;
  705. case 10:
  706. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  707. /* XXX sort out optimal dither settings */
  708. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  709. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  710. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  711. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  712. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  713. } else {
  714. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  715. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  716. }
  717. break;
  718. default:
  719. /* not needed */
  720. break;
  721. }
  722. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  723. }
  724. /* display watermark setup */
  725. /**
  726. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  727. *
  728. * @adev: amdgpu_device pointer
  729. * @amdgpu_crtc: the selected display controller
  730. * @mode: the current display mode on the selected display
  731. * controller
  732. *
  733. * Setup up the line buffer allocation for
  734. * the selected display controller (CIK).
  735. * Returns the line buffer size in pixels.
  736. */
  737. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  738. struct amdgpu_crtc *amdgpu_crtc,
  739. struct drm_display_mode *mode)
  740. {
  741. u32 tmp, buffer_alloc, i, mem_cfg;
  742. u32 pipe_offset = amdgpu_crtc->crtc_id;
  743. /*
  744. * Line Buffer Setup
  745. * There are 6 line buffers, one for each display controllers.
  746. * There are 3 partitions per LB. Select the number of partitions
  747. * to enable based on the display width. For display widths larger
  748. * than 4096, you need use to use 2 display controllers and combine
  749. * them using the stereo blender.
  750. */
  751. if (amdgpu_crtc->base.enabled && mode) {
  752. if (mode->crtc_hdisplay < 1920) {
  753. mem_cfg = 1;
  754. buffer_alloc = 2;
  755. } else if (mode->crtc_hdisplay < 2560) {
  756. mem_cfg = 2;
  757. buffer_alloc = 2;
  758. } else if (mode->crtc_hdisplay < 4096) {
  759. mem_cfg = 0;
  760. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  761. } else {
  762. DRM_DEBUG_KMS("Mode too big for LB!\n");
  763. mem_cfg = 0;
  764. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  765. }
  766. } else {
  767. mem_cfg = 1;
  768. buffer_alloc = 0;
  769. }
  770. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  771. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  772. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  773. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  774. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  775. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  776. for (i = 0; i < adev->usec_timeout; i++) {
  777. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  778. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  779. break;
  780. udelay(1);
  781. }
  782. if (amdgpu_crtc->base.enabled && mode) {
  783. switch (mem_cfg) {
  784. case 0:
  785. default:
  786. return 4096 * 2;
  787. case 1:
  788. return 1920 * 2;
  789. case 2:
  790. return 2560 * 2;
  791. }
  792. }
  793. /* controller not enabled, so no lb used */
  794. return 0;
  795. }
  796. /**
  797. * cik_get_number_of_dram_channels - get the number of dram channels
  798. *
  799. * @adev: amdgpu_device pointer
  800. *
  801. * Look up the number of video ram channels (CIK).
  802. * Used for display watermark bandwidth calculations
  803. * Returns the number of dram channels
  804. */
  805. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  806. {
  807. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  808. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  809. case 0:
  810. default:
  811. return 1;
  812. case 1:
  813. return 2;
  814. case 2:
  815. return 4;
  816. case 3:
  817. return 8;
  818. case 4:
  819. return 3;
  820. case 5:
  821. return 6;
  822. case 6:
  823. return 10;
  824. case 7:
  825. return 12;
  826. case 8:
  827. return 16;
  828. }
  829. }
  830. struct dce10_wm_params {
  831. u32 dram_channels; /* number of dram channels */
  832. u32 yclk; /* bandwidth per dram data pin in kHz */
  833. u32 sclk; /* engine clock in kHz */
  834. u32 disp_clk; /* display clock in kHz */
  835. u32 src_width; /* viewport width */
  836. u32 active_time; /* active display time in ns */
  837. u32 blank_time; /* blank time in ns */
  838. bool interlaced; /* mode is interlaced */
  839. fixed20_12 vsc; /* vertical scale ratio */
  840. u32 num_heads; /* number of active crtcs */
  841. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  842. u32 lb_size; /* line buffer allocated to pipe */
  843. u32 vtaps; /* vertical scaler taps */
  844. };
  845. /**
  846. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  847. *
  848. * @wm: watermark calculation data
  849. *
  850. * Calculate the raw dram bandwidth (CIK).
  851. * Used for display watermark bandwidth calculations
  852. * Returns the dram bandwidth in MBytes/s
  853. */
  854. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  855. {
  856. /* Calculate raw DRAM Bandwidth */
  857. fixed20_12 dram_efficiency; /* 0.7 */
  858. fixed20_12 yclk, dram_channels, bandwidth;
  859. fixed20_12 a;
  860. a.full = dfixed_const(1000);
  861. yclk.full = dfixed_const(wm->yclk);
  862. yclk.full = dfixed_div(yclk, a);
  863. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  864. a.full = dfixed_const(10);
  865. dram_efficiency.full = dfixed_const(7);
  866. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  867. bandwidth.full = dfixed_mul(dram_channels, yclk);
  868. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  869. return dfixed_trunc(bandwidth);
  870. }
  871. /**
  872. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  873. *
  874. * @wm: watermark calculation data
  875. *
  876. * Calculate the dram bandwidth used for display (CIK).
  877. * Used for display watermark bandwidth calculations
  878. * Returns the dram bandwidth for display in MBytes/s
  879. */
  880. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  881. {
  882. /* Calculate DRAM Bandwidth and the part allocated to display. */
  883. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  884. fixed20_12 yclk, dram_channels, bandwidth;
  885. fixed20_12 a;
  886. a.full = dfixed_const(1000);
  887. yclk.full = dfixed_const(wm->yclk);
  888. yclk.full = dfixed_div(yclk, a);
  889. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  890. a.full = dfixed_const(10);
  891. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  892. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  893. bandwidth.full = dfixed_mul(dram_channels, yclk);
  894. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  895. return dfixed_trunc(bandwidth);
  896. }
  897. /**
  898. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  899. *
  900. * @wm: watermark calculation data
  901. *
  902. * Calculate the data return bandwidth used for display (CIK).
  903. * Used for display watermark bandwidth calculations
  904. * Returns the data return bandwidth in MBytes/s
  905. */
  906. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  907. {
  908. /* Calculate the display Data return Bandwidth */
  909. fixed20_12 return_efficiency; /* 0.8 */
  910. fixed20_12 sclk, bandwidth;
  911. fixed20_12 a;
  912. a.full = dfixed_const(1000);
  913. sclk.full = dfixed_const(wm->sclk);
  914. sclk.full = dfixed_div(sclk, a);
  915. a.full = dfixed_const(10);
  916. return_efficiency.full = dfixed_const(8);
  917. return_efficiency.full = dfixed_div(return_efficiency, a);
  918. a.full = dfixed_const(32);
  919. bandwidth.full = dfixed_mul(a, sclk);
  920. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  921. return dfixed_trunc(bandwidth);
  922. }
  923. /**
  924. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  925. *
  926. * @wm: watermark calculation data
  927. *
  928. * Calculate the dmif bandwidth used for display (CIK).
  929. * Used for display watermark bandwidth calculations
  930. * Returns the dmif bandwidth in MBytes/s
  931. */
  932. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  933. {
  934. /* Calculate the DMIF Request Bandwidth */
  935. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  936. fixed20_12 disp_clk, bandwidth;
  937. fixed20_12 a, b;
  938. a.full = dfixed_const(1000);
  939. disp_clk.full = dfixed_const(wm->disp_clk);
  940. disp_clk.full = dfixed_div(disp_clk, a);
  941. a.full = dfixed_const(32);
  942. b.full = dfixed_mul(a, disp_clk);
  943. a.full = dfixed_const(10);
  944. disp_clk_request_efficiency.full = dfixed_const(8);
  945. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  946. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  947. return dfixed_trunc(bandwidth);
  948. }
  949. /**
  950. * dce_v10_0_available_bandwidth - get the min available bandwidth
  951. *
  952. * @wm: watermark calculation data
  953. *
  954. * Calculate the min available bandwidth used for display (CIK).
  955. * Used for display watermark bandwidth calculations
  956. * Returns the min available bandwidth in MBytes/s
  957. */
  958. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  959. {
  960. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  961. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  962. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  963. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  964. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  965. }
  966. /**
  967. * dce_v10_0_average_bandwidth - get the average available bandwidth
  968. *
  969. * @wm: watermark calculation data
  970. *
  971. * Calculate the average available bandwidth used for display (CIK).
  972. * Used for display watermark bandwidth calculations
  973. * Returns the average available bandwidth in MBytes/s
  974. */
  975. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  976. {
  977. /* Calculate the display mode Average Bandwidth
  978. * DisplayMode should contain the source and destination dimensions,
  979. * timing, etc.
  980. */
  981. fixed20_12 bpp;
  982. fixed20_12 line_time;
  983. fixed20_12 src_width;
  984. fixed20_12 bandwidth;
  985. fixed20_12 a;
  986. a.full = dfixed_const(1000);
  987. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  988. line_time.full = dfixed_div(line_time, a);
  989. bpp.full = dfixed_const(wm->bytes_per_pixel);
  990. src_width.full = dfixed_const(wm->src_width);
  991. bandwidth.full = dfixed_mul(src_width, bpp);
  992. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  993. bandwidth.full = dfixed_div(bandwidth, line_time);
  994. return dfixed_trunc(bandwidth);
  995. }
  996. /**
  997. * dce_v10_0_latency_watermark - get the latency watermark
  998. *
  999. * @wm: watermark calculation data
  1000. *
  1001. * Calculate the latency watermark (CIK).
  1002. * Used for display watermark bandwidth calculations
  1003. * Returns the latency watermark in ns
  1004. */
  1005. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  1006. {
  1007. /* First calculate the latency in ns */
  1008. u32 mc_latency = 2000; /* 2000 ns. */
  1009. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  1010. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  1011. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  1012. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  1013. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1014. (wm->num_heads * cursor_line_pair_return_time);
  1015. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1016. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1017. u32 tmp, dmif_size = 12288;
  1018. fixed20_12 a, b, c;
  1019. if (wm->num_heads == 0)
  1020. return 0;
  1021. a.full = dfixed_const(2);
  1022. b.full = dfixed_const(1);
  1023. if ((wm->vsc.full > a.full) ||
  1024. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1025. (wm->vtaps >= 5) ||
  1026. ((wm->vsc.full >= a.full) && wm->interlaced))
  1027. max_src_lines_per_dst_line = 4;
  1028. else
  1029. max_src_lines_per_dst_line = 2;
  1030. a.full = dfixed_const(available_bandwidth);
  1031. b.full = dfixed_const(wm->num_heads);
  1032. a.full = dfixed_div(a, b);
  1033. b.full = dfixed_const(mc_latency + 512);
  1034. c.full = dfixed_const(wm->disp_clk);
  1035. b.full = dfixed_div(b, c);
  1036. c.full = dfixed_const(dmif_size);
  1037. b.full = dfixed_div(c, b);
  1038. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1039. b.full = dfixed_const(1000);
  1040. c.full = dfixed_const(wm->disp_clk);
  1041. b.full = dfixed_div(c, b);
  1042. c.full = dfixed_const(wm->bytes_per_pixel);
  1043. b.full = dfixed_mul(b, c);
  1044. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1045. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1046. b.full = dfixed_const(1000);
  1047. c.full = dfixed_const(lb_fill_bw);
  1048. b.full = dfixed_div(c, b);
  1049. a.full = dfixed_div(a, b);
  1050. line_fill_time = dfixed_trunc(a);
  1051. if (line_fill_time < wm->active_time)
  1052. return latency;
  1053. else
  1054. return latency + (line_fill_time - wm->active_time);
  1055. }
  1056. /**
  1057. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1058. * average and available dram bandwidth
  1059. *
  1060. * @wm: watermark calculation data
  1061. *
  1062. * Check if the display average bandwidth fits in the display
  1063. * dram bandwidth (CIK).
  1064. * Used for display watermark bandwidth calculations
  1065. * Returns true if the display fits, false if not.
  1066. */
  1067. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1068. {
  1069. if (dce_v10_0_average_bandwidth(wm) <=
  1070. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1071. return true;
  1072. else
  1073. return false;
  1074. }
  1075. /**
  1076. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1077. * average and available bandwidth
  1078. *
  1079. * @wm: watermark calculation data
  1080. *
  1081. * Check if the display average bandwidth fits in the display
  1082. * available bandwidth (CIK).
  1083. * Used for display watermark bandwidth calculations
  1084. * Returns true if the display fits, false if not.
  1085. */
  1086. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1087. {
  1088. if (dce_v10_0_average_bandwidth(wm) <=
  1089. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1090. return true;
  1091. else
  1092. return false;
  1093. }
  1094. /**
  1095. * dce_v10_0_check_latency_hiding - check latency hiding
  1096. *
  1097. * @wm: watermark calculation data
  1098. *
  1099. * Check latency hiding (CIK).
  1100. * Used for display watermark bandwidth calculations
  1101. * Returns true if the display fits, false if not.
  1102. */
  1103. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1104. {
  1105. u32 lb_partitions = wm->lb_size / wm->src_width;
  1106. u32 line_time = wm->active_time + wm->blank_time;
  1107. u32 latency_tolerant_lines;
  1108. u32 latency_hiding;
  1109. fixed20_12 a;
  1110. a.full = dfixed_const(1);
  1111. if (wm->vsc.full > a.full)
  1112. latency_tolerant_lines = 1;
  1113. else {
  1114. if (lb_partitions <= (wm->vtaps + 1))
  1115. latency_tolerant_lines = 1;
  1116. else
  1117. latency_tolerant_lines = 2;
  1118. }
  1119. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1120. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1121. return true;
  1122. else
  1123. return false;
  1124. }
  1125. /**
  1126. * dce_v10_0_program_watermarks - program display watermarks
  1127. *
  1128. * @adev: amdgpu_device pointer
  1129. * @amdgpu_crtc: the selected display controller
  1130. * @lb_size: line buffer size
  1131. * @num_heads: number of display controllers in use
  1132. *
  1133. * Calculate and program the display watermarks for the
  1134. * selected display controller (CIK).
  1135. */
  1136. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1137. struct amdgpu_crtc *amdgpu_crtc,
  1138. u32 lb_size, u32 num_heads)
  1139. {
  1140. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1141. struct dce10_wm_params wm_low, wm_high;
  1142. u32 pixel_period;
  1143. u32 line_time = 0;
  1144. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1145. u32 tmp, wm_mask;
  1146. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1147. pixel_period = 1000000 / (u32)mode->clock;
  1148. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1149. /* watermark for high clocks */
  1150. if (adev->pm.dpm_enabled) {
  1151. wm_high.yclk =
  1152. amdgpu_dpm_get_mclk(adev, false) * 10;
  1153. wm_high.sclk =
  1154. amdgpu_dpm_get_sclk(adev, false) * 10;
  1155. } else {
  1156. wm_high.yclk = adev->pm.current_mclk * 10;
  1157. wm_high.sclk = adev->pm.current_sclk * 10;
  1158. }
  1159. wm_high.disp_clk = mode->clock;
  1160. wm_high.src_width = mode->crtc_hdisplay;
  1161. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1162. wm_high.blank_time = line_time - wm_high.active_time;
  1163. wm_high.interlaced = false;
  1164. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1165. wm_high.interlaced = true;
  1166. wm_high.vsc = amdgpu_crtc->vsc;
  1167. wm_high.vtaps = 1;
  1168. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1169. wm_high.vtaps = 2;
  1170. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1171. wm_high.lb_size = lb_size;
  1172. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1173. wm_high.num_heads = num_heads;
  1174. /* set for high clocks */
  1175. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1176. /* possibly force display priority to high */
  1177. /* should really do this at mode validation time... */
  1178. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1179. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1180. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1181. (adev->mode_info.disp_priority == 2)) {
  1182. DRM_DEBUG_KMS("force priority to high\n");
  1183. }
  1184. /* watermark for low clocks */
  1185. if (adev->pm.dpm_enabled) {
  1186. wm_low.yclk =
  1187. amdgpu_dpm_get_mclk(adev, true) * 10;
  1188. wm_low.sclk =
  1189. amdgpu_dpm_get_sclk(adev, true) * 10;
  1190. } else {
  1191. wm_low.yclk = adev->pm.current_mclk * 10;
  1192. wm_low.sclk = adev->pm.current_sclk * 10;
  1193. }
  1194. wm_low.disp_clk = mode->clock;
  1195. wm_low.src_width = mode->crtc_hdisplay;
  1196. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1197. wm_low.blank_time = line_time - wm_low.active_time;
  1198. wm_low.interlaced = false;
  1199. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1200. wm_low.interlaced = true;
  1201. wm_low.vsc = amdgpu_crtc->vsc;
  1202. wm_low.vtaps = 1;
  1203. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1204. wm_low.vtaps = 2;
  1205. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1206. wm_low.lb_size = lb_size;
  1207. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1208. wm_low.num_heads = num_heads;
  1209. /* set for low clocks */
  1210. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1211. /* possibly force display priority to high */
  1212. /* should really do this at mode validation time... */
  1213. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1214. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1215. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1216. (adev->mode_info.disp_priority == 2)) {
  1217. DRM_DEBUG_KMS("force priority to high\n");
  1218. }
  1219. }
  1220. /* select wm A */
  1221. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1222. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1223. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1224. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1225. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1226. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1227. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1228. /* select wm B */
  1229. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1230. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1231. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1232. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1233. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1234. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1235. /* restore original selection */
  1236. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1237. /* save values for DPM */
  1238. amdgpu_crtc->line_time = line_time;
  1239. amdgpu_crtc->wm_high = latency_watermark_a;
  1240. amdgpu_crtc->wm_low = latency_watermark_b;
  1241. }
  1242. /**
  1243. * dce_v10_0_bandwidth_update - program display watermarks
  1244. *
  1245. * @adev: amdgpu_device pointer
  1246. *
  1247. * Calculate and program the display watermarks and line
  1248. * buffer allocation (CIK).
  1249. */
  1250. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1251. {
  1252. struct drm_display_mode *mode = NULL;
  1253. u32 num_heads = 0, lb_size;
  1254. int i;
  1255. amdgpu_update_display_priority(adev);
  1256. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1257. if (adev->mode_info.crtcs[i]->base.enabled)
  1258. num_heads++;
  1259. }
  1260. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1261. mode = &adev->mode_info.crtcs[i]->base.mode;
  1262. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1263. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1264. lb_size, num_heads);
  1265. }
  1266. }
  1267. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1268. {
  1269. int i;
  1270. u32 offset, tmp;
  1271. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1272. offset = adev->mode_info.audio.pin[i].offset;
  1273. tmp = RREG32_AUDIO_ENDPT(offset,
  1274. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1275. if (((tmp &
  1276. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1277. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1278. adev->mode_info.audio.pin[i].connected = false;
  1279. else
  1280. adev->mode_info.audio.pin[i].connected = true;
  1281. }
  1282. }
  1283. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1284. {
  1285. int i;
  1286. dce_v10_0_audio_get_connected_pins(adev);
  1287. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1288. if (adev->mode_info.audio.pin[i].connected)
  1289. return &adev->mode_info.audio.pin[i];
  1290. }
  1291. DRM_ERROR("No connected audio pins found!\n");
  1292. return NULL;
  1293. }
  1294. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1295. {
  1296. struct amdgpu_device *adev = encoder->dev->dev_private;
  1297. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1298. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1299. u32 tmp;
  1300. if (!dig || !dig->afmt || !dig->afmt->pin)
  1301. return;
  1302. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1303. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1304. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1305. }
  1306. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1307. struct drm_display_mode *mode)
  1308. {
  1309. struct amdgpu_device *adev = encoder->dev->dev_private;
  1310. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1311. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1312. struct drm_connector *connector;
  1313. struct amdgpu_connector *amdgpu_connector = NULL;
  1314. u32 tmp;
  1315. int interlace = 0;
  1316. if (!dig || !dig->afmt || !dig->afmt->pin)
  1317. return;
  1318. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1319. if (connector->encoder == encoder) {
  1320. amdgpu_connector = to_amdgpu_connector(connector);
  1321. break;
  1322. }
  1323. }
  1324. if (!amdgpu_connector) {
  1325. DRM_ERROR("Couldn't find encoder's connector\n");
  1326. return;
  1327. }
  1328. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1329. interlace = 1;
  1330. if (connector->latency_present[interlace]) {
  1331. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1332. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1333. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1334. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1335. } else {
  1336. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1337. VIDEO_LIPSYNC, 0);
  1338. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1339. AUDIO_LIPSYNC, 0);
  1340. }
  1341. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1342. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1343. }
  1344. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1345. {
  1346. struct amdgpu_device *adev = encoder->dev->dev_private;
  1347. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1348. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1349. struct drm_connector *connector;
  1350. struct amdgpu_connector *amdgpu_connector = NULL;
  1351. u32 tmp;
  1352. u8 *sadb = NULL;
  1353. int sad_count;
  1354. if (!dig || !dig->afmt || !dig->afmt->pin)
  1355. return;
  1356. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1357. if (connector->encoder == encoder) {
  1358. amdgpu_connector = to_amdgpu_connector(connector);
  1359. break;
  1360. }
  1361. }
  1362. if (!amdgpu_connector) {
  1363. DRM_ERROR("Couldn't find encoder's connector\n");
  1364. return;
  1365. }
  1366. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1367. if (sad_count < 0) {
  1368. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1369. sad_count = 0;
  1370. }
  1371. /* program the speaker allocation */
  1372. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1373. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1374. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1375. DP_CONNECTION, 0);
  1376. /* set HDMI mode */
  1377. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1378. HDMI_CONNECTION, 1);
  1379. if (sad_count)
  1380. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1381. SPEAKER_ALLOCATION, sadb[0]);
  1382. else
  1383. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1384. SPEAKER_ALLOCATION, 5); /* stereo */
  1385. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1386. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1387. kfree(sadb);
  1388. }
  1389. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1390. {
  1391. struct amdgpu_device *adev = encoder->dev->dev_private;
  1392. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1393. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1394. struct drm_connector *connector;
  1395. struct amdgpu_connector *amdgpu_connector = NULL;
  1396. struct cea_sad *sads;
  1397. int i, sad_count;
  1398. static const u16 eld_reg_to_type[][2] = {
  1399. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1400. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1401. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1402. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1403. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1404. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1405. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1406. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1407. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1408. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1409. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1410. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1411. };
  1412. if (!dig || !dig->afmt || !dig->afmt->pin)
  1413. return;
  1414. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1415. if (connector->encoder == encoder) {
  1416. amdgpu_connector = to_amdgpu_connector(connector);
  1417. break;
  1418. }
  1419. }
  1420. if (!amdgpu_connector) {
  1421. DRM_ERROR("Couldn't find encoder's connector\n");
  1422. return;
  1423. }
  1424. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1425. if (sad_count <= 0) {
  1426. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1427. return;
  1428. }
  1429. BUG_ON(!sads);
  1430. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1431. u32 tmp = 0;
  1432. u8 stereo_freqs = 0;
  1433. int max_channels = -1;
  1434. int j;
  1435. for (j = 0; j < sad_count; j++) {
  1436. struct cea_sad *sad = &sads[j];
  1437. if (sad->format == eld_reg_to_type[i][1]) {
  1438. if (sad->channels > max_channels) {
  1439. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1440. MAX_CHANNELS, sad->channels);
  1441. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1442. DESCRIPTOR_BYTE_2, sad->byte2);
  1443. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1444. SUPPORTED_FREQUENCIES, sad->freq);
  1445. max_channels = sad->channels;
  1446. }
  1447. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1448. stereo_freqs |= sad->freq;
  1449. else
  1450. break;
  1451. }
  1452. }
  1453. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1454. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1455. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1456. }
  1457. kfree(sads);
  1458. }
  1459. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1460. struct amdgpu_audio_pin *pin,
  1461. bool enable)
  1462. {
  1463. if (!pin)
  1464. return;
  1465. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1466. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1467. }
  1468. static const u32 pin_offsets[] =
  1469. {
  1470. AUD0_REGISTER_OFFSET,
  1471. AUD1_REGISTER_OFFSET,
  1472. AUD2_REGISTER_OFFSET,
  1473. AUD3_REGISTER_OFFSET,
  1474. AUD4_REGISTER_OFFSET,
  1475. AUD5_REGISTER_OFFSET,
  1476. AUD6_REGISTER_OFFSET,
  1477. };
  1478. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1479. {
  1480. int i;
  1481. if (!amdgpu_audio)
  1482. return 0;
  1483. adev->mode_info.audio.enabled = true;
  1484. adev->mode_info.audio.num_pins = 7;
  1485. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1486. adev->mode_info.audio.pin[i].channels = -1;
  1487. adev->mode_info.audio.pin[i].rate = -1;
  1488. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1489. adev->mode_info.audio.pin[i].status_bits = 0;
  1490. adev->mode_info.audio.pin[i].category_code = 0;
  1491. adev->mode_info.audio.pin[i].connected = false;
  1492. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1493. adev->mode_info.audio.pin[i].id = i;
  1494. /* disable audio. it will be set up later */
  1495. /* XXX remove once we switch to ip funcs */
  1496. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1497. }
  1498. return 0;
  1499. }
  1500. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1501. {
  1502. int i;
  1503. if (!adev->mode_info.audio.enabled)
  1504. return;
  1505. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1506. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1507. adev->mode_info.audio.enabled = false;
  1508. }
  1509. /*
  1510. * update the N and CTS parameters for a given pixel clock rate
  1511. */
  1512. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1513. {
  1514. struct drm_device *dev = encoder->dev;
  1515. struct amdgpu_device *adev = dev->dev_private;
  1516. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1517. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1518. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1519. u32 tmp;
  1520. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1521. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1522. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1523. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1524. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1525. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1526. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1527. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1528. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1529. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1530. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1531. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1532. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1533. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1534. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1535. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1536. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1537. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1538. }
  1539. /*
  1540. * build a HDMI Video Info Frame
  1541. */
  1542. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1543. void *buffer, size_t size)
  1544. {
  1545. struct drm_device *dev = encoder->dev;
  1546. struct amdgpu_device *adev = dev->dev_private;
  1547. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1548. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1549. uint8_t *frame = buffer + 3;
  1550. uint8_t *header = buffer;
  1551. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1552. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1553. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1554. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1555. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1556. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1557. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1558. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1559. }
  1560. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1561. {
  1562. struct drm_device *dev = encoder->dev;
  1563. struct amdgpu_device *adev = dev->dev_private;
  1564. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1565. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1566. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1567. u32 dto_phase = 24 * 1000;
  1568. u32 dto_modulo = clock;
  1569. u32 tmp;
  1570. if (!dig || !dig->afmt)
  1571. return;
  1572. /* XXX two dtos; generally use dto0 for hdmi */
  1573. /* Express [24MHz / target pixel clock] as an exact rational
  1574. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1575. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1576. */
  1577. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1578. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1579. amdgpu_crtc->crtc_id);
  1580. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1581. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1582. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1583. }
  1584. /*
  1585. * update the info frames with the data from the current display mode
  1586. */
  1587. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1588. struct drm_display_mode *mode)
  1589. {
  1590. struct drm_device *dev = encoder->dev;
  1591. struct amdgpu_device *adev = dev->dev_private;
  1592. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1593. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1594. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1595. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1596. struct hdmi_avi_infoframe frame;
  1597. ssize_t err;
  1598. u32 tmp;
  1599. int bpc = 8;
  1600. if (!dig || !dig->afmt)
  1601. return;
  1602. /* Silent, r600_hdmi_enable will raise WARN for us */
  1603. if (!dig->afmt->enabled)
  1604. return;
  1605. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1606. if (encoder->crtc) {
  1607. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1608. bpc = amdgpu_crtc->bpc;
  1609. }
  1610. /* disable audio prior to setting up hw */
  1611. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1612. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1613. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1614. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1615. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1616. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1617. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1618. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1619. switch (bpc) {
  1620. case 0:
  1621. case 6:
  1622. case 8:
  1623. case 16:
  1624. default:
  1625. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1626. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1627. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1628. connector->name, bpc);
  1629. break;
  1630. case 10:
  1631. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1632. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1633. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1634. connector->name);
  1635. break;
  1636. case 12:
  1637. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1638. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1639. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1640. connector->name);
  1641. break;
  1642. }
  1643. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1644. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1645. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1646. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1647. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1648. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1649. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1650. /* enable audio info frames (frames won't be set until audio is enabled) */
  1651. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1652. /* required for audio info values to be updated */
  1653. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1654. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1655. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1656. /* required for audio info values to be updated */
  1657. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1658. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1659. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1660. /* anything other than 0 */
  1661. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1662. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1663. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1664. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1665. /* set the default audio delay */
  1666. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1667. /* should be suffient for all audio modes and small enough for all hblanks */
  1668. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1669. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1670. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1671. /* allow 60958 channel status fields to be updated */
  1672. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1673. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1674. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1675. if (bpc > 8)
  1676. /* clear SW CTS value */
  1677. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1678. else
  1679. /* select SW CTS value */
  1680. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1681. /* allow hw to sent ACR packets when required */
  1682. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1683. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1684. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1685. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1686. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1687. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1688. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1689. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1690. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1691. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1692. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1693. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1694. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1695. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1696. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1697. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1698. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1699. dce_v10_0_audio_write_speaker_allocation(encoder);
  1700. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1701. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1702. dce_v10_0_afmt_audio_select_pin(encoder);
  1703. dce_v10_0_audio_write_sad_regs(encoder);
  1704. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1705. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1706. if (err < 0) {
  1707. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1708. return;
  1709. }
  1710. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1711. if (err < 0) {
  1712. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1713. return;
  1714. }
  1715. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1716. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1717. /* enable AVI info frames */
  1718. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1719. /* required for audio info values to be updated */
  1720. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1721. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1722. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1723. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1724. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1725. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1726. /* send audio packets */
  1727. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1728. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1729. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1730. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1731. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1732. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1733. /* enable audio after to setting up hw */
  1734. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1735. }
  1736. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1737. {
  1738. struct drm_device *dev = encoder->dev;
  1739. struct amdgpu_device *adev = dev->dev_private;
  1740. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1741. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1742. if (!dig || !dig->afmt)
  1743. return;
  1744. /* Silent, r600_hdmi_enable will raise WARN for us */
  1745. if (enable && dig->afmt->enabled)
  1746. return;
  1747. if (!enable && !dig->afmt->enabled)
  1748. return;
  1749. if (!enable && dig->afmt->pin) {
  1750. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1751. dig->afmt->pin = NULL;
  1752. }
  1753. dig->afmt->enabled = enable;
  1754. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1755. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1756. }
  1757. static void dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1758. {
  1759. int i;
  1760. for (i = 0; i < adev->mode_info.num_dig; i++)
  1761. adev->mode_info.afmt[i] = NULL;
  1762. /* DCE10 has audio blocks tied to DIG encoders */
  1763. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1764. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1765. if (adev->mode_info.afmt[i]) {
  1766. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1767. adev->mode_info.afmt[i]->id = i;
  1768. }
  1769. }
  1770. }
  1771. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1772. {
  1773. int i;
  1774. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1775. kfree(adev->mode_info.afmt[i]);
  1776. adev->mode_info.afmt[i] = NULL;
  1777. }
  1778. }
  1779. static const u32 vga_control_regs[6] =
  1780. {
  1781. mmD1VGA_CONTROL,
  1782. mmD2VGA_CONTROL,
  1783. mmD3VGA_CONTROL,
  1784. mmD4VGA_CONTROL,
  1785. mmD5VGA_CONTROL,
  1786. mmD6VGA_CONTROL,
  1787. };
  1788. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1789. {
  1790. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1791. struct drm_device *dev = crtc->dev;
  1792. struct amdgpu_device *adev = dev->dev_private;
  1793. u32 vga_control;
  1794. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1795. if (enable)
  1796. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1797. else
  1798. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1799. }
  1800. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1801. {
  1802. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1803. struct drm_device *dev = crtc->dev;
  1804. struct amdgpu_device *adev = dev->dev_private;
  1805. if (enable)
  1806. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1807. else
  1808. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1809. }
  1810. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1811. struct drm_framebuffer *fb,
  1812. int x, int y, int atomic)
  1813. {
  1814. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1815. struct drm_device *dev = crtc->dev;
  1816. struct amdgpu_device *adev = dev->dev_private;
  1817. struct amdgpu_framebuffer *amdgpu_fb;
  1818. struct drm_framebuffer *target_fb;
  1819. struct drm_gem_object *obj;
  1820. struct amdgpu_bo *rbo;
  1821. uint64_t fb_location, tiling_flags;
  1822. uint32_t fb_format, fb_pitch_pixels;
  1823. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1824. u32 pipe_config;
  1825. u32 tmp, viewport_w, viewport_h;
  1826. int r;
  1827. bool bypass_lut = false;
  1828. /* no fb bound */
  1829. if (!atomic && !crtc->primary->fb) {
  1830. DRM_DEBUG_KMS("No FB bound\n");
  1831. return 0;
  1832. }
  1833. if (atomic) {
  1834. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1835. target_fb = fb;
  1836. }
  1837. else {
  1838. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1839. target_fb = crtc->primary->fb;
  1840. }
  1841. /* If atomic, assume fb object is pinned & idle & fenced and
  1842. * just update base pointers
  1843. */
  1844. obj = amdgpu_fb->obj;
  1845. rbo = gem_to_amdgpu_bo(obj);
  1846. r = amdgpu_bo_reserve(rbo, false);
  1847. if (unlikely(r != 0))
  1848. return r;
  1849. if (atomic)
  1850. fb_location = amdgpu_bo_gpu_offset(rbo);
  1851. else {
  1852. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1853. if (unlikely(r != 0)) {
  1854. amdgpu_bo_unreserve(rbo);
  1855. return -EINVAL;
  1856. }
  1857. }
  1858. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1859. amdgpu_bo_unreserve(rbo);
  1860. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1861. switch (target_fb->pixel_format) {
  1862. case DRM_FORMAT_C8:
  1863. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1864. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1865. break;
  1866. case DRM_FORMAT_XRGB4444:
  1867. case DRM_FORMAT_ARGB4444:
  1868. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1869. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1870. #ifdef __BIG_ENDIAN
  1871. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1872. ENDIAN_8IN16);
  1873. #endif
  1874. break;
  1875. case DRM_FORMAT_XRGB1555:
  1876. case DRM_FORMAT_ARGB1555:
  1877. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1878. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1879. #ifdef __BIG_ENDIAN
  1880. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1881. ENDIAN_8IN16);
  1882. #endif
  1883. break;
  1884. case DRM_FORMAT_BGRX5551:
  1885. case DRM_FORMAT_BGRA5551:
  1886. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1887. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1888. #ifdef __BIG_ENDIAN
  1889. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1890. ENDIAN_8IN16);
  1891. #endif
  1892. break;
  1893. case DRM_FORMAT_RGB565:
  1894. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1895. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1896. #ifdef __BIG_ENDIAN
  1897. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1898. ENDIAN_8IN16);
  1899. #endif
  1900. break;
  1901. case DRM_FORMAT_XRGB8888:
  1902. case DRM_FORMAT_ARGB8888:
  1903. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1904. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1905. #ifdef __BIG_ENDIAN
  1906. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1907. ENDIAN_8IN32);
  1908. #endif
  1909. break;
  1910. case DRM_FORMAT_XRGB2101010:
  1911. case DRM_FORMAT_ARGB2101010:
  1912. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1913. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1914. #ifdef __BIG_ENDIAN
  1915. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1916. ENDIAN_8IN32);
  1917. #endif
  1918. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1919. bypass_lut = true;
  1920. break;
  1921. case DRM_FORMAT_BGRX1010102:
  1922. case DRM_FORMAT_BGRA1010102:
  1923. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1924. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1925. #ifdef __BIG_ENDIAN
  1926. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1927. ENDIAN_8IN32);
  1928. #endif
  1929. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1930. bypass_lut = true;
  1931. break;
  1932. default:
  1933. DRM_ERROR("Unsupported screen format %s\n",
  1934. drm_get_format_name(target_fb->pixel_format));
  1935. return -EINVAL;
  1936. }
  1937. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1938. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1939. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1940. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1941. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1942. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1943. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1944. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1945. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1946. ARRAY_2D_TILED_THIN1);
  1947. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1948. tile_split);
  1949. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1950. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1951. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1952. mtaspect);
  1953. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1954. ADDR_SURF_MICRO_TILING_DISPLAY);
  1955. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1956. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1957. ARRAY_1D_TILED_THIN1);
  1958. }
  1959. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1960. pipe_config);
  1961. dce_v10_0_vga_enable(crtc, false);
  1962. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1963. upper_32_bits(fb_location));
  1964. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1965. upper_32_bits(fb_location));
  1966. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1967. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1968. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1969. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1970. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1971. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1972. /*
  1973. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1974. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1975. * retain the full precision throughout the pipeline.
  1976. */
  1977. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1978. if (bypass_lut)
  1979. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1980. else
  1981. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1982. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1983. if (bypass_lut)
  1984. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1985. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1986. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1987. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1988. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1989. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1990. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1991. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1992. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1993. dce_v10_0_grph_enable(crtc, true);
  1994. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1995. target_fb->height);
  1996. x &= ~3;
  1997. y &= ~1;
  1998. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1999. (x << 16) | y);
  2000. viewport_w = crtc->mode.hdisplay;
  2001. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  2002. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  2003. (viewport_w << 16) | viewport_h);
  2004. /* pageflip setup */
  2005. /* make sure flip is at vb rather than hb */
  2006. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  2007. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  2008. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  2009. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2010. /* set pageflip to happen only at start of vblank interval (front porch) */
  2011. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  2012. if (!atomic && fb && fb != crtc->primary->fb) {
  2013. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2014. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2015. r = amdgpu_bo_reserve(rbo, false);
  2016. if (unlikely(r != 0))
  2017. return r;
  2018. amdgpu_bo_unpin(rbo);
  2019. amdgpu_bo_unreserve(rbo);
  2020. }
  2021. /* Bytes per pixel may have changed */
  2022. dce_v10_0_bandwidth_update(adev);
  2023. return 0;
  2024. }
  2025. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2026. struct drm_display_mode *mode)
  2027. {
  2028. struct drm_device *dev = crtc->dev;
  2029. struct amdgpu_device *adev = dev->dev_private;
  2030. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2031. u32 tmp;
  2032. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2033. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2034. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2035. else
  2036. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2037. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2038. }
  2039. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2040. {
  2041. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2042. struct drm_device *dev = crtc->dev;
  2043. struct amdgpu_device *adev = dev->dev_private;
  2044. int i;
  2045. u32 tmp;
  2046. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2047. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2048. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2049. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2050. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2051. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2052. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2053. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2054. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2055. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2056. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2057. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2058. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2059. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2060. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2061. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2062. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2063. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2064. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2065. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2066. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2067. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2068. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2069. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2070. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2071. for (i = 0; i < 256; i++) {
  2072. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2073. (amdgpu_crtc->lut_r[i] << 20) |
  2074. (amdgpu_crtc->lut_g[i] << 10) |
  2075. (amdgpu_crtc->lut_b[i] << 0));
  2076. }
  2077. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2078. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2079. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2080. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2081. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2082. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2083. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2084. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2085. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2086. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2087. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2088. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2089. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2090. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2091. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2092. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2093. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2094. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2095. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2096. /* XXX this only needs to be programmed once per crtc at startup,
  2097. * not sure where the best place for it is
  2098. */
  2099. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2100. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2101. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2102. }
  2103. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2104. {
  2105. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2106. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2107. switch (amdgpu_encoder->encoder_id) {
  2108. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2109. if (dig->linkb)
  2110. return 1;
  2111. else
  2112. return 0;
  2113. break;
  2114. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2115. if (dig->linkb)
  2116. return 3;
  2117. else
  2118. return 2;
  2119. break;
  2120. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2121. if (dig->linkb)
  2122. return 5;
  2123. else
  2124. return 4;
  2125. break;
  2126. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2127. return 6;
  2128. break;
  2129. default:
  2130. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2131. return 0;
  2132. }
  2133. }
  2134. /**
  2135. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2136. *
  2137. * @crtc: drm crtc
  2138. *
  2139. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2140. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2141. * monitors a dedicated PPLL must be used. If a particular board has
  2142. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2143. * as there is no need to program the PLL itself. If we are not able to
  2144. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2145. * avoid messing up an existing monitor.
  2146. *
  2147. * Asic specific PLL information
  2148. *
  2149. * DCE 10.x
  2150. * Tonga
  2151. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2152. * CI
  2153. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2154. *
  2155. */
  2156. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2157. {
  2158. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2159. struct drm_device *dev = crtc->dev;
  2160. struct amdgpu_device *adev = dev->dev_private;
  2161. u32 pll_in_use;
  2162. int pll;
  2163. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2164. if (adev->clock.dp_extclk)
  2165. /* skip PPLL programming if using ext clock */
  2166. return ATOM_PPLL_INVALID;
  2167. else {
  2168. /* use the same PPLL for all DP monitors */
  2169. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2170. if (pll != ATOM_PPLL_INVALID)
  2171. return pll;
  2172. }
  2173. } else {
  2174. /* use the same PPLL for all monitors with the same clock */
  2175. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2176. if (pll != ATOM_PPLL_INVALID)
  2177. return pll;
  2178. }
  2179. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2180. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2181. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2182. return ATOM_PPLL2;
  2183. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2184. return ATOM_PPLL1;
  2185. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2186. return ATOM_PPLL0;
  2187. DRM_ERROR("unable to allocate a PPLL\n");
  2188. return ATOM_PPLL_INVALID;
  2189. }
  2190. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2191. {
  2192. struct amdgpu_device *adev = crtc->dev->dev_private;
  2193. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2194. uint32_t cur_lock;
  2195. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2196. if (lock)
  2197. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2198. else
  2199. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2200. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2201. }
  2202. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2203. {
  2204. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2205. struct amdgpu_device *adev = crtc->dev->dev_private;
  2206. u32 tmp;
  2207. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2208. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2209. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2210. }
  2211. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2212. {
  2213. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2214. struct amdgpu_device *adev = crtc->dev->dev_private;
  2215. u32 tmp;
  2216. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2217. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2218. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2219. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2220. }
  2221. static void dce_v10_0_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
  2222. uint64_t gpu_addr)
  2223. {
  2224. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2225. struct amdgpu_device *adev = crtc->dev->dev_private;
  2226. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2227. upper_32_bits(gpu_addr));
  2228. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2229. lower_32_bits(gpu_addr));
  2230. }
  2231. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2232. int x, int y)
  2233. {
  2234. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2235. struct amdgpu_device *adev = crtc->dev->dev_private;
  2236. int xorigin = 0, yorigin = 0;
  2237. /* avivo cursor are offset into the total surface */
  2238. x += crtc->x;
  2239. y += crtc->y;
  2240. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2241. if (x < 0) {
  2242. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2243. x = 0;
  2244. }
  2245. if (y < 0) {
  2246. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2247. y = 0;
  2248. }
  2249. dce_v10_0_lock_cursor(crtc, true);
  2250. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2251. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2252. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2253. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2254. dce_v10_0_lock_cursor(crtc, false);
  2255. return 0;
  2256. }
  2257. static int dce_v10_0_crtc_cursor_set(struct drm_crtc *crtc,
  2258. struct drm_file *file_priv,
  2259. uint32_t handle,
  2260. uint32_t width,
  2261. uint32_t height)
  2262. {
  2263. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2264. struct drm_gem_object *obj;
  2265. struct amdgpu_bo *robj;
  2266. uint64_t gpu_addr;
  2267. int ret;
  2268. if (!handle) {
  2269. /* turn off cursor */
  2270. dce_v10_0_hide_cursor(crtc);
  2271. obj = NULL;
  2272. goto unpin;
  2273. }
  2274. if ((width > amdgpu_crtc->max_cursor_width) ||
  2275. (height > amdgpu_crtc->max_cursor_height)) {
  2276. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2277. return -EINVAL;
  2278. }
  2279. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2280. if (!obj) {
  2281. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2282. return -ENOENT;
  2283. }
  2284. robj = gem_to_amdgpu_bo(obj);
  2285. ret = amdgpu_bo_reserve(robj, false);
  2286. if (unlikely(ret != 0))
  2287. goto fail;
  2288. ret = amdgpu_bo_pin_restricted(robj, AMDGPU_GEM_DOMAIN_VRAM,
  2289. 0, 0, &gpu_addr);
  2290. amdgpu_bo_unreserve(robj);
  2291. if (ret)
  2292. goto fail;
  2293. amdgpu_crtc->cursor_width = width;
  2294. amdgpu_crtc->cursor_height = height;
  2295. dce_v10_0_lock_cursor(crtc, true);
  2296. dce_v10_0_set_cursor(crtc, obj, gpu_addr);
  2297. dce_v10_0_show_cursor(crtc);
  2298. dce_v10_0_lock_cursor(crtc, false);
  2299. unpin:
  2300. if (amdgpu_crtc->cursor_bo) {
  2301. robj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2302. ret = amdgpu_bo_reserve(robj, false);
  2303. if (likely(ret == 0)) {
  2304. amdgpu_bo_unpin(robj);
  2305. amdgpu_bo_unreserve(robj);
  2306. }
  2307. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2308. }
  2309. amdgpu_crtc->cursor_bo = obj;
  2310. return 0;
  2311. fail:
  2312. drm_gem_object_unreference_unlocked(obj);
  2313. return ret;
  2314. }
  2315. static void dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2316. u16 *blue, uint32_t start, uint32_t size)
  2317. {
  2318. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2319. int end = (start + size > 256) ? 256 : start + size, i;
  2320. /* userspace palettes are always correct as is */
  2321. for (i = start; i < end; i++) {
  2322. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2323. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2324. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2325. }
  2326. dce_v10_0_crtc_load_lut(crtc);
  2327. }
  2328. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2329. {
  2330. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2331. drm_crtc_cleanup(crtc);
  2332. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2333. kfree(amdgpu_crtc);
  2334. }
  2335. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2336. .cursor_set = dce_v10_0_crtc_cursor_set,
  2337. .cursor_move = dce_v10_0_crtc_cursor_move,
  2338. .gamma_set = dce_v10_0_crtc_gamma_set,
  2339. .set_config = amdgpu_crtc_set_config,
  2340. .destroy = dce_v10_0_crtc_destroy,
  2341. .page_flip = amdgpu_crtc_page_flip,
  2342. };
  2343. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2344. {
  2345. struct drm_device *dev = crtc->dev;
  2346. struct amdgpu_device *adev = dev->dev_private;
  2347. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2348. unsigned type;
  2349. switch (mode) {
  2350. case DRM_MODE_DPMS_ON:
  2351. amdgpu_crtc->enabled = true;
  2352. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2353. dce_v10_0_vga_enable(crtc, true);
  2354. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2355. dce_v10_0_vga_enable(crtc, false);
  2356. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2357. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2358. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2359. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2360. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2361. dce_v10_0_crtc_load_lut(crtc);
  2362. break;
  2363. case DRM_MODE_DPMS_STANDBY:
  2364. case DRM_MODE_DPMS_SUSPEND:
  2365. case DRM_MODE_DPMS_OFF:
  2366. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2367. if (amdgpu_crtc->enabled) {
  2368. dce_v10_0_vga_enable(crtc, true);
  2369. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2370. dce_v10_0_vga_enable(crtc, false);
  2371. }
  2372. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2373. amdgpu_crtc->enabled = false;
  2374. break;
  2375. }
  2376. /* adjust pm to dpms */
  2377. amdgpu_pm_compute_clocks(adev);
  2378. }
  2379. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2380. {
  2381. /* disable crtc pair power gating before programming */
  2382. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2383. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2384. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2385. }
  2386. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2387. {
  2388. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2389. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2390. }
  2391. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2392. {
  2393. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2394. struct drm_device *dev = crtc->dev;
  2395. struct amdgpu_device *adev = dev->dev_private;
  2396. struct amdgpu_atom_ss ss;
  2397. int i;
  2398. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2399. if (crtc->primary->fb) {
  2400. int r;
  2401. struct amdgpu_framebuffer *amdgpu_fb;
  2402. struct amdgpu_bo *rbo;
  2403. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2404. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2405. r = amdgpu_bo_reserve(rbo, false);
  2406. if (unlikely(r))
  2407. DRM_ERROR("failed to reserve rbo before unpin\n");
  2408. else {
  2409. amdgpu_bo_unpin(rbo);
  2410. amdgpu_bo_unreserve(rbo);
  2411. }
  2412. }
  2413. /* disable the GRPH */
  2414. dce_v10_0_grph_enable(crtc, false);
  2415. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2416. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2417. if (adev->mode_info.crtcs[i] &&
  2418. adev->mode_info.crtcs[i]->enabled &&
  2419. i != amdgpu_crtc->crtc_id &&
  2420. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2421. /* one other crtc is using this pll don't turn
  2422. * off the pll
  2423. */
  2424. goto done;
  2425. }
  2426. }
  2427. switch (amdgpu_crtc->pll_id) {
  2428. case ATOM_PPLL0:
  2429. case ATOM_PPLL1:
  2430. case ATOM_PPLL2:
  2431. /* disable the ppll */
  2432. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2433. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2434. break;
  2435. default:
  2436. break;
  2437. }
  2438. done:
  2439. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2440. amdgpu_crtc->adjusted_clock = 0;
  2441. amdgpu_crtc->encoder = NULL;
  2442. amdgpu_crtc->connector = NULL;
  2443. }
  2444. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2445. struct drm_display_mode *mode,
  2446. struct drm_display_mode *adjusted_mode,
  2447. int x, int y, struct drm_framebuffer *old_fb)
  2448. {
  2449. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2450. if (!amdgpu_crtc->adjusted_clock)
  2451. return -EINVAL;
  2452. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2453. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2454. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2455. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2456. amdgpu_atombios_crtc_scaler_setup(crtc);
  2457. /* update the hw version fpr dpm */
  2458. amdgpu_crtc->hw_mode = *adjusted_mode;
  2459. return 0;
  2460. }
  2461. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2462. const struct drm_display_mode *mode,
  2463. struct drm_display_mode *adjusted_mode)
  2464. {
  2465. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2466. struct drm_device *dev = crtc->dev;
  2467. struct drm_encoder *encoder;
  2468. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2469. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2470. if (encoder->crtc == crtc) {
  2471. amdgpu_crtc->encoder = encoder;
  2472. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2473. break;
  2474. }
  2475. }
  2476. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2477. amdgpu_crtc->encoder = NULL;
  2478. amdgpu_crtc->connector = NULL;
  2479. return false;
  2480. }
  2481. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2482. return false;
  2483. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2484. return false;
  2485. /* pick pll */
  2486. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2487. /* if we can't get a PPLL for a non-DP encoder, fail */
  2488. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2489. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2490. return false;
  2491. return true;
  2492. }
  2493. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2494. struct drm_framebuffer *old_fb)
  2495. {
  2496. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2497. }
  2498. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2499. struct drm_framebuffer *fb,
  2500. int x, int y, enum mode_set_atomic state)
  2501. {
  2502. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2503. }
  2504. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2505. .dpms = dce_v10_0_crtc_dpms,
  2506. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2507. .mode_set = dce_v10_0_crtc_mode_set,
  2508. .mode_set_base = dce_v10_0_crtc_set_base,
  2509. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2510. .prepare = dce_v10_0_crtc_prepare,
  2511. .commit = dce_v10_0_crtc_commit,
  2512. .load_lut = dce_v10_0_crtc_load_lut,
  2513. .disable = dce_v10_0_crtc_disable,
  2514. };
  2515. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2516. {
  2517. struct amdgpu_crtc *amdgpu_crtc;
  2518. int i;
  2519. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2520. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2521. if (amdgpu_crtc == NULL)
  2522. return -ENOMEM;
  2523. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2524. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2525. amdgpu_crtc->crtc_id = index;
  2526. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2527. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2528. amdgpu_crtc->max_cursor_width = 128;
  2529. amdgpu_crtc->max_cursor_height = 128;
  2530. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2531. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2532. for (i = 0; i < 256; i++) {
  2533. amdgpu_crtc->lut_r[i] = i << 2;
  2534. amdgpu_crtc->lut_g[i] = i << 2;
  2535. amdgpu_crtc->lut_b[i] = i << 2;
  2536. }
  2537. switch (amdgpu_crtc->crtc_id) {
  2538. case 0:
  2539. default:
  2540. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2541. break;
  2542. case 1:
  2543. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2544. break;
  2545. case 2:
  2546. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2547. break;
  2548. case 3:
  2549. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2550. break;
  2551. case 4:
  2552. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2553. break;
  2554. case 5:
  2555. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2556. break;
  2557. }
  2558. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2559. amdgpu_crtc->adjusted_clock = 0;
  2560. amdgpu_crtc->encoder = NULL;
  2561. amdgpu_crtc->connector = NULL;
  2562. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2563. return 0;
  2564. }
  2565. static int dce_v10_0_early_init(void *handle)
  2566. {
  2567. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2568. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2569. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2570. dce_v10_0_set_display_funcs(adev);
  2571. dce_v10_0_set_irq_funcs(adev);
  2572. switch (adev->asic_type) {
  2573. case CHIP_FIJI:
  2574. case CHIP_TONGA:
  2575. adev->mode_info.num_crtc = 6; /* XXX 7??? */
  2576. adev->mode_info.num_hpd = 6;
  2577. adev->mode_info.num_dig = 7;
  2578. break;
  2579. default:
  2580. /* FIXME: not supported yet */
  2581. return -EINVAL;
  2582. }
  2583. return 0;
  2584. }
  2585. static int dce_v10_0_sw_init(void *handle)
  2586. {
  2587. int r, i;
  2588. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2589. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2590. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2591. if (r)
  2592. return r;
  2593. }
  2594. for (i = 8; i < 20; i += 2) {
  2595. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2596. if (r)
  2597. return r;
  2598. }
  2599. /* HPD hotplug */
  2600. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2601. if (r)
  2602. return r;
  2603. adev->mode_info.mode_config_initialized = true;
  2604. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2605. adev->ddev->mode_config.max_width = 16384;
  2606. adev->ddev->mode_config.max_height = 16384;
  2607. adev->ddev->mode_config.preferred_depth = 24;
  2608. adev->ddev->mode_config.prefer_shadow = 1;
  2609. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2610. r = amdgpu_modeset_create_props(adev);
  2611. if (r)
  2612. return r;
  2613. adev->ddev->mode_config.max_width = 16384;
  2614. adev->ddev->mode_config.max_height = 16384;
  2615. /* allocate crtcs */
  2616. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2617. r = dce_v10_0_crtc_init(adev, i);
  2618. if (r)
  2619. return r;
  2620. }
  2621. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2622. amdgpu_print_display_setup(adev->ddev);
  2623. else
  2624. return -EINVAL;
  2625. /* setup afmt */
  2626. dce_v10_0_afmt_init(adev);
  2627. r = dce_v10_0_audio_init(adev);
  2628. if (r)
  2629. return r;
  2630. drm_kms_helper_poll_init(adev->ddev);
  2631. return r;
  2632. }
  2633. static int dce_v10_0_sw_fini(void *handle)
  2634. {
  2635. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2636. kfree(adev->mode_info.bios_hardcoded_edid);
  2637. drm_kms_helper_poll_fini(adev->ddev);
  2638. dce_v10_0_audio_fini(adev);
  2639. dce_v10_0_afmt_fini(adev);
  2640. drm_mode_config_cleanup(adev->ddev);
  2641. adev->mode_info.mode_config_initialized = false;
  2642. return 0;
  2643. }
  2644. static int dce_v10_0_hw_init(void *handle)
  2645. {
  2646. int i;
  2647. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2648. dce_v10_0_init_golden_registers(adev);
  2649. /* init dig PHYs, disp eng pll */
  2650. amdgpu_atombios_encoder_init_dig(adev);
  2651. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2652. /* initialize hpd */
  2653. dce_v10_0_hpd_init(adev);
  2654. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2655. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2656. }
  2657. dce_v10_0_pageflip_interrupt_init(adev);
  2658. return 0;
  2659. }
  2660. static int dce_v10_0_hw_fini(void *handle)
  2661. {
  2662. int i;
  2663. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2664. dce_v10_0_hpd_fini(adev);
  2665. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2666. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2667. }
  2668. dce_v10_0_pageflip_interrupt_fini(adev);
  2669. return 0;
  2670. }
  2671. static int dce_v10_0_suspend(void *handle)
  2672. {
  2673. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2674. amdgpu_atombios_scratch_regs_save(adev);
  2675. dce_v10_0_hpd_fini(adev);
  2676. dce_v10_0_pageflip_interrupt_fini(adev);
  2677. return 0;
  2678. }
  2679. static int dce_v10_0_resume(void *handle)
  2680. {
  2681. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2682. dce_v10_0_init_golden_registers(adev);
  2683. amdgpu_atombios_scratch_regs_restore(adev);
  2684. /* init dig PHYs, disp eng pll */
  2685. amdgpu_atombios_encoder_init_dig(adev);
  2686. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2687. /* turn on the BL */
  2688. if (adev->mode_info.bl_encoder) {
  2689. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2690. adev->mode_info.bl_encoder);
  2691. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2692. bl_level);
  2693. }
  2694. /* initialize hpd */
  2695. dce_v10_0_hpd_init(adev);
  2696. dce_v10_0_pageflip_interrupt_init(adev);
  2697. return 0;
  2698. }
  2699. static bool dce_v10_0_is_idle(void *handle)
  2700. {
  2701. return true;
  2702. }
  2703. static int dce_v10_0_wait_for_idle(void *handle)
  2704. {
  2705. return 0;
  2706. }
  2707. static void dce_v10_0_print_status(void *handle)
  2708. {
  2709. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2710. dev_info(adev->dev, "DCE 10.x registers\n");
  2711. /* XXX todo */
  2712. }
  2713. static int dce_v10_0_soft_reset(void *handle)
  2714. {
  2715. u32 srbm_soft_reset = 0, tmp;
  2716. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2717. if (dce_v10_0_is_display_hung(adev))
  2718. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2719. if (srbm_soft_reset) {
  2720. dce_v10_0_print_status((void *)adev);
  2721. tmp = RREG32(mmSRBM_SOFT_RESET);
  2722. tmp |= srbm_soft_reset;
  2723. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2724. WREG32(mmSRBM_SOFT_RESET, tmp);
  2725. tmp = RREG32(mmSRBM_SOFT_RESET);
  2726. udelay(50);
  2727. tmp &= ~srbm_soft_reset;
  2728. WREG32(mmSRBM_SOFT_RESET, tmp);
  2729. tmp = RREG32(mmSRBM_SOFT_RESET);
  2730. /* Wait a little for things to settle down */
  2731. udelay(50);
  2732. dce_v10_0_print_status((void *)adev);
  2733. }
  2734. return 0;
  2735. }
  2736. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2737. int crtc,
  2738. enum amdgpu_interrupt_state state)
  2739. {
  2740. u32 lb_interrupt_mask;
  2741. if (crtc >= adev->mode_info.num_crtc) {
  2742. DRM_DEBUG("invalid crtc %d\n", crtc);
  2743. return;
  2744. }
  2745. switch (state) {
  2746. case AMDGPU_IRQ_STATE_DISABLE:
  2747. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2748. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2749. VBLANK_INTERRUPT_MASK, 0);
  2750. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2751. break;
  2752. case AMDGPU_IRQ_STATE_ENABLE:
  2753. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2754. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2755. VBLANK_INTERRUPT_MASK, 1);
  2756. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2757. break;
  2758. default:
  2759. break;
  2760. }
  2761. }
  2762. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2763. int crtc,
  2764. enum amdgpu_interrupt_state state)
  2765. {
  2766. u32 lb_interrupt_mask;
  2767. if (crtc >= adev->mode_info.num_crtc) {
  2768. DRM_DEBUG("invalid crtc %d\n", crtc);
  2769. return;
  2770. }
  2771. switch (state) {
  2772. case AMDGPU_IRQ_STATE_DISABLE:
  2773. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2774. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2775. VLINE_INTERRUPT_MASK, 0);
  2776. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2777. break;
  2778. case AMDGPU_IRQ_STATE_ENABLE:
  2779. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2780. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2781. VLINE_INTERRUPT_MASK, 1);
  2782. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2783. break;
  2784. default:
  2785. break;
  2786. }
  2787. }
  2788. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2789. struct amdgpu_irq_src *source,
  2790. unsigned hpd,
  2791. enum amdgpu_interrupt_state state)
  2792. {
  2793. u32 tmp;
  2794. if (hpd >= adev->mode_info.num_hpd) {
  2795. DRM_DEBUG("invalid hdp %d\n", hpd);
  2796. return 0;
  2797. }
  2798. switch (state) {
  2799. case AMDGPU_IRQ_STATE_DISABLE:
  2800. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2801. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2802. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2803. break;
  2804. case AMDGPU_IRQ_STATE_ENABLE:
  2805. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2806. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2807. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2808. break;
  2809. default:
  2810. break;
  2811. }
  2812. return 0;
  2813. }
  2814. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2815. struct amdgpu_irq_src *source,
  2816. unsigned type,
  2817. enum amdgpu_interrupt_state state)
  2818. {
  2819. switch (type) {
  2820. case AMDGPU_CRTC_IRQ_VBLANK1:
  2821. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2822. break;
  2823. case AMDGPU_CRTC_IRQ_VBLANK2:
  2824. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2825. break;
  2826. case AMDGPU_CRTC_IRQ_VBLANK3:
  2827. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2828. break;
  2829. case AMDGPU_CRTC_IRQ_VBLANK4:
  2830. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2831. break;
  2832. case AMDGPU_CRTC_IRQ_VBLANK5:
  2833. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2834. break;
  2835. case AMDGPU_CRTC_IRQ_VBLANK6:
  2836. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2837. break;
  2838. case AMDGPU_CRTC_IRQ_VLINE1:
  2839. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2840. break;
  2841. case AMDGPU_CRTC_IRQ_VLINE2:
  2842. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2843. break;
  2844. case AMDGPU_CRTC_IRQ_VLINE3:
  2845. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2846. break;
  2847. case AMDGPU_CRTC_IRQ_VLINE4:
  2848. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2849. break;
  2850. case AMDGPU_CRTC_IRQ_VLINE5:
  2851. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2852. break;
  2853. case AMDGPU_CRTC_IRQ_VLINE6:
  2854. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2855. break;
  2856. default:
  2857. break;
  2858. }
  2859. return 0;
  2860. }
  2861. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2862. struct amdgpu_irq_src *src,
  2863. unsigned type,
  2864. enum amdgpu_interrupt_state state)
  2865. {
  2866. u32 reg, reg_block;
  2867. /* now deal with page flip IRQ */
  2868. switch (type) {
  2869. case AMDGPU_PAGEFLIP_IRQ_D1:
  2870. reg_block = CRTC0_REGISTER_OFFSET;
  2871. break;
  2872. case AMDGPU_PAGEFLIP_IRQ_D2:
  2873. reg_block = CRTC1_REGISTER_OFFSET;
  2874. break;
  2875. case AMDGPU_PAGEFLIP_IRQ_D3:
  2876. reg_block = CRTC2_REGISTER_OFFSET;
  2877. break;
  2878. case AMDGPU_PAGEFLIP_IRQ_D4:
  2879. reg_block = CRTC3_REGISTER_OFFSET;
  2880. break;
  2881. case AMDGPU_PAGEFLIP_IRQ_D5:
  2882. reg_block = CRTC4_REGISTER_OFFSET;
  2883. break;
  2884. case AMDGPU_PAGEFLIP_IRQ_D6:
  2885. reg_block = CRTC5_REGISTER_OFFSET;
  2886. break;
  2887. default:
  2888. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2889. return -EINVAL;
  2890. }
  2891. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + reg_block);
  2892. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2893. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2894. else
  2895. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2896. return 0;
  2897. }
  2898. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2899. struct amdgpu_irq_src *source,
  2900. struct amdgpu_iv_entry *entry)
  2901. {
  2902. int reg_block;
  2903. unsigned long flags;
  2904. unsigned crtc_id;
  2905. struct amdgpu_crtc *amdgpu_crtc;
  2906. struct amdgpu_flip_work *works;
  2907. crtc_id = (entry->src_id - 8) >> 1;
  2908. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2909. /* ack the interrupt */
  2910. switch(crtc_id){
  2911. case AMDGPU_PAGEFLIP_IRQ_D1:
  2912. reg_block = CRTC0_REGISTER_OFFSET;
  2913. break;
  2914. case AMDGPU_PAGEFLIP_IRQ_D2:
  2915. reg_block = CRTC1_REGISTER_OFFSET;
  2916. break;
  2917. case AMDGPU_PAGEFLIP_IRQ_D3:
  2918. reg_block = CRTC2_REGISTER_OFFSET;
  2919. break;
  2920. case AMDGPU_PAGEFLIP_IRQ_D4:
  2921. reg_block = CRTC3_REGISTER_OFFSET;
  2922. break;
  2923. case AMDGPU_PAGEFLIP_IRQ_D5:
  2924. reg_block = CRTC4_REGISTER_OFFSET;
  2925. break;
  2926. case AMDGPU_PAGEFLIP_IRQ_D6:
  2927. reg_block = CRTC5_REGISTER_OFFSET;
  2928. break;
  2929. default:
  2930. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2931. return -EINVAL;
  2932. }
  2933. if (RREG32(mmGRPH_INTERRUPT_STATUS + reg_block) & GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2934. WREG32(mmGRPH_INTERRUPT_STATUS + reg_block, GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2935. /* IRQ could occur when in initial stage */
  2936. if (amdgpu_crtc == NULL)
  2937. return 0;
  2938. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2939. works = amdgpu_crtc->pflip_works;
  2940. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2941. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2942. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2943. amdgpu_crtc->pflip_status,
  2944. AMDGPU_FLIP_SUBMITTED);
  2945. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2946. return 0;
  2947. }
  2948. /* page flip completed. clean up */
  2949. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2950. amdgpu_crtc->pflip_works = NULL;
  2951. /* wakeup usersapce */
  2952. if (works->event)
  2953. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2954. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2955. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2956. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2957. return 0;
  2958. }
  2959. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2960. int hpd)
  2961. {
  2962. u32 tmp;
  2963. if (hpd >= adev->mode_info.num_hpd) {
  2964. DRM_DEBUG("invalid hdp %d\n", hpd);
  2965. return;
  2966. }
  2967. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2968. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2969. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2970. }
  2971. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2972. int crtc)
  2973. {
  2974. u32 tmp;
  2975. if (crtc >= adev->mode_info.num_crtc) {
  2976. DRM_DEBUG("invalid crtc %d\n", crtc);
  2977. return;
  2978. }
  2979. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2980. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2981. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2982. }
  2983. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2984. int crtc)
  2985. {
  2986. u32 tmp;
  2987. if (crtc >= adev->mode_info.num_crtc) {
  2988. DRM_DEBUG("invalid crtc %d\n", crtc);
  2989. return;
  2990. }
  2991. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2992. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2993. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2994. }
  2995. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2996. struct amdgpu_irq_src *source,
  2997. struct amdgpu_iv_entry *entry)
  2998. {
  2999. unsigned crtc = entry->src_id - 1;
  3000. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  3001. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  3002. switch (entry->src_data) {
  3003. case 0: /* vblank */
  3004. if (disp_int & interrupt_status_offsets[crtc].vblank)
  3005. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  3006. else
  3007. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3008. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  3009. drm_handle_vblank(adev->ddev, crtc);
  3010. }
  3011. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  3012. break;
  3013. case 1: /* vline */
  3014. if (disp_int & interrupt_status_offsets[crtc].vline)
  3015. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  3016. else
  3017. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3018. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  3019. break;
  3020. default:
  3021. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3022. break;
  3023. }
  3024. return 0;
  3025. }
  3026. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  3027. struct amdgpu_irq_src *source,
  3028. struct amdgpu_iv_entry *entry)
  3029. {
  3030. uint32_t disp_int, mask;
  3031. unsigned hpd;
  3032. if (entry->src_data >= adev->mode_info.num_hpd) {
  3033. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3034. return 0;
  3035. }
  3036. hpd = entry->src_data;
  3037. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3038. mask = interrupt_status_offsets[hpd].hpd;
  3039. if (disp_int & mask) {
  3040. dce_v10_0_hpd_int_ack(adev, hpd);
  3041. schedule_work(&adev->hotplug_work);
  3042. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3043. }
  3044. return 0;
  3045. }
  3046. static int dce_v10_0_set_clockgating_state(void *handle,
  3047. enum amd_clockgating_state state)
  3048. {
  3049. return 0;
  3050. }
  3051. static int dce_v10_0_set_powergating_state(void *handle,
  3052. enum amd_powergating_state state)
  3053. {
  3054. return 0;
  3055. }
  3056. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3057. .early_init = dce_v10_0_early_init,
  3058. .late_init = NULL,
  3059. .sw_init = dce_v10_0_sw_init,
  3060. .sw_fini = dce_v10_0_sw_fini,
  3061. .hw_init = dce_v10_0_hw_init,
  3062. .hw_fini = dce_v10_0_hw_fini,
  3063. .suspend = dce_v10_0_suspend,
  3064. .resume = dce_v10_0_resume,
  3065. .is_idle = dce_v10_0_is_idle,
  3066. .wait_for_idle = dce_v10_0_wait_for_idle,
  3067. .soft_reset = dce_v10_0_soft_reset,
  3068. .print_status = dce_v10_0_print_status,
  3069. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3070. .set_powergating_state = dce_v10_0_set_powergating_state,
  3071. };
  3072. static void
  3073. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3074. struct drm_display_mode *mode,
  3075. struct drm_display_mode *adjusted_mode)
  3076. {
  3077. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3078. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3079. /* need to call this here rather than in prepare() since we need some crtc info */
  3080. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3081. /* set scaler clears this on some chips */
  3082. dce_v10_0_set_interleave(encoder->crtc, mode);
  3083. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3084. dce_v10_0_afmt_enable(encoder, true);
  3085. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3086. }
  3087. }
  3088. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3089. {
  3090. struct amdgpu_device *adev = encoder->dev->dev_private;
  3091. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3092. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3093. if ((amdgpu_encoder->active_device &
  3094. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3095. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3096. ENCODER_OBJECT_ID_NONE)) {
  3097. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3098. if (dig) {
  3099. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3100. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3101. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3102. }
  3103. }
  3104. amdgpu_atombios_scratch_regs_lock(adev, true);
  3105. if (connector) {
  3106. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3107. /* select the clock/data port if it uses a router */
  3108. if (amdgpu_connector->router.cd_valid)
  3109. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3110. /* turn eDP panel on for mode set */
  3111. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3112. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3113. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3114. }
  3115. /* this is needed for the pll/ss setup to work correctly in some cases */
  3116. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3117. /* set up the FMT blocks */
  3118. dce_v10_0_program_fmt(encoder);
  3119. }
  3120. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3121. {
  3122. struct drm_device *dev = encoder->dev;
  3123. struct amdgpu_device *adev = dev->dev_private;
  3124. /* need to call this here as we need the crtc set up */
  3125. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3126. amdgpu_atombios_scratch_regs_lock(adev, false);
  3127. }
  3128. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3129. {
  3130. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3131. struct amdgpu_encoder_atom_dig *dig;
  3132. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3133. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3134. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3135. dce_v10_0_afmt_enable(encoder, false);
  3136. dig = amdgpu_encoder->enc_priv;
  3137. dig->dig_encoder = -1;
  3138. }
  3139. amdgpu_encoder->active_device = 0;
  3140. }
  3141. /* these are handled by the primary encoders */
  3142. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3143. {
  3144. }
  3145. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3146. {
  3147. }
  3148. static void
  3149. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3150. struct drm_display_mode *mode,
  3151. struct drm_display_mode *adjusted_mode)
  3152. {
  3153. }
  3154. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3155. {
  3156. }
  3157. static void
  3158. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3159. {
  3160. }
  3161. static bool dce_v10_0_ext_mode_fixup(struct drm_encoder *encoder,
  3162. const struct drm_display_mode *mode,
  3163. struct drm_display_mode *adjusted_mode)
  3164. {
  3165. return true;
  3166. }
  3167. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3168. .dpms = dce_v10_0_ext_dpms,
  3169. .mode_fixup = dce_v10_0_ext_mode_fixup,
  3170. .prepare = dce_v10_0_ext_prepare,
  3171. .mode_set = dce_v10_0_ext_mode_set,
  3172. .commit = dce_v10_0_ext_commit,
  3173. .disable = dce_v10_0_ext_disable,
  3174. /* no detect for TMDS/LVDS yet */
  3175. };
  3176. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3177. .dpms = amdgpu_atombios_encoder_dpms,
  3178. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3179. .prepare = dce_v10_0_encoder_prepare,
  3180. .mode_set = dce_v10_0_encoder_mode_set,
  3181. .commit = dce_v10_0_encoder_commit,
  3182. .disable = dce_v10_0_encoder_disable,
  3183. .detect = amdgpu_atombios_encoder_dig_detect,
  3184. };
  3185. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3186. .dpms = amdgpu_atombios_encoder_dpms,
  3187. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3188. .prepare = dce_v10_0_encoder_prepare,
  3189. .mode_set = dce_v10_0_encoder_mode_set,
  3190. .commit = dce_v10_0_encoder_commit,
  3191. .detect = amdgpu_atombios_encoder_dac_detect,
  3192. };
  3193. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3194. {
  3195. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3196. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3197. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3198. kfree(amdgpu_encoder->enc_priv);
  3199. drm_encoder_cleanup(encoder);
  3200. kfree(amdgpu_encoder);
  3201. }
  3202. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3203. .destroy = dce_v10_0_encoder_destroy,
  3204. };
  3205. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3206. uint32_t encoder_enum,
  3207. uint32_t supported_device,
  3208. u16 caps)
  3209. {
  3210. struct drm_device *dev = adev->ddev;
  3211. struct drm_encoder *encoder;
  3212. struct amdgpu_encoder *amdgpu_encoder;
  3213. /* see if we already added it */
  3214. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3215. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3216. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3217. amdgpu_encoder->devices |= supported_device;
  3218. return;
  3219. }
  3220. }
  3221. /* add a new one */
  3222. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3223. if (!amdgpu_encoder)
  3224. return;
  3225. encoder = &amdgpu_encoder->base;
  3226. switch (adev->mode_info.num_crtc) {
  3227. case 1:
  3228. encoder->possible_crtcs = 0x1;
  3229. break;
  3230. case 2:
  3231. default:
  3232. encoder->possible_crtcs = 0x3;
  3233. break;
  3234. case 4:
  3235. encoder->possible_crtcs = 0xf;
  3236. break;
  3237. case 6:
  3238. encoder->possible_crtcs = 0x3f;
  3239. break;
  3240. }
  3241. amdgpu_encoder->enc_priv = NULL;
  3242. amdgpu_encoder->encoder_enum = encoder_enum;
  3243. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3244. amdgpu_encoder->devices = supported_device;
  3245. amdgpu_encoder->rmx_type = RMX_OFF;
  3246. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3247. amdgpu_encoder->is_ext_encoder = false;
  3248. amdgpu_encoder->caps = caps;
  3249. switch (amdgpu_encoder->encoder_id) {
  3250. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3251. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3252. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3253. DRM_MODE_ENCODER_DAC);
  3254. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3255. break;
  3256. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3257. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3258. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3259. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3260. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3261. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3262. amdgpu_encoder->rmx_type = RMX_FULL;
  3263. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3264. DRM_MODE_ENCODER_LVDS);
  3265. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3266. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3267. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3268. DRM_MODE_ENCODER_DAC);
  3269. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3270. } else {
  3271. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3272. DRM_MODE_ENCODER_TMDS);
  3273. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3274. }
  3275. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3276. break;
  3277. case ENCODER_OBJECT_ID_SI170B:
  3278. case ENCODER_OBJECT_ID_CH7303:
  3279. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3280. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3281. case ENCODER_OBJECT_ID_TITFP513:
  3282. case ENCODER_OBJECT_ID_VT1623:
  3283. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3284. case ENCODER_OBJECT_ID_TRAVIS:
  3285. case ENCODER_OBJECT_ID_NUTMEG:
  3286. /* these are handled by the primary encoders */
  3287. amdgpu_encoder->is_ext_encoder = true;
  3288. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3289. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3290. DRM_MODE_ENCODER_LVDS);
  3291. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3292. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3293. DRM_MODE_ENCODER_DAC);
  3294. else
  3295. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3296. DRM_MODE_ENCODER_TMDS);
  3297. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3298. break;
  3299. }
  3300. }
  3301. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3302. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3303. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3304. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3305. .vblank_wait = &dce_v10_0_vblank_wait,
  3306. .is_display_hung = &dce_v10_0_is_display_hung,
  3307. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3308. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3309. .hpd_sense = &dce_v10_0_hpd_sense,
  3310. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3311. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3312. .page_flip = &dce_v10_0_page_flip,
  3313. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3314. .add_encoder = &dce_v10_0_encoder_add,
  3315. .add_connector = &amdgpu_connector_add,
  3316. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3317. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3318. };
  3319. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3320. {
  3321. if (adev->mode_info.funcs == NULL)
  3322. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3323. }
  3324. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3325. .set = dce_v10_0_set_crtc_irq_state,
  3326. .process = dce_v10_0_crtc_irq,
  3327. };
  3328. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3329. .set = dce_v10_0_set_pageflip_irq_state,
  3330. .process = dce_v10_0_pageflip_irq,
  3331. };
  3332. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3333. .set = dce_v10_0_set_hpd_irq_state,
  3334. .process = dce_v10_0_hpd_irq,
  3335. };
  3336. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3337. {
  3338. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3339. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3340. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3341. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3342. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3343. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3344. }