divider.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * TI Divider Clock
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * Tero Kristo <t-kristo@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk-provider.h>
  18. #include <linux/slab.h>
  19. #include <linux/err.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/clk/ti.h>
  23. #include "clock.h"
  24. #undef pr_fmt
  25. #define pr_fmt(fmt) "%s: " fmt, __func__
  26. #define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
  27. #define div_mask(d) ((1 << ((d)->width)) - 1)
  28. static unsigned int _get_table_maxdiv(const struct clk_div_table *table)
  29. {
  30. unsigned int maxdiv = 0;
  31. const struct clk_div_table *clkt;
  32. for (clkt = table; clkt->div; clkt++)
  33. if (clkt->div > maxdiv)
  34. maxdiv = clkt->div;
  35. return maxdiv;
  36. }
  37. static unsigned int _get_maxdiv(struct clk_divider *divider)
  38. {
  39. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  40. return div_mask(divider);
  41. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  42. return 1 << div_mask(divider);
  43. if (divider->table)
  44. return _get_table_maxdiv(divider->table);
  45. return div_mask(divider) + 1;
  46. }
  47. static unsigned int _get_table_div(const struct clk_div_table *table,
  48. unsigned int val)
  49. {
  50. const struct clk_div_table *clkt;
  51. for (clkt = table; clkt->div; clkt++)
  52. if (clkt->val == val)
  53. return clkt->div;
  54. return 0;
  55. }
  56. static unsigned int _get_div(struct clk_divider *divider, unsigned int val)
  57. {
  58. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  59. return val;
  60. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  61. return 1 << val;
  62. if (divider->table)
  63. return _get_table_div(divider->table, val);
  64. return val + 1;
  65. }
  66. static unsigned int _get_table_val(const struct clk_div_table *table,
  67. unsigned int div)
  68. {
  69. const struct clk_div_table *clkt;
  70. for (clkt = table; clkt->div; clkt++)
  71. if (clkt->div == div)
  72. return clkt->val;
  73. return 0;
  74. }
  75. static unsigned int _get_val(struct clk_divider *divider, u8 div)
  76. {
  77. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  78. return div;
  79. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  80. return __ffs(div);
  81. if (divider->table)
  82. return _get_table_val(divider->table, div);
  83. return div - 1;
  84. }
  85. static unsigned long ti_clk_divider_recalc_rate(struct clk_hw *hw,
  86. unsigned long parent_rate)
  87. {
  88. struct clk_divider *divider = to_clk_divider(hw);
  89. unsigned int div, val;
  90. val = ti_clk_ll_ops->clk_readl(divider->reg) >> divider->shift;
  91. val &= div_mask(divider);
  92. div = _get_div(divider, val);
  93. if (!div) {
  94. WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO),
  95. "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
  96. clk_hw_get_name(hw));
  97. return parent_rate;
  98. }
  99. return DIV_ROUND_UP(parent_rate, div);
  100. }
  101. /*
  102. * The reverse of DIV_ROUND_UP: The maximum number which
  103. * divided by m is r
  104. */
  105. #define MULT_ROUND_UP(r, m) ((r) * (m) + (m) - 1)
  106. static bool _is_valid_table_div(const struct clk_div_table *table,
  107. unsigned int div)
  108. {
  109. const struct clk_div_table *clkt;
  110. for (clkt = table; clkt->div; clkt++)
  111. if (clkt->div == div)
  112. return true;
  113. return false;
  114. }
  115. static bool _is_valid_div(struct clk_divider *divider, unsigned int div)
  116. {
  117. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  118. return is_power_of_2(div);
  119. if (divider->table)
  120. return _is_valid_table_div(divider->table, div);
  121. return true;
  122. }
  123. static int ti_clk_divider_bestdiv(struct clk_hw *hw, unsigned long rate,
  124. unsigned long *best_parent_rate)
  125. {
  126. struct clk_divider *divider = to_clk_divider(hw);
  127. int i, bestdiv = 0;
  128. unsigned long parent_rate, best = 0, now, maxdiv;
  129. unsigned long parent_rate_saved = *best_parent_rate;
  130. if (!rate)
  131. rate = 1;
  132. maxdiv = _get_maxdiv(divider);
  133. if (!(clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)) {
  134. parent_rate = *best_parent_rate;
  135. bestdiv = DIV_ROUND_UP(parent_rate, rate);
  136. bestdiv = bestdiv == 0 ? 1 : bestdiv;
  137. bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv;
  138. return bestdiv;
  139. }
  140. /*
  141. * The maximum divider we can use without overflowing
  142. * unsigned long in rate * i below
  143. */
  144. maxdiv = min(ULONG_MAX / rate, maxdiv);
  145. for (i = 1; i <= maxdiv; i++) {
  146. if (!_is_valid_div(divider, i))
  147. continue;
  148. if (rate * i == parent_rate_saved) {
  149. /*
  150. * It's the most ideal case if the requested rate can be
  151. * divided from parent clock without needing to change
  152. * parent rate, so return the divider immediately.
  153. */
  154. *best_parent_rate = parent_rate_saved;
  155. return i;
  156. }
  157. parent_rate = clk_hw_round_rate(clk_hw_get_parent(hw),
  158. MULT_ROUND_UP(rate, i));
  159. now = DIV_ROUND_UP(parent_rate, i);
  160. if (now <= rate && now > best) {
  161. bestdiv = i;
  162. best = now;
  163. *best_parent_rate = parent_rate;
  164. }
  165. }
  166. if (!bestdiv) {
  167. bestdiv = _get_maxdiv(divider);
  168. *best_parent_rate =
  169. clk_hw_round_rate(clk_hw_get_parent(hw), 1);
  170. }
  171. return bestdiv;
  172. }
  173. static long ti_clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
  174. unsigned long *prate)
  175. {
  176. int div;
  177. div = ti_clk_divider_bestdiv(hw, rate, prate);
  178. return DIV_ROUND_UP(*prate, div);
  179. }
  180. static int ti_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
  181. unsigned long parent_rate)
  182. {
  183. struct clk_divider *divider;
  184. unsigned int div, value;
  185. unsigned long flags = 0;
  186. u32 val;
  187. if (!hw || !rate)
  188. return -EINVAL;
  189. divider = to_clk_divider(hw);
  190. div = DIV_ROUND_UP(parent_rate, rate);
  191. value = _get_val(divider, div);
  192. if (value > div_mask(divider))
  193. value = div_mask(divider);
  194. if (divider->lock)
  195. spin_lock_irqsave(divider->lock, flags);
  196. if (divider->flags & CLK_DIVIDER_HIWORD_MASK) {
  197. val = div_mask(divider) << (divider->shift + 16);
  198. } else {
  199. val = ti_clk_ll_ops->clk_readl(divider->reg);
  200. val &= ~(div_mask(divider) << divider->shift);
  201. }
  202. val |= value << divider->shift;
  203. ti_clk_ll_ops->clk_writel(val, divider->reg);
  204. if (divider->lock)
  205. spin_unlock_irqrestore(divider->lock, flags);
  206. return 0;
  207. }
  208. const struct clk_ops ti_clk_divider_ops = {
  209. .recalc_rate = ti_clk_divider_recalc_rate,
  210. .round_rate = ti_clk_divider_round_rate,
  211. .set_rate = ti_clk_divider_set_rate,
  212. };
  213. static struct clk *_register_divider(struct device *dev, const char *name,
  214. const char *parent_name,
  215. unsigned long flags, void __iomem *reg,
  216. u8 shift, u8 width, u8 clk_divider_flags,
  217. const struct clk_div_table *table,
  218. spinlock_t *lock)
  219. {
  220. struct clk_divider *div;
  221. struct clk *clk;
  222. struct clk_init_data init;
  223. if (clk_divider_flags & CLK_DIVIDER_HIWORD_MASK) {
  224. if (width + shift > 16) {
  225. pr_warn("divider value exceeds LOWORD field\n");
  226. return ERR_PTR(-EINVAL);
  227. }
  228. }
  229. /* allocate the divider */
  230. div = kzalloc(sizeof(*div), GFP_KERNEL);
  231. if (!div) {
  232. pr_err("%s: could not allocate divider clk\n", __func__);
  233. return ERR_PTR(-ENOMEM);
  234. }
  235. init.name = name;
  236. init.ops = &ti_clk_divider_ops;
  237. init.flags = flags | CLK_IS_BASIC;
  238. init.parent_names = (parent_name ? &parent_name : NULL);
  239. init.num_parents = (parent_name ? 1 : 0);
  240. /* struct clk_divider assignments */
  241. div->reg = reg;
  242. div->shift = shift;
  243. div->width = width;
  244. div->flags = clk_divider_flags;
  245. div->lock = lock;
  246. div->hw.init = &init;
  247. div->table = table;
  248. /* register the clock */
  249. clk = clk_register(dev, &div->hw);
  250. if (IS_ERR(clk))
  251. kfree(div);
  252. return clk;
  253. }
  254. static struct clk_div_table *
  255. _get_div_table_from_setup(struct ti_clk_divider *setup, u8 *width)
  256. {
  257. int valid_div = 0;
  258. struct clk_div_table *table;
  259. int i;
  260. int div;
  261. u32 val;
  262. u8 flags;
  263. if (!setup->num_dividers) {
  264. /* Clk divider table not provided, determine min/max divs */
  265. flags = setup->flags;
  266. if (flags & CLKF_INDEX_STARTS_AT_ONE)
  267. val = 1;
  268. else
  269. val = 0;
  270. div = 1;
  271. while (div < setup->max_div) {
  272. if (flags & CLKF_INDEX_POWER_OF_TWO)
  273. div <<= 1;
  274. else
  275. div++;
  276. val++;
  277. }
  278. *width = fls(val);
  279. return NULL;
  280. }
  281. for (i = 0; i < setup->num_dividers; i++)
  282. if (setup->dividers[i])
  283. valid_div++;
  284. table = kzalloc(sizeof(*table) * (valid_div + 1), GFP_KERNEL);
  285. if (!table)
  286. return ERR_PTR(-ENOMEM);
  287. valid_div = 0;
  288. *width = 0;
  289. for (i = 0; i < setup->num_dividers; i++)
  290. if (setup->dividers[i]) {
  291. table[valid_div].div = setup->dividers[i];
  292. table[valid_div].val = i;
  293. valid_div++;
  294. *width = i;
  295. }
  296. *width = fls(*width);
  297. return table;
  298. }
  299. struct clk_hw *ti_clk_build_component_div(struct ti_clk_divider *setup)
  300. {
  301. struct clk_divider *div;
  302. struct clk_omap_reg *reg;
  303. if (!setup)
  304. return NULL;
  305. div = kzalloc(sizeof(*div), GFP_KERNEL);
  306. if (!div)
  307. return ERR_PTR(-ENOMEM);
  308. reg = (struct clk_omap_reg *)&div->reg;
  309. reg->index = setup->module;
  310. reg->offset = setup->reg;
  311. if (setup->flags & CLKF_INDEX_STARTS_AT_ONE)
  312. div->flags |= CLK_DIVIDER_ONE_BASED;
  313. if (setup->flags & CLKF_INDEX_POWER_OF_TWO)
  314. div->flags |= CLK_DIVIDER_POWER_OF_TWO;
  315. div->table = _get_div_table_from_setup(setup, &div->width);
  316. div->shift = setup->bit_shift;
  317. return &div->hw;
  318. }
  319. struct clk *ti_clk_register_divider(struct ti_clk *setup)
  320. {
  321. struct ti_clk_divider *div;
  322. struct clk_omap_reg *reg_setup;
  323. u32 reg;
  324. u8 width;
  325. u32 flags = 0;
  326. u8 div_flags = 0;
  327. struct clk_div_table *table;
  328. struct clk *clk;
  329. div = setup->data;
  330. reg_setup = (struct clk_omap_reg *)&reg;
  331. reg_setup->index = div->module;
  332. reg_setup->offset = div->reg;
  333. if (div->flags & CLKF_INDEX_STARTS_AT_ONE)
  334. div_flags |= CLK_DIVIDER_ONE_BASED;
  335. if (div->flags & CLKF_INDEX_POWER_OF_TWO)
  336. div_flags |= CLK_DIVIDER_POWER_OF_TWO;
  337. if (div->flags & CLKF_SET_RATE_PARENT)
  338. flags |= CLK_SET_RATE_PARENT;
  339. table = _get_div_table_from_setup(div, &width);
  340. if (IS_ERR(table))
  341. return (struct clk *)table;
  342. clk = _register_divider(NULL, setup->name, div->parent,
  343. flags, (void __iomem *)reg, div->bit_shift,
  344. width, div_flags, table, NULL);
  345. if (IS_ERR(clk))
  346. kfree(table);
  347. return clk;
  348. }
  349. static struct clk_div_table *
  350. __init ti_clk_get_div_table(struct device_node *node)
  351. {
  352. struct clk_div_table *table;
  353. const __be32 *divspec;
  354. u32 val;
  355. u32 num_div;
  356. u32 valid_div;
  357. int i;
  358. divspec = of_get_property(node, "ti,dividers", &num_div);
  359. if (!divspec)
  360. return NULL;
  361. num_div /= 4;
  362. valid_div = 0;
  363. /* Determine required size for divider table */
  364. for (i = 0; i < num_div; i++) {
  365. of_property_read_u32_index(node, "ti,dividers", i, &val);
  366. if (val)
  367. valid_div++;
  368. }
  369. if (!valid_div) {
  370. pr_err("no valid dividers for %s table\n", node->name);
  371. return ERR_PTR(-EINVAL);
  372. }
  373. table = kzalloc(sizeof(*table) * (valid_div + 1), GFP_KERNEL);
  374. if (!table)
  375. return ERR_PTR(-ENOMEM);
  376. valid_div = 0;
  377. for (i = 0; i < num_div; i++) {
  378. of_property_read_u32_index(node, "ti,dividers", i, &val);
  379. if (val) {
  380. table[valid_div].div = val;
  381. table[valid_div].val = i;
  382. valid_div++;
  383. }
  384. }
  385. return table;
  386. }
  387. static int _get_divider_width(struct device_node *node,
  388. const struct clk_div_table *table,
  389. u8 flags)
  390. {
  391. u32 min_div;
  392. u32 max_div;
  393. u32 val = 0;
  394. u32 div;
  395. if (!table) {
  396. /* Clk divider table not provided, determine min/max divs */
  397. if (of_property_read_u32(node, "ti,min-div", &min_div))
  398. min_div = 1;
  399. if (of_property_read_u32(node, "ti,max-div", &max_div)) {
  400. pr_err("no max-div for %s!\n", node->name);
  401. return -EINVAL;
  402. }
  403. /* Determine bit width for the field */
  404. if (flags & CLK_DIVIDER_ONE_BASED)
  405. val = 1;
  406. div = min_div;
  407. while (div < max_div) {
  408. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  409. div <<= 1;
  410. else
  411. div++;
  412. val++;
  413. }
  414. } else {
  415. div = 0;
  416. while (table[div].div) {
  417. val = table[div].val;
  418. div++;
  419. }
  420. }
  421. return fls(val);
  422. }
  423. static int __init ti_clk_divider_populate(struct device_node *node,
  424. void __iomem **reg, const struct clk_div_table **table,
  425. u32 *flags, u8 *div_flags, u8 *width, u8 *shift)
  426. {
  427. u32 val;
  428. *reg = ti_clk_get_reg_addr(node, 0);
  429. if (IS_ERR(*reg))
  430. return PTR_ERR(*reg);
  431. if (!of_property_read_u32(node, "ti,bit-shift", &val))
  432. *shift = val;
  433. else
  434. *shift = 0;
  435. *flags = 0;
  436. *div_flags = 0;
  437. if (of_property_read_bool(node, "ti,index-starts-at-one"))
  438. *div_flags |= CLK_DIVIDER_ONE_BASED;
  439. if (of_property_read_bool(node, "ti,index-power-of-two"))
  440. *div_flags |= CLK_DIVIDER_POWER_OF_TWO;
  441. if (of_property_read_bool(node, "ti,set-rate-parent"))
  442. *flags |= CLK_SET_RATE_PARENT;
  443. *table = ti_clk_get_div_table(node);
  444. if (IS_ERR(*table))
  445. return PTR_ERR(*table);
  446. *width = _get_divider_width(node, *table, *div_flags);
  447. return 0;
  448. }
  449. /**
  450. * of_ti_divider_clk_setup - Setup function for simple div rate clock
  451. * @node: device node for this clock
  452. *
  453. * Sets up a basic divider clock.
  454. */
  455. static void __init of_ti_divider_clk_setup(struct device_node *node)
  456. {
  457. struct clk *clk;
  458. const char *parent_name;
  459. void __iomem *reg;
  460. u8 clk_divider_flags = 0;
  461. u8 width = 0;
  462. u8 shift = 0;
  463. const struct clk_div_table *table = NULL;
  464. u32 flags = 0;
  465. parent_name = of_clk_get_parent_name(node, 0);
  466. if (ti_clk_divider_populate(node, &reg, &table, &flags,
  467. &clk_divider_flags, &width, &shift))
  468. goto cleanup;
  469. clk = _register_divider(NULL, node->name, parent_name, flags, reg,
  470. shift, width, clk_divider_flags, table,
  471. NULL);
  472. if (!IS_ERR(clk)) {
  473. of_clk_add_provider(node, of_clk_src_simple_get, clk);
  474. of_ti_clk_autoidle_setup(node);
  475. return;
  476. }
  477. cleanup:
  478. kfree(table);
  479. }
  480. CLK_OF_DECLARE(divider_clk, "ti,divider-clock", of_ti_divider_clk_setup);
  481. static void __init of_ti_composite_divider_clk_setup(struct device_node *node)
  482. {
  483. struct clk_divider *div;
  484. u32 val;
  485. div = kzalloc(sizeof(*div), GFP_KERNEL);
  486. if (!div)
  487. return;
  488. if (ti_clk_divider_populate(node, &div->reg, &div->table, &val,
  489. &div->flags, &div->width, &div->shift) < 0)
  490. goto cleanup;
  491. if (!ti_clk_add_component(node, &div->hw, CLK_COMPONENT_TYPE_DIVIDER))
  492. return;
  493. cleanup:
  494. kfree(div->table);
  495. kfree(div);
  496. }
  497. CLK_OF_DECLARE(ti_composite_divider_clk, "ti,composite-divider-clock",
  498. of_ti_composite_divider_clk_setup);