enlighten.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901
  1. /*
  2. * Core of Xen paravirt_ops implementation.
  3. *
  4. * This file contains the xen_paravirt_ops structure itself, and the
  5. * implementations for:
  6. * - privileged instructions
  7. * - interrupt flags
  8. * - segment operations
  9. * - booting and setup
  10. *
  11. * Jeremy Fitzhardinge <jeremy@xensource.com>, XenSource Inc, 2007
  12. */
  13. #include <linux/cpu.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/smp.h>
  17. #include <linux/preempt.h>
  18. #include <linux/hardirq.h>
  19. #include <linux/percpu.h>
  20. #include <linux/delay.h>
  21. #include <linux/start_kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/kprobes.h>
  24. #include <linux/bootmem.h>
  25. #include <linux/module.h>
  26. #include <linux/mm.h>
  27. #include <linux/page-flags.h>
  28. #include <linux/highmem.h>
  29. #include <linux/console.h>
  30. #include <linux/pci.h>
  31. #include <linux/gfp.h>
  32. #include <linux/memblock.h>
  33. #include <linux/edd.h>
  34. #ifdef CONFIG_KEXEC_CORE
  35. #include <linux/kexec.h>
  36. #endif
  37. #include <xen/xen.h>
  38. #include <xen/events.h>
  39. #include <xen/interface/xen.h>
  40. #include <xen/interface/version.h>
  41. #include <xen/interface/physdev.h>
  42. #include <xen/interface/vcpu.h>
  43. #include <xen/interface/memory.h>
  44. #include <xen/interface/nmi.h>
  45. #include <xen/interface/xen-mca.h>
  46. #include <xen/features.h>
  47. #include <xen/page.h>
  48. #include <xen/hvm.h>
  49. #include <xen/hvc-console.h>
  50. #include <xen/acpi.h>
  51. #include <asm/paravirt.h>
  52. #include <asm/apic.h>
  53. #include <asm/page.h>
  54. #include <asm/xen/pci.h>
  55. #include <asm/xen/hypercall.h>
  56. #include <asm/xen/hypervisor.h>
  57. #include <asm/fixmap.h>
  58. #include <asm/processor.h>
  59. #include <asm/proto.h>
  60. #include <asm/msr-index.h>
  61. #include <asm/traps.h>
  62. #include <asm/setup.h>
  63. #include <asm/desc.h>
  64. #include <asm/pgalloc.h>
  65. #include <asm/pgtable.h>
  66. #include <asm/tlbflush.h>
  67. #include <asm/reboot.h>
  68. #include <asm/stackprotector.h>
  69. #include <asm/hypervisor.h>
  70. #include <asm/mach_traps.h>
  71. #include <asm/mwait.h>
  72. #include <asm/pci_x86.h>
  73. #include <asm/pat.h>
  74. #ifdef CONFIG_ACPI
  75. #include <linux/acpi.h>
  76. #include <asm/acpi.h>
  77. #include <acpi/pdc_intel.h>
  78. #include <acpi/processor.h>
  79. #include <xen/interface/platform.h>
  80. #endif
  81. #include "xen-ops.h"
  82. #include "mmu.h"
  83. #include "smp.h"
  84. #include "multicalls.h"
  85. #include "pmu.h"
  86. EXPORT_SYMBOL_GPL(hypercall_page);
  87. /*
  88. * Pointer to the xen_vcpu_info structure or
  89. * &HYPERVISOR_shared_info->vcpu_info[cpu]. See xen_hvm_init_shared_info
  90. * and xen_vcpu_setup for details. By default it points to share_info->vcpu_info
  91. * but if the hypervisor supports VCPUOP_register_vcpu_info then it can point
  92. * to xen_vcpu_info. The pointer is used in __xen_evtchn_do_upcall to
  93. * acknowledge pending events.
  94. * Also more subtly it is used by the patched version of irq enable/disable
  95. * e.g. xen_irq_enable_direct and xen_iret in PV mode.
  96. *
  97. * The desire to be able to do those mask/unmask operations as a single
  98. * instruction by using the per-cpu offset held in %gs is the real reason
  99. * vcpu info is in a per-cpu pointer and the original reason for this
  100. * hypercall.
  101. *
  102. */
  103. DEFINE_PER_CPU(struct vcpu_info *, xen_vcpu);
  104. /*
  105. * Per CPU pages used if hypervisor supports VCPUOP_register_vcpu_info
  106. * hypercall. This can be used both in PV and PVHVM mode. The structure
  107. * overrides the default per_cpu(xen_vcpu, cpu) value.
  108. */
  109. DEFINE_PER_CPU(struct vcpu_info, xen_vcpu_info);
  110. enum xen_domain_type xen_domain_type = XEN_NATIVE;
  111. EXPORT_SYMBOL_GPL(xen_domain_type);
  112. unsigned long *machine_to_phys_mapping = (void *)MACH2PHYS_VIRT_START;
  113. EXPORT_SYMBOL(machine_to_phys_mapping);
  114. unsigned long machine_to_phys_nr;
  115. EXPORT_SYMBOL(machine_to_phys_nr);
  116. struct start_info *xen_start_info;
  117. EXPORT_SYMBOL_GPL(xen_start_info);
  118. struct shared_info xen_dummy_shared_info;
  119. void *xen_initial_gdt;
  120. RESERVE_BRK(shared_info_page_brk, PAGE_SIZE);
  121. __read_mostly int xen_have_vector_callback;
  122. EXPORT_SYMBOL_GPL(xen_have_vector_callback);
  123. /*
  124. * Point at some empty memory to start with. We map the real shared_info
  125. * page as soon as fixmap is up and running.
  126. */
  127. struct shared_info *HYPERVISOR_shared_info = &xen_dummy_shared_info;
  128. /*
  129. * Flag to determine whether vcpu info placement is available on all
  130. * VCPUs. We assume it is to start with, and then set it to zero on
  131. * the first failure. This is because it can succeed on some VCPUs
  132. * and not others, since it can involve hypervisor memory allocation,
  133. * or because the guest failed to guarantee all the appropriate
  134. * constraints on all VCPUs (ie buffer can't cross a page boundary).
  135. *
  136. * Note that any particular CPU may be using a placed vcpu structure,
  137. * but we can only optimise if the all are.
  138. *
  139. * 0: not available, 1: available
  140. */
  141. static int have_vcpu_info_placement = 1;
  142. struct tls_descs {
  143. struct desc_struct desc[3];
  144. };
  145. /*
  146. * Updating the 3 TLS descriptors in the GDT on every task switch is
  147. * surprisingly expensive so we avoid updating them if they haven't
  148. * changed. Since Xen writes different descriptors than the one
  149. * passed in the update_descriptor hypercall we keep shadow copies to
  150. * compare against.
  151. */
  152. static DEFINE_PER_CPU(struct tls_descs, shadow_tls_desc);
  153. static void clamp_max_cpus(void)
  154. {
  155. #ifdef CONFIG_SMP
  156. if (setup_max_cpus > MAX_VIRT_CPUS)
  157. setup_max_cpus = MAX_VIRT_CPUS;
  158. #endif
  159. }
  160. static void xen_vcpu_setup(int cpu)
  161. {
  162. struct vcpu_register_vcpu_info info;
  163. int err;
  164. struct vcpu_info *vcpup;
  165. BUG_ON(HYPERVISOR_shared_info == &xen_dummy_shared_info);
  166. /*
  167. * This path is called twice on PVHVM - first during bootup via
  168. * smp_init -> xen_hvm_cpu_notify, and then if the VCPU is being
  169. * hotplugged: cpu_up -> xen_hvm_cpu_notify.
  170. * As we can only do the VCPUOP_register_vcpu_info once lets
  171. * not over-write its result.
  172. *
  173. * For PV it is called during restore (xen_vcpu_restore) and bootup
  174. * (xen_setup_vcpu_info_placement). The hotplug mechanism does not
  175. * use this function.
  176. */
  177. if (xen_hvm_domain()) {
  178. if (per_cpu(xen_vcpu, cpu) == &per_cpu(xen_vcpu_info, cpu))
  179. return;
  180. }
  181. if (cpu < MAX_VIRT_CPUS)
  182. per_cpu(xen_vcpu,cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
  183. if (!have_vcpu_info_placement) {
  184. if (cpu >= MAX_VIRT_CPUS)
  185. clamp_max_cpus();
  186. return;
  187. }
  188. vcpup = &per_cpu(xen_vcpu_info, cpu);
  189. info.mfn = arbitrary_virt_to_mfn(vcpup);
  190. info.offset = offset_in_page(vcpup);
  191. /* Check to see if the hypervisor will put the vcpu_info
  192. structure where we want it, which allows direct access via
  193. a percpu-variable.
  194. N.B. This hypercall can _only_ be called once per CPU. Subsequent
  195. calls will error out with -EINVAL. This is due to the fact that
  196. hypervisor has no unregister variant and this hypercall does not
  197. allow to over-write info.mfn and info.offset.
  198. */
  199. err = HYPERVISOR_vcpu_op(VCPUOP_register_vcpu_info, cpu, &info);
  200. if (err) {
  201. printk(KERN_DEBUG "register_vcpu_info failed: err=%d\n", err);
  202. have_vcpu_info_placement = 0;
  203. clamp_max_cpus();
  204. } else {
  205. /* This cpu is using the registered vcpu info, even if
  206. later ones fail to. */
  207. per_cpu(xen_vcpu, cpu) = vcpup;
  208. }
  209. }
  210. /*
  211. * On restore, set the vcpu placement up again.
  212. * If it fails, then we're in a bad state, since
  213. * we can't back out from using it...
  214. */
  215. void xen_vcpu_restore(void)
  216. {
  217. int cpu;
  218. for_each_possible_cpu(cpu) {
  219. bool other_cpu = (cpu != smp_processor_id());
  220. bool is_up = HYPERVISOR_vcpu_op(VCPUOP_is_up, cpu, NULL);
  221. if (other_cpu && is_up &&
  222. HYPERVISOR_vcpu_op(VCPUOP_down, cpu, NULL))
  223. BUG();
  224. xen_setup_runstate_info(cpu);
  225. if (have_vcpu_info_placement)
  226. xen_vcpu_setup(cpu);
  227. if (other_cpu && is_up &&
  228. HYPERVISOR_vcpu_op(VCPUOP_up, cpu, NULL))
  229. BUG();
  230. }
  231. }
  232. static void __init xen_banner(void)
  233. {
  234. unsigned version = HYPERVISOR_xen_version(XENVER_version, NULL);
  235. struct xen_extraversion extra;
  236. HYPERVISOR_xen_version(XENVER_extraversion, &extra);
  237. pr_info("Booting paravirtualized kernel %son %s\n",
  238. xen_feature(XENFEAT_auto_translated_physmap) ?
  239. "with PVH extensions " : "", pv_info.name);
  240. printk(KERN_INFO "Xen version: %d.%d%s%s\n",
  241. version >> 16, version & 0xffff, extra.extraversion,
  242. xen_feature(XENFEAT_mmu_pt_update_preserve_ad) ? " (preserve-AD)" : "");
  243. }
  244. /* Check if running on Xen version (major, minor) or later */
  245. bool
  246. xen_running_on_version_or_later(unsigned int major, unsigned int minor)
  247. {
  248. unsigned int version;
  249. if (!xen_domain())
  250. return false;
  251. version = HYPERVISOR_xen_version(XENVER_version, NULL);
  252. if ((((version >> 16) == major) && ((version & 0xffff) >= minor)) ||
  253. ((version >> 16) > major))
  254. return true;
  255. return false;
  256. }
  257. #define CPUID_THERM_POWER_LEAF 6
  258. #define APERFMPERF_PRESENT 0
  259. static __read_mostly unsigned int cpuid_leaf1_edx_mask = ~0;
  260. static __read_mostly unsigned int cpuid_leaf1_ecx_mask = ~0;
  261. static __read_mostly unsigned int cpuid_leaf1_ecx_set_mask;
  262. static __read_mostly unsigned int cpuid_leaf5_ecx_val;
  263. static __read_mostly unsigned int cpuid_leaf5_edx_val;
  264. static void xen_cpuid(unsigned int *ax, unsigned int *bx,
  265. unsigned int *cx, unsigned int *dx)
  266. {
  267. unsigned maskebx = ~0;
  268. unsigned maskecx = ~0;
  269. unsigned maskedx = ~0;
  270. unsigned setecx = 0;
  271. /*
  272. * Mask out inconvenient features, to try and disable as many
  273. * unsupported kernel subsystems as possible.
  274. */
  275. switch (*ax) {
  276. case 1:
  277. maskecx = cpuid_leaf1_ecx_mask;
  278. setecx = cpuid_leaf1_ecx_set_mask;
  279. maskedx = cpuid_leaf1_edx_mask;
  280. break;
  281. case CPUID_MWAIT_LEAF:
  282. /* Synthesize the values.. */
  283. *ax = 0;
  284. *bx = 0;
  285. *cx = cpuid_leaf5_ecx_val;
  286. *dx = cpuid_leaf5_edx_val;
  287. return;
  288. case CPUID_THERM_POWER_LEAF:
  289. /* Disabling APERFMPERF for kernel usage */
  290. maskecx = ~(1 << APERFMPERF_PRESENT);
  291. break;
  292. case 0xb:
  293. /* Suppress extended topology stuff */
  294. maskebx = 0;
  295. break;
  296. }
  297. asm(XEN_EMULATE_PREFIX "cpuid"
  298. : "=a" (*ax),
  299. "=b" (*bx),
  300. "=c" (*cx),
  301. "=d" (*dx)
  302. : "0" (*ax), "2" (*cx));
  303. *bx &= maskebx;
  304. *cx &= maskecx;
  305. *cx |= setecx;
  306. *dx &= maskedx;
  307. }
  308. static bool __init xen_check_mwait(void)
  309. {
  310. #ifdef CONFIG_ACPI
  311. struct xen_platform_op op = {
  312. .cmd = XENPF_set_processor_pminfo,
  313. .u.set_pminfo.id = -1,
  314. .u.set_pminfo.type = XEN_PM_PDC,
  315. };
  316. uint32_t buf[3];
  317. unsigned int ax, bx, cx, dx;
  318. unsigned int mwait_mask;
  319. /* We need to determine whether it is OK to expose the MWAIT
  320. * capability to the kernel to harvest deeper than C3 states from ACPI
  321. * _CST using the processor_harvest_xen.c module. For this to work, we
  322. * need to gather the MWAIT_LEAF values (which the cstate.c code
  323. * checks against). The hypervisor won't expose the MWAIT flag because
  324. * it would break backwards compatibility; so we will find out directly
  325. * from the hardware and hypercall.
  326. */
  327. if (!xen_initial_domain())
  328. return false;
  329. /*
  330. * When running under platform earlier than Xen4.2, do not expose
  331. * mwait, to avoid the risk of loading native acpi pad driver
  332. */
  333. if (!xen_running_on_version_or_later(4, 2))
  334. return false;
  335. ax = 1;
  336. cx = 0;
  337. native_cpuid(&ax, &bx, &cx, &dx);
  338. mwait_mask = (1 << (X86_FEATURE_EST % 32)) |
  339. (1 << (X86_FEATURE_MWAIT % 32));
  340. if ((cx & mwait_mask) != mwait_mask)
  341. return false;
  342. /* We need to emulate the MWAIT_LEAF and for that we need both
  343. * ecx and edx. The hypercall provides only partial information.
  344. */
  345. ax = CPUID_MWAIT_LEAF;
  346. bx = 0;
  347. cx = 0;
  348. dx = 0;
  349. native_cpuid(&ax, &bx, &cx, &dx);
  350. /* Ask the Hypervisor whether to clear ACPI_PDC_C_C2C3_FFH. If so,
  351. * don't expose MWAIT_LEAF and let ACPI pick the IOPORT version of C3.
  352. */
  353. buf[0] = ACPI_PDC_REVISION_ID;
  354. buf[1] = 1;
  355. buf[2] = (ACPI_PDC_C_CAPABILITY_SMP | ACPI_PDC_EST_CAPABILITY_SWSMP);
  356. set_xen_guest_handle(op.u.set_pminfo.pdc, buf);
  357. if ((HYPERVISOR_dom0_op(&op) == 0) &&
  358. (buf[2] & (ACPI_PDC_C_C1_FFH | ACPI_PDC_C_C2C3_FFH))) {
  359. cpuid_leaf5_ecx_val = cx;
  360. cpuid_leaf5_edx_val = dx;
  361. }
  362. return true;
  363. #else
  364. return false;
  365. #endif
  366. }
  367. static void __init xen_init_cpuid_mask(void)
  368. {
  369. unsigned int ax, bx, cx, dx;
  370. unsigned int xsave_mask;
  371. cpuid_leaf1_edx_mask =
  372. ~((1 << X86_FEATURE_MTRR) | /* disable MTRR */
  373. (1 << X86_FEATURE_ACC)); /* thermal monitoring */
  374. if (!xen_initial_domain())
  375. cpuid_leaf1_edx_mask &=
  376. ~((1 << X86_FEATURE_ACPI)); /* disable ACPI */
  377. cpuid_leaf1_ecx_mask &= ~(1 << (X86_FEATURE_X2APIC % 32));
  378. ax = 1;
  379. cx = 0;
  380. cpuid(1, &ax, &bx, &cx, &dx);
  381. xsave_mask =
  382. (1 << (X86_FEATURE_XSAVE % 32)) |
  383. (1 << (X86_FEATURE_OSXSAVE % 32));
  384. /* Xen will set CR4.OSXSAVE if supported and not disabled by force */
  385. if ((cx & xsave_mask) != xsave_mask)
  386. cpuid_leaf1_ecx_mask &= ~xsave_mask; /* disable XSAVE & OSXSAVE */
  387. if (xen_check_mwait())
  388. cpuid_leaf1_ecx_set_mask = (1 << (X86_FEATURE_MWAIT % 32));
  389. }
  390. static void xen_set_debugreg(int reg, unsigned long val)
  391. {
  392. HYPERVISOR_set_debugreg(reg, val);
  393. }
  394. static unsigned long xen_get_debugreg(int reg)
  395. {
  396. return HYPERVISOR_get_debugreg(reg);
  397. }
  398. static void xen_end_context_switch(struct task_struct *next)
  399. {
  400. xen_mc_flush();
  401. paravirt_end_context_switch(next);
  402. }
  403. static unsigned long xen_store_tr(void)
  404. {
  405. return 0;
  406. }
  407. /*
  408. * Set the page permissions for a particular virtual address. If the
  409. * address is a vmalloc mapping (or other non-linear mapping), then
  410. * find the linear mapping of the page and also set its protections to
  411. * match.
  412. */
  413. static void set_aliased_prot(void *v, pgprot_t prot)
  414. {
  415. int level;
  416. pte_t *ptep;
  417. pte_t pte;
  418. unsigned long pfn;
  419. struct page *page;
  420. unsigned char dummy;
  421. ptep = lookup_address((unsigned long)v, &level);
  422. BUG_ON(ptep == NULL);
  423. pfn = pte_pfn(*ptep);
  424. page = pfn_to_page(pfn);
  425. pte = pfn_pte(pfn, prot);
  426. /*
  427. * Careful: update_va_mapping() will fail if the virtual address
  428. * we're poking isn't populated in the page tables. We don't
  429. * need to worry about the direct map (that's always in the page
  430. * tables), but we need to be careful about vmap space. In
  431. * particular, the top level page table can lazily propagate
  432. * entries between processes, so if we've switched mms since we
  433. * vmapped the target in the first place, we might not have the
  434. * top-level page table entry populated.
  435. *
  436. * We disable preemption because we want the same mm active when
  437. * we probe the target and when we issue the hypercall. We'll
  438. * have the same nominal mm, but if we're a kernel thread, lazy
  439. * mm dropping could change our pgd.
  440. *
  441. * Out of an abundance of caution, this uses __get_user() to fault
  442. * in the target address just in case there's some obscure case
  443. * in which the target address isn't readable.
  444. */
  445. preempt_disable();
  446. pagefault_disable(); /* Avoid warnings due to being atomic. */
  447. __get_user(dummy, (unsigned char __user __force *)v);
  448. pagefault_enable();
  449. if (HYPERVISOR_update_va_mapping((unsigned long)v, pte, 0))
  450. BUG();
  451. if (!PageHighMem(page)) {
  452. void *av = __va(PFN_PHYS(pfn));
  453. if (av != v)
  454. if (HYPERVISOR_update_va_mapping((unsigned long)av, pte, 0))
  455. BUG();
  456. } else
  457. kmap_flush_unused();
  458. preempt_enable();
  459. }
  460. static void xen_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  461. {
  462. const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
  463. int i;
  464. /*
  465. * We need to mark the all aliases of the LDT pages RO. We
  466. * don't need to call vm_flush_aliases(), though, since that's
  467. * only responsible for flushing aliases out the TLBs, not the
  468. * page tables, and Xen will flush the TLB for us if needed.
  469. *
  470. * To avoid confusing future readers: none of this is necessary
  471. * to load the LDT. The hypervisor only checks this when the
  472. * LDT is faulted in due to subsequent descriptor access.
  473. */
  474. for(i = 0; i < entries; i += entries_per_page)
  475. set_aliased_prot(ldt + i, PAGE_KERNEL_RO);
  476. }
  477. static void xen_free_ldt(struct desc_struct *ldt, unsigned entries)
  478. {
  479. const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
  480. int i;
  481. for(i = 0; i < entries; i += entries_per_page)
  482. set_aliased_prot(ldt + i, PAGE_KERNEL);
  483. }
  484. static void xen_set_ldt(const void *addr, unsigned entries)
  485. {
  486. struct mmuext_op *op;
  487. struct multicall_space mcs = xen_mc_entry(sizeof(*op));
  488. trace_xen_cpu_set_ldt(addr, entries);
  489. op = mcs.args;
  490. op->cmd = MMUEXT_SET_LDT;
  491. op->arg1.linear_addr = (unsigned long)addr;
  492. op->arg2.nr_ents = entries;
  493. MULTI_mmuext_op(mcs.mc, op, 1, NULL, DOMID_SELF);
  494. xen_mc_issue(PARAVIRT_LAZY_CPU);
  495. }
  496. static void xen_load_gdt(const struct desc_ptr *dtr)
  497. {
  498. unsigned long va = dtr->address;
  499. unsigned int size = dtr->size + 1;
  500. unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
  501. unsigned long frames[pages];
  502. int f;
  503. /*
  504. * A GDT can be up to 64k in size, which corresponds to 8192
  505. * 8-byte entries, or 16 4k pages..
  506. */
  507. BUG_ON(size > 65536);
  508. BUG_ON(va & ~PAGE_MASK);
  509. for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
  510. int level;
  511. pte_t *ptep;
  512. unsigned long pfn, mfn;
  513. void *virt;
  514. /*
  515. * The GDT is per-cpu and is in the percpu data area.
  516. * That can be virtually mapped, so we need to do a
  517. * page-walk to get the underlying MFN for the
  518. * hypercall. The page can also be in the kernel's
  519. * linear range, so we need to RO that mapping too.
  520. */
  521. ptep = lookup_address(va, &level);
  522. BUG_ON(ptep == NULL);
  523. pfn = pte_pfn(*ptep);
  524. mfn = pfn_to_mfn(pfn);
  525. virt = __va(PFN_PHYS(pfn));
  526. frames[f] = mfn;
  527. make_lowmem_page_readonly((void *)va);
  528. make_lowmem_page_readonly(virt);
  529. }
  530. if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
  531. BUG();
  532. }
  533. /*
  534. * load_gdt for early boot, when the gdt is only mapped once
  535. */
  536. static void __init xen_load_gdt_boot(const struct desc_ptr *dtr)
  537. {
  538. unsigned long va = dtr->address;
  539. unsigned int size = dtr->size + 1;
  540. unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
  541. unsigned long frames[pages];
  542. int f;
  543. /*
  544. * A GDT can be up to 64k in size, which corresponds to 8192
  545. * 8-byte entries, or 16 4k pages..
  546. */
  547. BUG_ON(size > 65536);
  548. BUG_ON(va & ~PAGE_MASK);
  549. for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
  550. pte_t pte;
  551. unsigned long pfn, mfn;
  552. pfn = virt_to_pfn(va);
  553. mfn = pfn_to_mfn(pfn);
  554. pte = pfn_pte(pfn, PAGE_KERNEL_RO);
  555. if (HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
  556. BUG();
  557. frames[f] = mfn;
  558. }
  559. if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
  560. BUG();
  561. }
  562. static inline bool desc_equal(const struct desc_struct *d1,
  563. const struct desc_struct *d2)
  564. {
  565. return d1->a == d2->a && d1->b == d2->b;
  566. }
  567. static void load_TLS_descriptor(struct thread_struct *t,
  568. unsigned int cpu, unsigned int i)
  569. {
  570. struct desc_struct *shadow = &per_cpu(shadow_tls_desc, cpu).desc[i];
  571. struct desc_struct *gdt;
  572. xmaddr_t maddr;
  573. struct multicall_space mc;
  574. if (desc_equal(shadow, &t->tls_array[i]))
  575. return;
  576. *shadow = t->tls_array[i];
  577. gdt = get_cpu_gdt_table(cpu);
  578. maddr = arbitrary_virt_to_machine(&gdt[GDT_ENTRY_TLS_MIN+i]);
  579. mc = __xen_mc_entry(0);
  580. MULTI_update_descriptor(mc.mc, maddr.maddr, t->tls_array[i]);
  581. }
  582. static void xen_load_tls(struct thread_struct *t, unsigned int cpu)
  583. {
  584. /*
  585. * XXX sleazy hack: If we're being called in a lazy-cpu zone
  586. * and lazy gs handling is enabled, it means we're in a
  587. * context switch, and %gs has just been saved. This means we
  588. * can zero it out to prevent faults on exit from the
  589. * hypervisor if the next process has no %gs. Either way, it
  590. * has been saved, and the new value will get loaded properly.
  591. * This will go away as soon as Xen has been modified to not
  592. * save/restore %gs for normal hypercalls.
  593. *
  594. * On x86_64, this hack is not used for %gs, because gs points
  595. * to KERNEL_GS_BASE (and uses it for PDA references), so we
  596. * must not zero %gs on x86_64
  597. *
  598. * For x86_64, we need to zero %fs, otherwise we may get an
  599. * exception between the new %fs descriptor being loaded and
  600. * %fs being effectively cleared at __switch_to().
  601. */
  602. if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU) {
  603. #ifdef CONFIG_X86_32
  604. lazy_load_gs(0);
  605. #else
  606. loadsegment(fs, 0);
  607. #endif
  608. }
  609. xen_mc_batch();
  610. load_TLS_descriptor(t, cpu, 0);
  611. load_TLS_descriptor(t, cpu, 1);
  612. load_TLS_descriptor(t, cpu, 2);
  613. xen_mc_issue(PARAVIRT_LAZY_CPU);
  614. }
  615. #ifdef CONFIG_X86_64
  616. static void xen_load_gs_index(unsigned int idx)
  617. {
  618. if (HYPERVISOR_set_segment_base(SEGBASE_GS_USER_SEL, idx))
  619. BUG();
  620. }
  621. #endif
  622. static void xen_write_ldt_entry(struct desc_struct *dt, int entrynum,
  623. const void *ptr)
  624. {
  625. xmaddr_t mach_lp = arbitrary_virt_to_machine(&dt[entrynum]);
  626. u64 entry = *(u64 *)ptr;
  627. trace_xen_cpu_write_ldt_entry(dt, entrynum, entry);
  628. preempt_disable();
  629. xen_mc_flush();
  630. if (HYPERVISOR_update_descriptor(mach_lp.maddr, entry))
  631. BUG();
  632. preempt_enable();
  633. }
  634. static int cvt_gate_to_trap(int vector, const gate_desc *val,
  635. struct trap_info *info)
  636. {
  637. unsigned long addr;
  638. if (val->type != GATE_TRAP && val->type != GATE_INTERRUPT)
  639. return 0;
  640. info->vector = vector;
  641. addr = gate_offset(*val);
  642. #ifdef CONFIG_X86_64
  643. /*
  644. * Look for known traps using IST, and substitute them
  645. * appropriately. The debugger ones are the only ones we care
  646. * about. Xen will handle faults like double_fault,
  647. * so we should never see them. Warn if
  648. * there's an unexpected IST-using fault handler.
  649. */
  650. if (addr == (unsigned long)debug)
  651. addr = (unsigned long)xen_debug;
  652. else if (addr == (unsigned long)int3)
  653. addr = (unsigned long)xen_int3;
  654. else if (addr == (unsigned long)stack_segment)
  655. addr = (unsigned long)xen_stack_segment;
  656. else if (addr == (unsigned long)double_fault) {
  657. /* Don't need to handle these */
  658. return 0;
  659. #ifdef CONFIG_X86_MCE
  660. } else if (addr == (unsigned long)machine_check) {
  661. /*
  662. * when xen hypervisor inject vMCE to guest,
  663. * use native mce handler to handle it
  664. */
  665. ;
  666. #endif
  667. } else if (addr == (unsigned long)nmi)
  668. /*
  669. * Use the native version as well.
  670. */
  671. ;
  672. else {
  673. /* Some other trap using IST? */
  674. if (WARN_ON(val->ist != 0))
  675. return 0;
  676. }
  677. #endif /* CONFIG_X86_64 */
  678. info->address = addr;
  679. info->cs = gate_segment(*val);
  680. info->flags = val->dpl;
  681. /* interrupt gates clear IF */
  682. if (val->type == GATE_INTERRUPT)
  683. info->flags |= 1 << 2;
  684. return 1;
  685. }
  686. /* Locations of each CPU's IDT */
  687. static DEFINE_PER_CPU(struct desc_ptr, idt_desc);
  688. /* Set an IDT entry. If the entry is part of the current IDT, then
  689. also update Xen. */
  690. static void xen_write_idt_entry(gate_desc *dt, int entrynum, const gate_desc *g)
  691. {
  692. unsigned long p = (unsigned long)&dt[entrynum];
  693. unsigned long start, end;
  694. trace_xen_cpu_write_idt_entry(dt, entrynum, g);
  695. preempt_disable();
  696. start = __this_cpu_read(idt_desc.address);
  697. end = start + __this_cpu_read(idt_desc.size) + 1;
  698. xen_mc_flush();
  699. native_write_idt_entry(dt, entrynum, g);
  700. if (p >= start && (p + 8) <= end) {
  701. struct trap_info info[2];
  702. info[1].address = 0;
  703. if (cvt_gate_to_trap(entrynum, g, &info[0]))
  704. if (HYPERVISOR_set_trap_table(info))
  705. BUG();
  706. }
  707. preempt_enable();
  708. }
  709. static void xen_convert_trap_info(const struct desc_ptr *desc,
  710. struct trap_info *traps)
  711. {
  712. unsigned in, out, count;
  713. count = (desc->size+1) / sizeof(gate_desc);
  714. BUG_ON(count > 256);
  715. for (in = out = 0; in < count; in++) {
  716. gate_desc *entry = (gate_desc*)(desc->address) + in;
  717. if (cvt_gate_to_trap(in, entry, &traps[out]))
  718. out++;
  719. }
  720. traps[out].address = 0;
  721. }
  722. void xen_copy_trap_info(struct trap_info *traps)
  723. {
  724. const struct desc_ptr *desc = this_cpu_ptr(&idt_desc);
  725. xen_convert_trap_info(desc, traps);
  726. }
  727. /* Load a new IDT into Xen. In principle this can be per-CPU, so we
  728. hold a spinlock to protect the static traps[] array (static because
  729. it avoids allocation, and saves stack space). */
  730. static void xen_load_idt(const struct desc_ptr *desc)
  731. {
  732. static DEFINE_SPINLOCK(lock);
  733. static struct trap_info traps[257];
  734. trace_xen_cpu_load_idt(desc);
  735. spin_lock(&lock);
  736. memcpy(this_cpu_ptr(&idt_desc), desc, sizeof(idt_desc));
  737. xen_convert_trap_info(desc, traps);
  738. xen_mc_flush();
  739. if (HYPERVISOR_set_trap_table(traps))
  740. BUG();
  741. spin_unlock(&lock);
  742. }
  743. /* Write a GDT descriptor entry. Ignore LDT descriptors, since
  744. they're handled differently. */
  745. static void xen_write_gdt_entry(struct desc_struct *dt, int entry,
  746. const void *desc, int type)
  747. {
  748. trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
  749. preempt_disable();
  750. switch (type) {
  751. case DESC_LDT:
  752. case DESC_TSS:
  753. /* ignore */
  754. break;
  755. default: {
  756. xmaddr_t maddr = arbitrary_virt_to_machine(&dt[entry]);
  757. xen_mc_flush();
  758. if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
  759. BUG();
  760. }
  761. }
  762. preempt_enable();
  763. }
  764. /*
  765. * Version of write_gdt_entry for use at early boot-time needed to
  766. * update an entry as simply as possible.
  767. */
  768. static void __init xen_write_gdt_entry_boot(struct desc_struct *dt, int entry,
  769. const void *desc, int type)
  770. {
  771. trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
  772. switch (type) {
  773. case DESC_LDT:
  774. case DESC_TSS:
  775. /* ignore */
  776. break;
  777. default: {
  778. xmaddr_t maddr = virt_to_machine(&dt[entry]);
  779. if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
  780. dt[entry] = *(struct desc_struct *)desc;
  781. }
  782. }
  783. }
  784. static void xen_load_sp0(struct tss_struct *tss,
  785. struct thread_struct *thread)
  786. {
  787. struct multicall_space mcs;
  788. mcs = xen_mc_entry(0);
  789. MULTI_stack_switch(mcs.mc, __KERNEL_DS, thread->sp0);
  790. xen_mc_issue(PARAVIRT_LAZY_CPU);
  791. tss->x86_tss.sp0 = thread->sp0;
  792. }
  793. static void xen_set_iopl_mask(unsigned mask)
  794. {
  795. struct physdev_set_iopl set_iopl;
  796. /* Force the change at ring 0. */
  797. set_iopl.iopl = (mask == 0) ? 1 : (mask >> 12) & 3;
  798. HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
  799. }
  800. static void xen_io_delay(void)
  801. {
  802. }
  803. static void xen_clts(void)
  804. {
  805. struct multicall_space mcs;
  806. mcs = xen_mc_entry(0);
  807. MULTI_fpu_taskswitch(mcs.mc, 0);
  808. xen_mc_issue(PARAVIRT_LAZY_CPU);
  809. }
  810. static DEFINE_PER_CPU(unsigned long, xen_cr0_value);
  811. static unsigned long xen_read_cr0(void)
  812. {
  813. unsigned long cr0 = this_cpu_read(xen_cr0_value);
  814. if (unlikely(cr0 == 0)) {
  815. cr0 = native_read_cr0();
  816. this_cpu_write(xen_cr0_value, cr0);
  817. }
  818. return cr0;
  819. }
  820. static void xen_write_cr0(unsigned long cr0)
  821. {
  822. struct multicall_space mcs;
  823. this_cpu_write(xen_cr0_value, cr0);
  824. /* Only pay attention to cr0.TS; everything else is
  825. ignored. */
  826. mcs = xen_mc_entry(0);
  827. MULTI_fpu_taskswitch(mcs.mc, (cr0 & X86_CR0_TS) != 0);
  828. xen_mc_issue(PARAVIRT_LAZY_CPU);
  829. }
  830. static void xen_write_cr4(unsigned long cr4)
  831. {
  832. cr4 &= ~(X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PCE);
  833. native_write_cr4(cr4);
  834. }
  835. #ifdef CONFIG_X86_64
  836. static inline unsigned long xen_read_cr8(void)
  837. {
  838. return 0;
  839. }
  840. static inline void xen_write_cr8(unsigned long val)
  841. {
  842. BUG_ON(val);
  843. }
  844. #endif
  845. static u64 xen_read_msr_safe(unsigned int msr, int *err)
  846. {
  847. u64 val;
  848. if (pmu_msr_read(msr, &val, err))
  849. return val;
  850. val = native_read_msr_safe(msr, err);
  851. switch (msr) {
  852. case MSR_IA32_APICBASE:
  853. #ifdef CONFIG_X86_X2APIC
  854. if (!(cpuid_ecx(1) & (1 << (X86_FEATURE_X2APIC & 31))))
  855. #endif
  856. val &= ~X2APIC_ENABLE;
  857. break;
  858. }
  859. return val;
  860. }
  861. static int xen_write_msr_safe(unsigned int msr, unsigned low, unsigned high)
  862. {
  863. int ret;
  864. ret = 0;
  865. switch (msr) {
  866. #ifdef CONFIG_X86_64
  867. unsigned which;
  868. u64 base;
  869. case MSR_FS_BASE: which = SEGBASE_FS; goto set;
  870. case MSR_KERNEL_GS_BASE: which = SEGBASE_GS_USER; goto set;
  871. case MSR_GS_BASE: which = SEGBASE_GS_KERNEL; goto set;
  872. set:
  873. base = ((u64)high << 32) | low;
  874. if (HYPERVISOR_set_segment_base(which, base) != 0)
  875. ret = -EIO;
  876. break;
  877. #endif
  878. case MSR_STAR:
  879. case MSR_CSTAR:
  880. case MSR_LSTAR:
  881. case MSR_SYSCALL_MASK:
  882. case MSR_IA32_SYSENTER_CS:
  883. case MSR_IA32_SYSENTER_ESP:
  884. case MSR_IA32_SYSENTER_EIP:
  885. /* Fast syscall setup is all done in hypercalls, so
  886. these are all ignored. Stub them out here to stop
  887. Xen console noise. */
  888. break;
  889. default:
  890. if (!pmu_msr_write(msr, low, high, &ret))
  891. ret = native_write_msr_safe(msr, low, high);
  892. }
  893. return ret;
  894. }
  895. void xen_setup_shared_info(void)
  896. {
  897. if (!xen_feature(XENFEAT_auto_translated_physmap)) {
  898. set_fixmap(FIX_PARAVIRT_BOOTMAP,
  899. xen_start_info->shared_info);
  900. HYPERVISOR_shared_info =
  901. (struct shared_info *)fix_to_virt(FIX_PARAVIRT_BOOTMAP);
  902. } else
  903. HYPERVISOR_shared_info =
  904. (struct shared_info *)__va(xen_start_info->shared_info);
  905. #ifndef CONFIG_SMP
  906. /* In UP this is as good a place as any to set up shared info */
  907. xen_setup_vcpu_info_placement();
  908. #endif
  909. xen_setup_mfn_list_list();
  910. }
  911. /* This is called once we have the cpu_possible_mask */
  912. void xen_setup_vcpu_info_placement(void)
  913. {
  914. int cpu;
  915. for_each_possible_cpu(cpu)
  916. xen_vcpu_setup(cpu);
  917. /* xen_vcpu_setup managed to place the vcpu_info within the
  918. * percpu area for all cpus, so make use of it. Note that for
  919. * PVH we want to use native IRQ mechanism. */
  920. if (have_vcpu_info_placement && !xen_pvh_domain()) {
  921. pv_irq_ops.save_fl = __PV_IS_CALLEE_SAVE(xen_save_fl_direct);
  922. pv_irq_ops.restore_fl = __PV_IS_CALLEE_SAVE(xen_restore_fl_direct);
  923. pv_irq_ops.irq_disable = __PV_IS_CALLEE_SAVE(xen_irq_disable_direct);
  924. pv_irq_ops.irq_enable = __PV_IS_CALLEE_SAVE(xen_irq_enable_direct);
  925. pv_mmu_ops.read_cr2 = xen_read_cr2_direct;
  926. }
  927. }
  928. static unsigned xen_patch(u8 type, u16 clobbers, void *insnbuf,
  929. unsigned long addr, unsigned len)
  930. {
  931. char *start, *end, *reloc;
  932. unsigned ret;
  933. start = end = reloc = NULL;
  934. #define SITE(op, x) \
  935. case PARAVIRT_PATCH(op.x): \
  936. if (have_vcpu_info_placement) { \
  937. start = (char *)xen_##x##_direct; \
  938. end = xen_##x##_direct_end; \
  939. reloc = xen_##x##_direct_reloc; \
  940. } \
  941. goto patch_site
  942. switch (type) {
  943. SITE(pv_irq_ops, irq_enable);
  944. SITE(pv_irq_ops, irq_disable);
  945. SITE(pv_irq_ops, save_fl);
  946. SITE(pv_irq_ops, restore_fl);
  947. #undef SITE
  948. patch_site:
  949. if (start == NULL || (end-start) > len)
  950. goto default_patch;
  951. ret = paravirt_patch_insns(insnbuf, len, start, end);
  952. /* Note: because reloc is assigned from something that
  953. appears to be an array, gcc assumes it's non-null,
  954. but doesn't know its relationship with start and
  955. end. */
  956. if (reloc > start && reloc < end) {
  957. int reloc_off = reloc - start;
  958. long *relocp = (long *)(insnbuf + reloc_off);
  959. long delta = start - (char *)addr;
  960. *relocp += delta;
  961. }
  962. break;
  963. default_patch:
  964. default:
  965. ret = paravirt_patch_default(type, clobbers, insnbuf,
  966. addr, len);
  967. break;
  968. }
  969. return ret;
  970. }
  971. static const struct pv_info xen_info __initconst = {
  972. .paravirt_enabled = 1,
  973. .shared_kernel_pmd = 0,
  974. #ifdef CONFIG_X86_64
  975. .extra_user_64bit_cs = FLAT_USER_CS64,
  976. #endif
  977. .name = "Xen",
  978. };
  979. static const struct pv_init_ops xen_init_ops __initconst = {
  980. .patch = xen_patch,
  981. };
  982. static const struct pv_cpu_ops xen_cpu_ops __initconst = {
  983. .cpuid = xen_cpuid,
  984. .set_debugreg = xen_set_debugreg,
  985. .get_debugreg = xen_get_debugreg,
  986. .clts = xen_clts,
  987. .read_cr0 = xen_read_cr0,
  988. .write_cr0 = xen_write_cr0,
  989. .read_cr4 = native_read_cr4,
  990. .read_cr4_safe = native_read_cr4_safe,
  991. .write_cr4 = xen_write_cr4,
  992. #ifdef CONFIG_X86_64
  993. .read_cr8 = xen_read_cr8,
  994. .write_cr8 = xen_write_cr8,
  995. #endif
  996. .wbinvd = native_wbinvd,
  997. .read_msr = xen_read_msr_safe,
  998. .write_msr = xen_write_msr_safe,
  999. .read_pmc = xen_read_pmc,
  1000. .iret = xen_iret,
  1001. #ifdef CONFIG_X86_64
  1002. .usergs_sysret32 = xen_sysret32,
  1003. .usergs_sysret64 = xen_sysret64,
  1004. #else
  1005. .irq_enable_sysexit = xen_sysexit,
  1006. #endif
  1007. .load_tr_desc = paravirt_nop,
  1008. .set_ldt = xen_set_ldt,
  1009. .load_gdt = xen_load_gdt,
  1010. .load_idt = xen_load_idt,
  1011. .load_tls = xen_load_tls,
  1012. #ifdef CONFIG_X86_64
  1013. .load_gs_index = xen_load_gs_index,
  1014. #endif
  1015. .alloc_ldt = xen_alloc_ldt,
  1016. .free_ldt = xen_free_ldt,
  1017. .store_idt = native_store_idt,
  1018. .store_tr = xen_store_tr,
  1019. .write_ldt_entry = xen_write_ldt_entry,
  1020. .write_gdt_entry = xen_write_gdt_entry,
  1021. .write_idt_entry = xen_write_idt_entry,
  1022. .load_sp0 = xen_load_sp0,
  1023. .set_iopl_mask = xen_set_iopl_mask,
  1024. .io_delay = xen_io_delay,
  1025. /* Xen takes care of %gs when switching to usermode for us */
  1026. .swapgs = paravirt_nop,
  1027. .start_context_switch = paravirt_start_context_switch,
  1028. .end_context_switch = xen_end_context_switch,
  1029. };
  1030. static const struct pv_apic_ops xen_apic_ops __initconst = {
  1031. #ifdef CONFIG_X86_LOCAL_APIC
  1032. .startup_ipi_hook = paravirt_nop,
  1033. #endif
  1034. };
  1035. static void xen_reboot(int reason)
  1036. {
  1037. struct sched_shutdown r = { .reason = reason };
  1038. int cpu;
  1039. for_each_online_cpu(cpu)
  1040. xen_pmu_finish(cpu);
  1041. if (HYPERVISOR_sched_op(SCHEDOP_shutdown, &r))
  1042. BUG();
  1043. }
  1044. static void xen_restart(char *msg)
  1045. {
  1046. xen_reboot(SHUTDOWN_reboot);
  1047. }
  1048. static void xen_emergency_restart(void)
  1049. {
  1050. xen_reboot(SHUTDOWN_reboot);
  1051. }
  1052. static void xen_machine_halt(void)
  1053. {
  1054. xen_reboot(SHUTDOWN_poweroff);
  1055. }
  1056. static void xen_machine_power_off(void)
  1057. {
  1058. if (pm_power_off)
  1059. pm_power_off();
  1060. xen_reboot(SHUTDOWN_poweroff);
  1061. }
  1062. static void xen_crash_shutdown(struct pt_regs *regs)
  1063. {
  1064. xen_reboot(SHUTDOWN_crash);
  1065. }
  1066. static int
  1067. xen_panic_event(struct notifier_block *this, unsigned long event, void *ptr)
  1068. {
  1069. xen_reboot(SHUTDOWN_crash);
  1070. return NOTIFY_DONE;
  1071. }
  1072. static struct notifier_block xen_panic_block = {
  1073. .notifier_call= xen_panic_event,
  1074. .priority = INT_MIN
  1075. };
  1076. int xen_panic_handler_init(void)
  1077. {
  1078. atomic_notifier_chain_register(&panic_notifier_list, &xen_panic_block);
  1079. return 0;
  1080. }
  1081. static const struct machine_ops xen_machine_ops __initconst = {
  1082. .restart = xen_restart,
  1083. .halt = xen_machine_halt,
  1084. .power_off = xen_machine_power_off,
  1085. .shutdown = xen_machine_halt,
  1086. .crash_shutdown = xen_crash_shutdown,
  1087. .emergency_restart = xen_emergency_restart,
  1088. };
  1089. static unsigned char xen_get_nmi_reason(void)
  1090. {
  1091. unsigned char reason = 0;
  1092. /* Construct a value which looks like it came from port 0x61. */
  1093. if (test_bit(_XEN_NMIREASON_io_error,
  1094. &HYPERVISOR_shared_info->arch.nmi_reason))
  1095. reason |= NMI_REASON_IOCHK;
  1096. if (test_bit(_XEN_NMIREASON_pci_serr,
  1097. &HYPERVISOR_shared_info->arch.nmi_reason))
  1098. reason |= NMI_REASON_SERR;
  1099. return reason;
  1100. }
  1101. static void __init xen_boot_params_init_edd(void)
  1102. {
  1103. #if IS_ENABLED(CONFIG_EDD)
  1104. struct xen_platform_op op;
  1105. struct edd_info *edd_info;
  1106. u32 *mbr_signature;
  1107. unsigned nr;
  1108. int ret;
  1109. edd_info = boot_params.eddbuf;
  1110. mbr_signature = boot_params.edd_mbr_sig_buffer;
  1111. op.cmd = XENPF_firmware_info;
  1112. op.u.firmware_info.type = XEN_FW_DISK_INFO;
  1113. for (nr = 0; nr < EDDMAXNR; nr++) {
  1114. struct edd_info *info = edd_info + nr;
  1115. op.u.firmware_info.index = nr;
  1116. info->params.length = sizeof(info->params);
  1117. set_xen_guest_handle(op.u.firmware_info.u.disk_info.edd_params,
  1118. &info->params);
  1119. ret = HYPERVISOR_dom0_op(&op);
  1120. if (ret)
  1121. break;
  1122. #define C(x) info->x = op.u.firmware_info.u.disk_info.x
  1123. C(device);
  1124. C(version);
  1125. C(interface_support);
  1126. C(legacy_max_cylinder);
  1127. C(legacy_max_head);
  1128. C(legacy_sectors_per_track);
  1129. #undef C
  1130. }
  1131. boot_params.eddbuf_entries = nr;
  1132. op.u.firmware_info.type = XEN_FW_DISK_MBR_SIGNATURE;
  1133. for (nr = 0; nr < EDD_MBR_SIG_MAX; nr++) {
  1134. op.u.firmware_info.index = nr;
  1135. ret = HYPERVISOR_dom0_op(&op);
  1136. if (ret)
  1137. break;
  1138. mbr_signature[nr] = op.u.firmware_info.u.disk_mbr_signature.mbr_signature;
  1139. }
  1140. boot_params.edd_mbr_sig_buf_entries = nr;
  1141. #endif
  1142. }
  1143. /*
  1144. * Set up the GDT and segment registers for -fstack-protector. Until
  1145. * we do this, we have to be careful not to call any stack-protected
  1146. * function, which is most of the kernel.
  1147. *
  1148. * Note, that it is __ref because the only caller of this after init
  1149. * is PVH which is not going to use xen_load_gdt_boot or other
  1150. * __init functions.
  1151. */
  1152. static void __ref xen_setup_gdt(int cpu)
  1153. {
  1154. if (xen_feature(XENFEAT_auto_translated_physmap)) {
  1155. #ifdef CONFIG_X86_64
  1156. unsigned long dummy;
  1157. load_percpu_segment(cpu); /* We need to access per-cpu area */
  1158. switch_to_new_gdt(cpu); /* GDT and GS set */
  1159. /* We are switching of the Xen provided GDT to our HVM mode
  1160. * GDT. The new GDT has __KERNEL_CS with CS.L = 1
  1161. * and we are jumping to reload it.
  1162. */
  1163. asm volatile ("pushq %0\n"
  1164. "leaq 1f(%%rip),%0\n"
  1165. "pushq %0\n"
  1166. "lretq\n"
  1167. "1:\n"
  1168. : "=&r" (dummy) : "0" (__KERNEL_CS));
  1169. /*
  1170. * While not needed, we also set the %es, %ds, and %fs
  1171. * to zero. We don't care about %ss as it is NULL.
  1172. * Strictly speaking this is not needed as Xen zeros those
  1173. * out (and also MSR_FS_BASE, MSR_GS_BASE, MSR_KERNEL_GS_BASE)
  1174. *
  1175. * Linux zeros them in cpu_init() and in secondary_startup_64
  1176. * (for BSP).
  1177. */
  1178. loadsegment(es, 0);
  1179. loadsegment(ds, 0);
  1180. loadsegment(fs, 0);
  1181. #else
  1182. /* PVH: TODO Implement. */
  1183. BUG();
  1184. #endif
  1185. return; /* PVH does not need any PV GDT ops. */
  1186. }
  1187. pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry_boot;
  1188. pv_cpu_ops.load_gdt = xen_load_gdt_boot;
  1189. setup_stack_canary_segment(0);
  1190. switch_to_new_gdt(0);
  1191. pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry;
  1192. pv_cpu_ops.load_gdt = xen_load_gdt;
  1193. }
  1194. #ifdef CONFIG_XEN_PVH
  1195. /*
  1196. * A PV guest starts with default flags that are not set for PVH, set them
  1197. * here asap.
  1198. */
  1199. static void xen_pvh_set_cr_flags(int cpu)
  1200. {
  1201. /* Some of these are setup in 'secondary_startup_64'. The others:
  1202. * X86_CR0_TS, X86_CR0_PE, X86_CR0_ET are set by Xen for HVM guests
  1203. * (which PVH shared codepaths), while X86_CR0_PG is for PVH. */
  1204. write_cr0(read_cr0() | X86_CR0_MP | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM);
  1205. if (!cpu)
  1206. return;
  1207. /*
  1208. * For BSP, PSE PGE are set in probe_page_size_mask(), for APs
  1209. * set them here. For all, OSFXSR OSXMMEXCPT are set in fpu__init_cpu().
  1210. */
  1211. if (cpu_has_pse)
  1212. cr4_set_bits_and_update_boot(X86_CR4_PSE);
  1213. if (cpu_has_pge)
  1214. cr4_set_bits_and_update_boot(X86_CR4_PGE);
  1215. }
  1216. /*
  1217. * Note, that it is ref - because the only caller of this after init
  1218. * is PVH which is not going to use xen_load_gdt_boot or other
  1219. * __init functions.
  1220. */
  1221. void __ref xen_pvh_secondary_vcpu_init(int cpu)
  1222. {
  1223. xen_setup_gdt(cpu);
  1224. xen_pvh_set_cr_flags(cpu);
  1225. }
  1226. static void __init xen_pvh_early_guest_init(void)
  1227. {
  1228. if (!xen_feature(XENFEAT_auto_translated_physmap))
  1229. return;
  1230. if (!xen_feature(XENFEAT_hvm_callback_vector))
  1231. return;
  1232. xen_have_vector_callback = 1;
  1233. xen_pvh_early_cpu_init(0, false);
  1234. xen_pvh_set_cr_flags(0);
  1235. #ifdef CONFIG_X86_32
  1236. BUG(); /* PVH: Implement proper support. */
  1237. #endif
  1238. }
  1239. #endif /* CONFIG_XEN_PVH */
  1240. /* First C function to be called on Xen boot */
  1241. asmlinkage __visible void __init xen_start_kernel(void)
  1242. {
  1243. struct physdev_set_iopl set_iopl;
  1244. unsigned long initrd_start = 0;
  1245. u64 pat;
  1246. int rc;
  1247. if (!xen_start_info)
  1248. return;
  1249. xen_domain_type = XEN_PV_DOMAIN;
  1250. xen_setup_features();
  1251. #ifdef CONFIG_XEN_PVH
  1252. xen_pvh_early_guest_init();
  1253. #endif
  1254. xen_setup_machphys_mapping();
  1255. /* Install Xen paravirt ops */
  1256. pv_info = xen_info;
  1257. pv_init_ops = xen_init_ops;
  1258. pv_apic_ops = xen_apic_ops;
  1259. if (!xen_pvh_domain()) {
  1260. pv_cpu_ops = xen_cpu_ops;
  1261. x86_platform.get_nmi_reason = xen_get_nmi_reason;
  1262. }
  1263. if (xen_feature(XENFEAT_auto_translated_physmap))
  1264. x86_init.resources.memory_setup = xen_auto_xlated_memory_setup;
  1265. else
  1266. x86_init.resources.memory_setup = xen_memory_setup;
  1267. x86_init.oem.arch_setup = xen_arch_setup;
  1268. x86_init.oem.banner = xen_banner;
  1269. xen_init_time_ops();
  1270. /*
  1271. * Set up some pagetable state before starting to set any ptes.
  1272. */
  1273. xen_init_mmu_ops();
  1274. /* Prevent unwanted bits from being set in PTEs. */
  1275. __supported_pte_mask &= ~_PAGE_GLOBAL;
  1276. /*
  1277. * Prevent page tables from being allocated in highmem, even
  1278. * if CONFIG_HIGHPTE is enabled.
  1279. */
  1280. __userpte_alloc_gfp &= ~__GFP_HIGHMEM;
  1281. /* Work out if we support NX */
  1282. x86_configure_nx();
  1283. /* Get mfn list */
  1284. xen_build_dynamic_phys_to_machine();
  1285. /*
  1286. * Set up kernel GDT and segment registers, mainly so that
  1287. * -fstack-protector code can be executed.
  1288. */
  1289. xen_setup_gdt(0);
  1290. xen_init_irq_ops();
  1291. xen_init_cpuid_mask();
  1292. #ifdef CONFIG_X86_LOCAL_APIC
  1293. /*
  1294. * set up the basic apic ops.
  1295. */
  1296. xen_init_apic();
  1297. #endif
  1298. if (xen_feature(XENFEAT_mmu_pt_update_preserve_ad)) {
  1299. pv_mmu_ops.ptep_modify_prot_start = xen_ptep_modify_prot_start;
  1300. pv_mmu_ops.ptep_modify_prot_commit = xen_ptep_modify_prot_commit;
  1301. }
  1302. machine_ops = xen_machine_ops;
  1303. /*
  1304. * The only reliable way to retain the initial address of the
  1305. * percpu gdt_page is to remember it here, so we can go and
  1306. * mark it RW later, when the initial percpu area is freed.
  1307. */
  1308. xen_initial_gdt = &per_cpu(gdt_page, 0);
  1309. xen_smp_init();
  1310. #ifdef CONFIG_ACPI_NUMA
  1311. /*
  1312. * The pages we from Xen are not related to machine pages, so
  1313. * any NUMA information the kernel tries to get from ACPI will
  1314. * be meaningless. Prevent it from trying.
  1315. */
  1316. acpi_numa = -1;
  1317. #endif
  1318. /* Don't do the full vcpu_info placement stuff until we have a
  1319. possible map and a non-dummy shared_info. */
  1320. per_cpu(xen_vcpu, 0) = &HYPERVISOR_shared_info->vcpu_info[0];
  1321. local_irq_disable();
  1322. early_boot_irqs_disabled = true;
  1323. xen_raw_console_write("mapping kernel into physical memory\n");
  1324. xen_setup_kernel_pagetable((pgd_t *)xen_start_info->pt_base,
  1325. xen_start_info->nr_pages);
  1326. xen_reserve_special_pages();
  1327. /*
  1328. * Modify the cache mode translation tables to match Xen's PAT
  1329. * configuration.
  1330. */
  1331. rdmsrl(MSR_IA32_CR_PAT, pat);
  1332. pat_init_cache_modes(pat);
  1333. /* keep using Xen gdt for now; no urgent need to change it */
  1334. #ifdef CONFIG_X86_32
  1335. pv_info.kernel_rpl = 1;
  1336. if (xen_feature(XENFEAT_supervisor_mode_kernel))
  1337. pv_info.kernel_rpl = 0;
  1338. #else
  1339. pv_info.kernel_rpl = 0;
  1340. #endif
  1341. /* set the limit of our address space */
  1342. xen_reserve_top();
  1343. /* PVH: runs at default kernel iopl of 0 */
  1344. if (!xen_pvh_domain()) {
  1345. /*
  1346. * We used to do this in xen_arch_setup, but that is too late
  1347. * on AMD were early_cpu_init (run before ->arch_setup()) calls
  1348. * early_amd_init which pokes 0xcf8 port.
  1349. */
  1350. set_iopl.iopl = 1;
  1351. rc = HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
  1352. if (rc != 0)
  1353. xen_raw_printk("physdev_op failed %d\n", rc);
  1354. }
  1355. #ifdef CONFIG_X86_32
  1356. /* set up basic CPUID stuff */
  1357. cpu_detect(&new_cpu_data);
  1358. set_cpu_cap(&new_cpu_data, X86_FEATURE_FPU);
  1359. new_cpu_data.wp_works_ok = 1;
  1360. new_cpu_data.x86_capability[0] = cpuid_edx(1);
  1361. #endif
  1362. if (xen_start_info->mod_start) {
  1363. if (xen_start_info->flags & SIF_MOD_START_PFN)
  1364. initrd_start = PFN_PHYS(xen_start_info->mod_start);
  1365. else
  1366. initrd_start = __pa(xen_start_info->mod_start);
  1367. }
  1368. /* Poke various useful things into boot_params */
  1369. boot_params.hdr.type_of_loader = (9 << 4) | 0;
  1370. boot_params.hdr.ramdisk_image = initrd_start;
  1371. boot_params.hdr.ramdisk_size = xen_start_info->mod_len;
  1372. boot_params.hdr.cmd_line_ptr = __pa(xen_start_info->cmd_line);
  1373. if (!xen_initial_domain()) {
  1374. add_preferred_console("xenboot", 0, NULL);
  1375. add_preferred_console("tty", 0, NULL);
  1376. add_preferred_console("hvc", 0, NULL);
  1377. if (pci_xen)
  1378. x86_init.pci.arch_init = pci_xen_init;
  1379. } else {
  1380. const struct dom0_vga_console_info *info =
  1381. (void *)((char *)xen_start_info +
  1382. xen_start_info->console.dom0.info_off);
  1383. struct xen_platform_op op = {
  1384. .cmd = XENPF_firmware_info,
  1385. .interface_version = XENPF_INTERFACE_VERSION,
  1386. .u.firmware_info.type = XEN_FW_KBD_SHIFT_FLAGS,
  1387. };
  1388. xen_init_vga(info, xen_start_info->console.dom0.info_size);
  1389. xen_start_info->console.domU.mfn = 0;
  1390. xen_start_info->console.domU.evtchn = 0;
  1391. if (HYPERVISOR_dom0_op(&op) == 0)
  1392. boot_params.kbd_status = op.u.firmware_info.u.kbd_shift_flags;
  1393. /* Make sure ACS will be enabled */
  1394. pci_request_acs();
  1395. xen_acpi_sleep_register();
  1396. /* Avoid searching for BIOS MP tables */
  1397. x86_init.mpparse.find_smp_config = x86_init_noop;
  1398. x86_init.mpparse.get_smp_config = x86_init_uint_noop;
  1399. xen_boot_params_init_edd();
  1400. }
  1401. #ifdef CONFIG_PCI
  1402. /* PCI BIOS service won't work from a PV guest. */
  1403. pci_probe &= ~PCI_PROBE_BIOS;
  1404. #endif
  1405. xen_raw_console_write("about to get started...\n");
  1406. xen_setup_runstate_info(0);
  1407. xen_efi_init();
  1408. /* Start the world */
  1409. #ifdef CONFIG_X86_32
  1410. i386_start_kernel();
  1411. #else
  1412. cr4_init_shadow(); /* 32b kernel does this in i386_start_kernel() */
  1413. x86_64_start_reservations((char *)__pa_symbol(&boot_params));
  1414. #endif
  1415. }
  1416. void __ref xen_hvm_init_shared_info(void)
  1417. {
  1418. int cpu;
  1419. struct xen_add_to_physmap xatp;
  1420. static struct shared_info *shared_info_page = 0;
  1421. if (!shared_info_page)
  1422. shared_info_page = (struct shared_info *)
  1423. extend_brk(PAGE_SIZE, PAGE_SIZE);
  1424. xatp.domid = DOMID_SELF;
  1425. xatp.idx = 0;
  1426. xatp.space = XENMAPSPACE_shared_info;
  1427. xatp.gpfn = __pa(shared_info_page) >> PAGE_SHIFT;
  1428. if (HYPERVISOR_memory_op(XENMEM_add_to_physmap, &xatp))
  1429. BUG();
  1430. HYPERVISOR_shared_info = (struct shared_info *)shared_info_page;
  1431. /* xen_vcpu is a pointer to the vcpu_info struct in the shared_info
  1432. * page, we use it in the event channel upcall and in some pvclock
  1433. * related functions. We don't need the vcpu_info placement
  1434. * optimizations because we don't use any pv_mmu or pv_irq op on
  1435. * HVM.
  1436. * When xen_hvm_init_shared_info is run at boot time only vcpu 0 is
  1437. * online but xen_hvm_init_shared_info is run at resume time too and
  1438. * in that case multiple vcpus might be online. */
  1439. for_each_online_cpu(cpu) {
  1440. /* Leave it to be NULL. */
  1441. if (cpu >= MAX_VIRT_CPUS)
  1442. continue;
  1443. per_cpu(xen_vcpu, cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
  1444. }
  1445. }
  1446. #ifdef CONFIG_XEN_PVHVM
  1447. static void __init init_hvm_pv_info(void)
  1448. {
  1449. int major, minor;
  1450. uint32_t eax, ebx, ecx, edx, pages, msr, base;
  1451. u64 pfn;
  1452. base = xen_cpuid_base();
  1453. cpuid(base + 1, &eax, &ebx, &ecx, &edx);
  1454. major = eax >> 16;
  1455. minor = eax & 0xffff;
  1456. printk(KERN_INFO "Xen version %d.%d.\n", major, minor);
  1457. cpuid(base + 2, &pages, &msr, &ecx, &edx);
  1458. pfn = __pa(hypercall_page);
  1459. wrmsr_safe(msr, (u32)pfn, (u32)(pfn >> 32));
  1460. xen_setup_features();
  1461. pv_info.name = "Xen HVM";
  1462. xen_domain_type = XEN_HVM_DOMAIN;
  1463. }
  1464. static int xen_hvm_cpu_notify(struct notifier_block *self, unsigned long action,
  1465. void *hcpu)
  1466. {
  1467. int cpu = (long)hcpu;
  1468. switch (action) {
  1469. case CPU_UP_PREPARE:
  1470. xen_vcpu_setup(cpu);
  1471. if (xen_have_vector_callback) {
  1472. if (xen_feature(XENFEAT_hvm_safe_pvclock))
  1473. xen_setup_timer(cpu);
  1474. }
  1475. break;
  1476. default:
  1477. break;
  1478. }
  1479. return NOTIFY_OK;
  1480. }
  1481. static struct notifier_block xen_hvm_cpu_notifier = {
  1482. .notifier_call = xen_hvm_cpu_notify,
  1483. };
  1484. #ifdef CONFIG_KEXEC_CORE
  1485. static void xen_hvm_shutdown(void)
  1486. {
  1487. native_machine_shutdown();
  1488. if (kexec_in_progress)
  1489. xen_reboot(SHUTDOWN_soft_reset);
  1490. }
  1491. static void xen_hvm_crash_shutdown(struct pt_regs *regs)
  1492. {
  1493. native_machine_crash_shutdown(regs);
  1494. xen_reboot(SHUTDOWN_soft_reset);
  1495. }
  1496. #endif
  1497. static void __init xen_hvm_guest_init(void)
  1498. {
  1499. if (xen_pv_domain())
  1500. return;
  1501. init_hvm_pv_info();
  1502. xen_hvm_init_shared_info();
  1503. xen_panic_handler_init();
  1504. if (xen_feature(XENFEAT_hvm_callback_vector))
  1505. xen_have_vector_callback = 1;
  1506. xen_hvm_smp_init();
  1507. register_cpu_notifier(&xen_hvm_cpu_notifier);
  1508. xen_unplug_emulated_devices();
  1509. x86_init.irqs.intr_init = xen_init_IRQ;
  1510. xen_hvm_init_time_ops();
  1511. xen_hvm_init_mmu_ops();
  1512. #ifdef CONFIG_KEXEC_CORE
  1513. machine_ops.shutdown = xen_hvm_shutdown;
  1514. machine_ops.crash_shutdown = xen_hvm_crash_shutdown;
  1515. #endif
  1516. }
  1517. #endif
  1518. static bool xen_nopv = false;
  1519. static __init int xen_parse_nopv(char *arg)
  1520. {
  1521. xen_nopv = true;
  1522. return 0;
  1523. }
  1524. early_param("xen_nopv", xen_parse_nopv);
  1525. static uint32_t __init xen_platform(void)
  1526. {
  1527. if (xen_nopv)
  1528. return 0;
  1529. return xen_cpuid_base();
  1530. }
  1531. bool xen_hvm_need_lapic(void)
  1532. {
  1533. if (xen_nopv)
  1534. return false;
  1535. if (xen_pv_domain())
  1536. return false;
  1537. if (!xen_hvm_domain())
  1538. return false;
  1539. if (xen_feature(XENFEAT_hvm_pirqs) && xen_have_vector_callback)
  1540. return false;
  1541. return true;
  1542. }
  1543. EXPORT_SYMBOL_GPL(xen_hvm_need_lapic);
  1544. static void xen_set_cpu_features(struct cpuinfo_x86 *c)
  1545. {
  1546. if (xen_pv_domain())
  1547. clear_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
  1548. }
  1549. const struct hypervisor_x86 x86_hyper_xen = {
  1550. .name = "Xen",
  1551. .detect = xen_platform,
  1552. #ifdef CONFIG_XEN_PVHVM
  1553. .init_platform = xen_hvm_guest_init,
  1554. #endif
  1555. .x2apic_available = xen_x2apic_para_available,
  1556. .set_cpu_features = xen_set_cpu_features,
  1557. };
  1558. EXPORT_SYMBOL(x86_hyper_xen);