mmu.c 124 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "irq.h"
  21. #include "mmu.h"
  22. #include "x86.h"
  23. #include "kvm_cache_regs.h"
  24. #include "cpuid.h"
  25. #include <linux/kvm_host.h>
  26. #include <linux/types.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/highmem.h>
  30. #include <linux/module.h>
  31. #include <linux/swap.h>
  32. #include <linux/hugetlb.h>
  33. #include <linux/compiler.h>
  34. #include <linux/srcu.h>
  35. #include <linux/slab.h>
  36. #include <linux/uaccess.h>
  37. #include <asm/page.h>
  38. #include <asm/cmpxchg.h>
  39. #include <asm/io.h>
  40. #include <asm/vmx.h>
  41. /*
  42. * When setting this variable to true it enables Two-Dimensional-Paging
  43. * where the hardware walks 2 page tables:
  44. * 1. the guest-virtual to guest-physical
  45. * 2. while doing 1. it walks guest-physical to host-physical
  46. * If the hardware supports that we don't need to do shadow paging.
  47. */
  48. bool tdp_enabled = false;
  49. enum {
  50. AUDIT_PRE_PAGE_FAULT,
  51. AUDIT_POST_PAGE_FAULT,
  52. AUDIT_PRE_PTE_WRITE,
  53. AUDIT_POST_PTE_WRITE,
  54. AUDIT_PRE_SYNC,
  55. AUDIT_POST_SYNC
  56. };
  57. #undef MMU_DEBUG
  58. #ifdef MMU_DEBUG
  59. static bool dbg = 0;
  60. module_param(dbg, bool, 0644);
  61. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  62. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  63. #define MMU_WARN_ON(x) WARN_ON(x)
  64. #else
  65. #define pgprintk(x...) do { } while (0)
  66. #define rmap_printk(x...) do { } while (0)
  67. #define MMU_WARN_ON(x) do { } while (0)
  68. #endif
  69. #define PTE_PREFETCH_NUM 8
  70. #define PT_FIRST_AVAIL_BITS_SHIFT 10
  71. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  72. #define PT64_LEVEL_BITS 9
  73. #define PT64_LEVEL_SHIFT(level) \
  74. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  75. #define PT64_INDEX(address, level)\
  76. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  77. #define PT32_LEVEL_BITS 10
  78. #define PT32_LEVEL_SHIFT(level) \
  79. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  80. #define PT32_LVL_OFFSET_MASK(level) \
  81. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  82. * PT32_LEVEL_BITS))) - 1))
  83. #define PT32_INDEX(address, level)\
  84. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  85. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  86. #define PT64_DIR_BASE_ADDR_MASK \
  87. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  88. #define PT64_LVL_ADDR_MASK(level) \
  89. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  90. * PT64_LEVEL_BITS))) - 1))
  91. #define PT64_LVL_OFFSET_MASK(level) \
  92. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  93. * PT64_LEVEL_BITS))) - 1))
  94. #define PT32_BASE_ADDR_MASK PAGE_MASK
  95. #define PT32_DIR_BASE_ADDR_MASK \
  96. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  97. #define PT32_LVL_ADDR_MASK(level) \
  98. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  99. * PT32_LEVEL_BITS))) - 1))
  100. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | shadow_user_mask \
  101. | shadow_x_mask | shadow_nx_mask)
  102. #define ACC_EXEC_MASK 1
  103. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  104. #define ACC_USER_MASK PT_USER_MASK
  105. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  106. #include <trace/events/kvm.h>
  107. #define CREATE_TRACE_POINTS
  108. #include "mmutrace.h"
  109. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  110. #define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
  111. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  112. /* make pte_list_desc fit well in cache line */
  113. #define PTE_LIST_EXT 3
  114. struct pte_list_desc {
  115. u64 *sptes[PTE_LIST_EXT];
  116. struct pte_list_desc *more;
  117. };
  118. struct kvm_shadow_walk_iterator {
  119. u64 addr;
  120. hpa_t shadow_addr;
  121. u64 *sptep;
  122. int level;
  123. unsigned index;
  124. };
  125. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  126. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  127. shadow_walk_okay(&(_walker)); \
  128. shadow_walk_next(&(_walker)))
  129. #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
  130. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  131. shadow_walk_okay(&(_walker)) && \
  132. ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
  133. __shadow_walk_next(&(_walker), spte))
  134. static struct kmem_cache *pte_list_desc_cache;
  135. static struct kmem_cache *mmu_page_header_cache;
  136. static struct percpu_counter kvm_total_used_mmu_pages;
  137. static u64 __read_mostly shadow_nx_mask;
  138. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  139. static u64 __read_mostly shadow_user_mask;
  140. static u64 __read_mostly shadow_accessed_mask;
  141. static u64 __read_mostly shadow_dirty_mask;
  142. static u64 __read_mostly shadow_mmio_mask;
  143. static void mmu_spte_set(u64 *sptep, u64 spte);
  144. static void mmu_free_roots(struct kvm_vcpu *vcpu);
  145. void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
  146. {
  147. shadow_mmio_mask = mmio_mask;
  148. }
  149. EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
  150. /*
  151. * the low bit of the generation number is always presumed to be zero.
  152. * This disables mmio caching during memslot updates. The concept is
  153. * similar to a seqcount but instead of retrying the access we just punt
  154. * and ignore the cache.
  155. *
  156. * spte bits 3-11 are used as bits 1-9 of the generation number,
  157. * the bits 52-61 are used as bits 10-19 of the generation number.
  158. */
  159. #define MMIO_SPTE_GEN_LOW_SHIFT 2
  160. #define MMIO_SPTE_GEN_HIGH_SHIFT 52
  161. #define MMIO_GEN_SHIFT 20
  162. #define MMIO_GEN_LOW_SHIFT 10
  163. #define MMIO_GEN_LOW_MASK ((1 << MMIO_GEN_LOW_SHIFT) - 2)
  164. #define MMIO_GEN_MASK ((1 << MMIO_GEN_SHIFT) - 1)
  165. static u64 generation_mmio_spte_mask(unsigned int gen)
  166. {
  167. u64 mask;
  168. WARN_ON(gen & ~MMIO_GEN_MASK);
  169. mask = (gen & MMIO_GEN_LOW_MASK) << MMIO_SPTE_GEN_LOW_SHIFT;
  170. mask |= ((u64)gen >> MMIO_GEN_LOW_SHIFT) << MMIO_SPTE_GEN_HIGH_SHIFT;
  171. return mask;
  172. }
  173. static unsigned int get_mmio_spte_generation(u64 spte)
  174. {
  175. unsigned int gen;
  176. spte &= ~shadow_mmio_mask;
  177. gen = (spte >> MMIO_SPTE_GEN_LOW_SHIFT) & MMIO_GEN_LOW_MASK;
  178. gen |= (spte >> MMIO_SPTE_GEN_HIGH_SHIFT) << MMIO_GEN_LOW_SHIFT;
  179. return gen;
  180. }
  181. static unsigned int kvm_current_mmio_generation(struct kvm_vcpu *vcpu)
  182. {
  183. return kvm_vcpu_memslots(vcpu)->generation & MMIO_GEN_MASK;
  184. }
  185. static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn,
  186. unsigned access)
  187. {
  188. unsigned int gen = kvm_current_mmio_generation(vcpu);
  189. u64 mask = generation_mmio_spte_mask(gen);
  190. access &= ACC_WRITE_MASK | ACC_USER_MASK;
  191. mask |= shadow_mmio_mask | access | gfn << PAGE_SHIFT;
  192. trace_mark_mmio_spte(sptep, gfn, access, gen);
  193. mmu_spte_set(sptep, mask);
  194. }
  195. static bool is_mmio_spte(u64 spte)
  196. {
  197. return (spte & shadow_mmio_mask) == shadow_mmio_mask;
  198. }
  199. static gfn_t get_mmio_spte_gfn(u64 spte)
  200. {
  201. u64 mask = generation_mmio_spte_mask(MMIO_GEN_MASK) | shadow_mmio_mask;
  202. return (spte & ~mask) >> PAGE_SHIFT;
  203. }
  204. static unsigned get_mmio_spte_access(u64 spte)
  205. {
  206. u64 mask = generation_mmio_spte_mask(MMIO_GEN_MASK) | shadow_mmio_mask;
  207. return (spte & ~mask) & ~PAGE_MASK;
  208. }
  209. static bool set_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
  210. pfn_t pfn, unsigned access)
  211. {
  212. if (unlikely(is_noslot_pfn(pfn))) {
  213. mark_mmio_spte(vcpu, sptep, gfn, access);
  214. return true;
  215. }
  216. return false;
  217. }
  218. static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte)
  219. {
  220. unsigned int kvm_gen, spte_gen;
  221. kvm_gen = kvm_current_mmio_generation(vcpu);
  222. spte_gen = get_mmio_spte_generation(spte);
  223. trace_check_mmio_spte(spte, kvm_gen, spte_gen);
  224. return likely(kvm_gen == spte_gen);
  225. }
  226. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  227. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  228. {
  229. shadow_user_mask = user_mask;
  230. shadow_accessed_mask = accessed_mask;
  231. shadow_dirty_mask = dirty_mask;
  232. shadow_nx_mask = nx_mask;
  233. shadow_x_mask = x_mask;
  234. }
  235. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  236. static int is_cpuid_PSE36(void)
  237. {
  238. return 1;
  239. }
  240. static int is_nx(struct kvm_vcpu *vcpu)
  241. {
  242. return vcpu->arch.efer & EFER_NX;
  243. }
  244. static int is_shadow_present_pte(u64 pte)
  245. {
  246. return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
  247. }
  248. static int is_large_pte(u64 pte)
  249. {
  250. return pte & PT_PAGE_SIZE_MASK;
  251. }
  252. static int is_rmap_spte(u64 pte)
  253. {
  254. return is_shadow_present_pte(pte);
  255. }
  256. static int is_last_spte(u64 pte, int level)
  257. {
  258. if (level == PT_PAGE_TABLE_LEVEL)
  259. return 1;
  260. if (is_large_pte(pte))
  261. return 1;
  262. return 0;
  263. }
  264. static pfn_t spte_to_pfn(u64 pte)
  265. {
  266. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  267. }
  268. static gfn_t pse36_gfn_delta(u32 gpte)
  269. {
  270. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  271. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  272. }
  273. #ifdef CONFIG_X86_64
  274. static void __set_spte(u64 *sptep, u64 spte)
  275. {
  276. *sptep = spte;
  277. }
  278. static void __update_clear_spte_fast(u64 *sptep, u64 spte)
  279. {
  280. *sptep = spte;
  281. }
  282. static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
  283. {
  284. return xchg(sptep, spte);
  285. }
  286. static u64 __get_spte_lockless(u64 *sptep)
  287. {
  288. return ACCESS_ONCE(*sptep);
  289. }
  290. #else
  291. union split_spte {
  292. struct {
  293. u32 spte_low;
  294. u32 spte_high;
  295. };
  296. u64 spte;
  297. };
  298. static void count_spte_clear(u64 *sptep, u64 spte)
  299. {
  300. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  301. if (is_shadow_present_pte(spte))
  302. return;
  303. /* Ensure the spte is completely set before we increase the count */
  304. smp_wmb();
  305. sp->clear_spte_count++;
  306. }
  307. static void __set_spte(u64 *sptep, u64 spte)
  308. {
  309. union split_spte *ssptep, sspte;
  310. ssptep = (union split_spte *)sptep;
  311. sspte = (union split_spte)spte;
  312. ssptep->spte_high = sspte.spte_high;
  313. /*
  314. * If we map the spte from nonpresent to present, We should store
  315. * the high bits firstly, then set present bit, so cpu can not
  316. * fetch this spte while we are setting the spte.
  317. */
  318. smp_wmb();
  319. ssptep->spte_low = sspte.spte_low;
  320. }
  321. static void __update_clear_spte_fast(u64 *sptep, u64 spte)
  322. {
  323. union split_spte *ssptep, sspte;
  324. ssptep = (union split_spte *)sptep;
  325. sspte = (union split_spte)spte;
  326. ssptep->spte_low = sspte.spte_low;
  327. /*
  328. * If we map the spte from present to nonpresent, we should clear
  329. * present bit firstly to avoid vcpu fetch the old high bits.
  330. */
  331. smp_wmb();
  332. ssptep->spte_high = sspte.spte_high;
  333. count_spte_clear(sptep, spte);
  334. }
  335. static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
  336. {
  337. union split_spte *ssptep, sspte, orig;
  338. ssptep = (union split_spte *)sptep;
  339. sspte = (union split_spte)spte;
  340. /* xchg acts as a barrier before the setting of the high bits */
  341. orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
  342. orig.spte_high = ssptep->spte_high;
  343. ssptep->spte_high = sspte.spte_high;
  344. count_spte_clear(sptep, spte);
  345. return orig.spte;
  346. }
  347. /*
  348. * The idea using the light way get the spte on x86_32 guest is from
  349. * gup_get_pte(arch/x86/mm/gup.c).
  350. *
  351. * An spte tlb flush may be pending, because kvm_set_pte_rmapp
  352. * coalesces them and we are running out of the MMU lock. Therefore
  353. * we need to protect against in-progress updates of the spte.
  354. *
  355. * Reading the spte while an update is in progress may get the old value
  356. * for the high part of the spte. The race is fine for a present->non-present
  357. * change (because the high part of the spte is ignored for non-present spte),
  358. * but for a present->present change we must reread the spte.
  359. *
  360. * All such changes are done in two steps (present->non-present and
  361. * non-present->present), hence it is enough to count the number of
  362. * present->non-present updates: if it changed while reading the spte,
  363. * we might have hit the race. This is done using clear_spte_count.
  364. */
  365. static u64 __get_spte_lockless(u64 *sptep)
  366. {
  367. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  368. union split_spte spte, *orig = (union split_spte *)sptep;
  369. int count;
  370. retry:
  371. count = sp->clear_spte_count;
  372. smp_rmb();
  373. spte.spte_low = orig->spte_low;
  374. smp_rmb();
  375. spte.spte_high = orig->spte_high;
  376. smp_rmb();
  377. if (unlikely(spte.spte_low != orig->spte_low ||
  378. count != sp->clear_spte_count))
  379. goto retry;
  380. return spte.spte;
  381. }
  382. #endif
  383. static bool spte_is_locklessly_modifiable(u64 spte)
  384. {
  385. return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
  386. (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
  387. }
  388. static bool spte_has_volatile_bits(u64 spte)
  389. {
  390. /*
  391. * Always atomicly update spte if it can be updated
  392. * out of mmu-lock, it can ensure dirty bit is not lost,
  393. * also, it can help us to get a stable is_writable_pte()
  394. * to ensure tlb flush is not missed.
  395. */
  396. if (spte_is_locklessly_modifiable(spte))
  397. return true;
  398. if (!shadow_accessed_mask)
  399. return false;
  400. if (!is_shadow_present_pte(spte))
  401. return false;
  402. if ((spte & shadow_accessed_mask) &&
  403. (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
  404. return false;
  405. return true;
  406. }
  407. static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
  408. {
  409. return (old_spte & bit_mask) && !(new_spte & bit_mask);
  410. }
  411. static bool spte_is_bit_changed(u64 old_spte, u64 new_spte, u64 bit_mask)
  412. {
  413. return (old_spte & bit_mask) != (new_spte & bit_mask);
  414. }
  415. /* Rules for using mmu_spte_set:
  416. * Set the sptep from nonpresent to present.
  417. * Note: the sptep being assigned *must* be either not present
  418. * or in a state where the hardware will not attempt to update
  419. * the spte.
  420. */
  421. static void mmu_spte_set(u64 *sptep, u64 new_spte)
  422. {
  423. WARN_ON(is_shadow_present_pte(*sptep));
  424. __set_spte(sptep, new_spte);
  425. }
  426. /* Rules for using mmu_spte_update:
  427. * Update the state bits, it means the mapped pfn is not changged.
  428. *
  429. * Whenever we overwrite a writable spte with a read-only one we
  430. * should flush remote TLBs. Otherwise rmap_write_protect
  431. * will find a read-only spte, even though the writable spte
  432. * might be cached on a CPU's TLB, the return value indicates this
  433. * case.
  434. */
  435. static bool mmu_spte_update(u64 *sptep, u64 new_spte)
  436. {
  437. u64 old_spte = *sptep;
  438. bool ret = false;
  439. WARN_ON(!is_rmap_spte(new_spte));
  440. if (!is_shadow_present_pte(old_spte)) {
  441. mmu_spte_set(sptep, new_spte);
  442. return ret;
  443. }
  444. if (!spte_has_volatile_bits(old_spte))
  445. __update_clear_spte_fast(sptep, new_spte);
  446. else
  447. old_spte = __update_clear_spte_slow(sptep, new_spte);
  448. /*
  449. * For the spte updated out of mmu-lock is safe, since
  450. * we always atomicly update it, see the comments in
  451. * spte_has_volatile_bits().
  452. */
  453. if (spte_is_locklessly_modifiable(old_spte) &&
  454. !is_writable_pte(new_spte))
  455. ret = true;
  456. if (!shadow_accessed_mask)
  457. return ret;
  458. /*
  459. * Flush TLB when accessed/dirty bits are changed in the page tables,
  460. * to guarantee consistency between TLB and page tables.
  461. */
  462. if (spte_is_bit_changed(old_spte, new_spte,
  463. shadow_accessed_mask | shadow_dirty_mask))
  464. ret = true;
  465. if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
  466. kvm_set_pfn_accessed(spte_to_pfn(old_spte));
  467. if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
  468. kvm_set_pfn_dirty(spte_to_pfn(old_spte));
  469. return ret;
  470. }
  471. /*
  472. * Rules for using mmu_spte_clear_track_bits:
  473. * It sets the sptep from present to nonpresent, and track the
  474. * state bits, it is used to clear the last level sptep.
  475. */
  476. static int mmu_spte_clear_track_bits(u64 *sptep)
  477. {
  478. pfn_t pfn;
  479. u64 old_spte = *sptep;
  480. if (!spte_has_volatile_bits(old_spte))
  481. __update_clear_spte_fast(sptep, 0ull);
  482. else
  483. old_spte = __update_clear_spte_slow(sptep, 0ull);
  484. if (!is_rmap_spte(old_spte))
  485. return 0;
  486. pfn = spte_to_pfn(old_spte);
  487. /*
  488. * KVM does not hold the refcount of the page used by
  489. * kvm mmu, before reclaiming the page, we should
  490. * unmap it from mmu first.
  491. */
  492. WARN_ON(!kvm_is_reserved_pfn(pfn) && !page_count(pfn_to_page(pfn)));
  493. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  494. kvm_set_pfn_accessed(pfn);
  495. if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
  496. kvm_set_pfn_dirty(pfn);
  497. return 1;
  498. }
  499. /*
  500. * Rules for using mmu_spte_clear_no_track:
  501. * Directly clear spte without caring the state bits of sptep,
  502. * it is used to set the upper level spte.
  503. */
  504. static void mmu_spte_clear_no_track(u64 *sptep)
  505. {
  506. __update_clear_spte_fast(sptep, 0ull);
  507. }
  508. static u64 mmu_spte_get_lockless(u64 *sptep)
  509. {
  510. return __get_spte_lockless(sptep);
  511. }
  512. static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
  513. {
  514. /*
  515. * Prevent page table teardown by making any free-er wait during
  516. * kvm_flush_remote_tlbs() IPI to all active vcpus.
  517. */
  518. local_irq_disable();
  519. vcpu->mode = READING_SHADOW_PAGE_TABLES;
  520. /*
  521. * Make sure a following spte read is not reordered ahead of the write
  522. * to vcpu->mode.
  523. */
  524. smp_mb();
  525. }
  526. static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
  527. {
  528. /*
  529. * Make sure the write to vcpu->mode is not reordered in front of
  530. * reads to sptes. If it does, kvm_commit_zap_page() can see us
  531. * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
  532. */
  533. smp_mb();
  534. vcpu->mode = OUTSIDE_GUEST_MODE;
  535. local_irq_enable();
  536. }
  537. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  538. struct kmem_cache *base_cache, int min)
  539. {
  540. void *obj;
  541. if (cache->nobjs >= min)
  542. return 0;
  543. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  544. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  545. if (!obj)
  546. return -ENOMEM;
  547. cache->objects[cache->nobjs++] = obj;
  548. }
  549. return 0;
  550. }
  551. static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
  552. {
  553. return cache->nobjs;
  554. }
  555. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  556. struct kmem_cache *cache)
  557. {
  558. while (mc->nobjs)
  559. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  560. }
  561. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  562. int min)
  563. {
  564. void *page;
  565. if (cache->nobjs >= min)
  566. return 0;
  567. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  568. page = (void *)__get_free_page(GFP_KERNEL);
  569. if (!page)
  570. return -ENOMEM;
  571. cache->objects[cache->nobjs++] = page;
  572. }
  573. return 0;
  574. }
  575. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  576. {
  577. while (mc->nobjs)
  578. free_page((unsigned long)mc->objects[--mc->nobjs]);
  579. }
  580. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  581. {
  582. int r;
  583. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  584. pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
  585. if (r)
  586. goto out;
  587. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  588. if (r)
  589. goto out;
  590. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  591. mmu_page_header_cache, 4);
  592. out:
  593. return r;
  594. }
  595. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  596. {
  597. mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  598. pte_list_desc_cache);
  599. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  600. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  601. mmu_page_header_cache);
  602. }
  603. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
  604. {
  605. void *p;
  606. BUG_ON(!mc->nobjs);
  607. p = mc->objects[--mc->nobjs];
  608. return p;
  609. }
  610. static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
  611. {
  612. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
  613. }
  614. static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
  615. {
  616. kmem_cache_free(pte_list_desc_cache, pte_list_desc);
  617. }
  618. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  619. {
  620. if (!sp->role.direct)
  621. return sp->gfns[index];
  622. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  623. }
  624. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  625. {
  626. if (sp->role.direct)
  627. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  628. else
  629. sp->gfns[index] = gfn;
  630. }
  631. /*
  632. * Return the pointer to the large page information for a given gfn,
  633. * handling slots that are not large page aligned.
  634. */
  635. static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
  636. struct kvm_memory_slot *slot,
  637. int level)
  638. {
  639. unsigned long idx;
  640. idx = gfn_to_index(gfn, slot->base_gfn, level);
  641. return &slot->arch.lpage_info[level - 2][idx];
  642. }
  643. static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
  644. {
  645. struct kvm_memslots *slots;
  646. struct kvm_memory_slot *slot;
  647. struct kvm_lpage_info *linfo;
  648. gfn_t gfn;
  649. int i;
  650. gfn = sp->gfn;
  651. slots = kvm_memslots_for_spte_role(kvm, sp->role);
  652. slot = __gfn_to_memslot(slots, gfn);
  653. for (i = PT_DIRECTORY_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
  654. linfo = lpage_info_slot(gfn, slot, i);
  655. linfo->write_count += 1;
  656. }
  657. kvm->arch.indirect_shadow_pages++;
  658. }
  659. static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
  660. {
  661. struct kvm_memslots *slots;
  662. struct kvm_memory_slot *slot;
  663. struct kvm_lpage_info *linfo;
  664. gfn_t gfn;
  665. int i;
  666. gfn = sp->gfn;
  667. slots = kvm_memslots_for_spte_role(kvm, sp->role);
  668. slot = __gfn_to_memslot(slots, gfn);
  669. for (i = PT_DIRECTORY_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
  670. linfo = lpage_info_slot(gfn, slot, i);
  671. linfo->write_count -= 1;
  672. WARN_ON(linfo->write_count < 0);
  673. }
  674. kvm->arch.indirect_shadow_pages--;
  675. }
  676. static int has_wrprotected_page(struct kvm_vcpu *vcpu,
  677. gfn_t gfn,
  678. int level)
  679. {
  680. struct kvm_memory_slot *slot;
  681. struct kvm_lpage_info *linfo;
  682. slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
  683. if (slot) {
  684. linfo = lpage_info_slot(gfn, slot, level);
  685. return linfo->write_count;
  686. }
  687. return 1;
  688. }
  689. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  690. {
  691. unsigned long page_size;
  692. int i, ret = 0;
  693. page_size = kvm_host_page_size(kvm, gfn);
  694. for (i = PT_PAGE_TABLE_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
  695. if (page_size >= KVM_HPAGE_SIZE(i))
  696. ret = i;
  697. else
  698. break;
  699. }
  700. return ret;
  701. }
  702. static struct kvm_memory_slot *
  703. gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
  704. bool no_dirty_log)
  705. {
  706. struct kvm_memory_slot *slot;
  707. slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
  708. if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
  709. (no_dirty_log && slot->dirty_bitmap))
  710. slot = NULL;
  711. return slot;
  712. }
  713. static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  714. {
  715. return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
  716. }
  717. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  718. {
  719. int host_level, level, max_level;
  720. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  721. if (host_level == PT_PAGE_TABLE_LEVEL)
  722. return host_level;
  723. max_level = min(kvm_x86_ops->get_lpage_level(), host_level);
  724. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  725. if (has_wrprotected_page(vcpu, large_gfn, level))
  726. break;
  727. return level - 1;
  728. }
  729. /*
  730. * Pte mapping structures:
  731. *
  732. * If pte_list bit zero is zero, then pte_list point to the spte.
  733. *
  734. * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
  735. * pte_list_desc containing more mappings.
  736. *
  737. * Returns the number of pte entries before the spte was added or zero if
  738. * the spte was not added.
  739. *
  740. */
  741. static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
  742. unsigned long *pte_list)
  743. {
  744. struct pte_list_desc *desc;
  745. int i, count = 0;
  746. if (!*pte_list) {
  747. rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
  748. *pte_list = (unsigned long)spte;
  749. } else if (!(*pte_list & 1)) {
  750. rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
  751. desc = mmu_alloc_pte_list_desc(vcpu);
  752. desc->sptes[0] = (u64 *)*pte_list;
  753. desc->sptes[1] = spte;
  754. *pte_list = (unsigned long)desc | 1;
  755. ++count;
  756. } else {
  757. rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
  758. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  759. while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
  760. desc = desc->more;
  761. count += PTE_LIST_EXT;
  762. }
  763. if (desc->sptes[PTE_LIST_EXT-1]) {
  764. desc->more = mmu_alloc_pte_list_desc(vcpu);
  765. desc = desc->more;
  766. }
  767. for (i = 0; desc->sptes[i]; ++i)
  768. ++count;
  769. desc->sptes[i] = spte;
  770. }
  771. return count;
  772. }
  773. static void
  774. pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
  775. int i, struct pte_list_desc *prev_desc)
  776. {
  777. int j;
  778. for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
  779. ;
  780. desc->sptes[i] = desc->sptes[j];
  781. desc->sptes[j] = NULL;
  782. if (j != 0)
  783. return;
  784. if (!prev_desc && !desc->more)
  785. *pte_list = (unsigned long)desc->sptes[0];
  786. else
  787. if (prev_desc)
  788. prev_desc->more = desc->more;
  789. else
  790. *pte_list = (unsigned long)desc->more | 1;
  791. mmu_free_pte_list_desc(desc);
  792. }
  793. static void pte_list_remove(u64 *spte, unsigned long *pte_list)
  794. {
  795. struct pte_list_desc *desc;
  796. struct pte_list_desc *prev_desc;
  797. int i;
  798. if (!*pte_list) {
  799. printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
  800. BUG();
  801. } else if (!(*pte_list & 1)) {
  802. rmap_printk("pte_list_remove: %p 1->0\n", spte);
  803. if ((u64 *)*pte_list != spte) {
  804. printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
  805. BUG();
  806. }
  807. *pte_list = 0;
  808. } else {
  809. rmap_printk("pte_list_remove: %p many->many\n", spte);
  810. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  811. prev_desc = NULL;
  812. while (desc) {
  813. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  814. if (desc->sptes[i] == spte) {
  815. pte_list_desc_remove_entry(pte_list,
  816. desc, i,
  817. prev_desc);
  818. return;
  819. }
  820. prev_desc = desc;
  821. desc = desc->more;
  822. }
  823. pr_err("pte_list_remove: %p many->many\n", spte);
  824. BUG();
  825. }
  826. }
  827. typedef void (*pte_list_walk_fn) (u64 *spte);
  828. static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
  829. {
  830. struct pte_list_desc *desc;
  831. int i;
  832. if (!*pte_list)
  833. return;
  834. if (!(*pte_list & 1))
  835. return fn((u64 *)*pte_list);
  836. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  837. while (desc) {
  838. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  839. fn(desc->sptes[i]);
  840. desc = desc->more;
  841. }
  842. }
  843. static unsigned long *__gfn_to_rmap(gfn_t gfn, int level,
  844. struct kvm_memory_slot *slot)
  845. {
  846. unsigned long idx;
  847. idx = gfn_to_index(gfn, slot->base_gfn, level);
  848. return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
  849. }
  850. /*
  851. * Take gfn and return the reverse mapping to it.
  852. */
  853. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, struct kvm_mmu_page *sp)
  854. {
  855. struct kvm_memslots *slots;
  856. struct kvm_memory_slot *slot;
  857. slots = kvm_memslots_for_spte_role(kvm, sp->role);
  858. slot = __gfn_to_memslot(slots, gfn);
  859. return __gfn_to_rmap(gfn, sp->role.level, slot);
  860. }
  861. static bool rmap_can_add(struct kvm_vcpu *vcpu)
  862. {
  863. struct kvm_mmu_memory_cache *cache;
  864. cache = &vcpu->arch.mmu_pte_list_desc_cache;
  865. return mmu_memory_cache_free_objects(cache);
  866. }
  867. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  868. {
  869. struct kvm_mmu_page *sp;
  870. unsigned long *rmapp;
  871. sp = page_header(__pa(spte));
  872. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  873. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp);
  874. return pte_list_add(vcpu, spte, rmapp);
  875. }
  876. static void rmap_remove(struct kvm *kvm, u64 *spte)
  877. {
  878. struct kvm_mmu_page *sp;
  879. gfn_t gfn;
  880. unsigned long *rmapp;
  881. sp = page_header(__pa(spte));
  882. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  883. rmapp = gfn_to_rmap(kvm, gfn, sp);
  884. pte_list_remove(spte, rmapp);
  885. }
  886. /*
  887. * Used by the following functions to iterate through the sptes linked by a
  888. * rmap. All fields are private and not assumed to be used outside.
  889. */
  890. struct rmap_iterator {
  891. /* private fields */
  892. struct pte_list_desc *desc; /* holds the sptep if not NULL */
  893. int pos; /* index of the sptep */
  894. };
  895. /*
  896. * Iteration must be started by this function. This should also be used after
  897. * removing/dropping sptes from the rmap link because in such cases the
  898. * information in the itererator may not be valid.
  899. *
  900. * Returns sptep if found, NULL otherwise.
  901. */
  902. static u64 *rmap_get_first(unsigned long rmap, struct rmap_iterator *iter)
  903. {
  904. if (!rmap)
  905. return NULL;
  906. if (!(rmap & 1)) {
  907. iter->desc = NULL;
  908. return (u64 *)rmap;
  909. }
  910. iter->desc = (struct pte_list_desc *)(rmap & ~1ul);
  911. iter->pos = 0;
  912. return iter->desc->sptes[iter->pos];
  913. }
  914. /*
  915. * Must be used with a valid iterator: e.g. after rmap_get_first().
  916. *
  917. * Returns sptep if found, NULL otherwise.
  918. */
  919. static u64 *rmap_get_next(struct rmap_iterator *iter)
  920. {
  921. if (iter->desc) {
  922. if (iter->pos < PTE_LIST_EXT - 1) {
  923. u64 *sptep;
  924. ++iter->pos;
  925. sptep = iter->desc->sptes[iter->pos];
  926. if (sptep)
  927. return sptep;
  928. }
  929. iter->desc = iter->desc->more;
  930. if (iter->desc) {
  931. iter->pos = 0;
  932. /* desc->sptes[0] cannot be NULL */
  933. return iter->desc->sptes[iter->pos];
  934. }
  935. }
  936. return NULL;
  937. }
  938. #define for_each_rmap_spte(_rmap_, _iter_, _spte_) \
  939. for (_spte_ = rmap_get_first(*_rmap_, _iter_); \
  940. _spte_ && ({BUG_ON(!is_shadow_present_pte(*_spte_)); 1;}); \
  941. _spte_ = rmap_get_next(_iter_))
  942. static void drop_spte(struct kvm *kvm, u64 *sptep)
  943. {
  944. if (mmu_spte_clear_track_bits(sptep))
  945. rmap_remove(kvm, sptep);
  946. }
  947. static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
  948. {
  949. if (is_large_pte(*sptep)) {
  950. WARN_ON(page_header(__pa(sptep))->role.level ==
  951. PT_PAGE_TABLE_LEVEL);
  952. drop_spte(kvm, sptep);
  953. --kvm->stat.lpages;
  954. return true;
  955. }
  956. return false;
  957. }
  958. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  959. {
  960. if (__drop_large_spte(vcpu->kvm, sptep))
  961. kvm_flush_remote_tlbs(vcpu->kvm);
  962. }
  963. /*
  964. * Write-protect on the specified @sptep, @pt_protect indicates whether
  965. * spte write-protection is caused by protecting shadow page table.
  966. *
  967. * Note: write protection is difference between dirty logging and spte
  968. * protection:
  969. * - for dirty logging, the spte can be set to writable at anytime if
  970. * its dirty bitmap is properly set.
  971. * - for spte protection, the spte can be writable only after unsync-ing
  972. * shadow page.
  973. *
  974. * Return true if tlb need be flushed.
  975. */
  976. static bool spte_write_protect(struct kvm *kvm, u64 *sptep, bool pt_protect)
  977. {
  978. u64 spte = *sptep;
  979. if (!is_writable_pte(spte) &&
  980. !(pt_protect && spte_is_locklessly_modifiable(spte)))
  981. return false;
  982. rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
  983. if (pt_protect)
  984. spte &= ~SPTE_MMU_WRITEABLE;
  985. spte = spte & ~PT_WRITABLE_MASK;
  986. return mmu_spte_update(sptep, spte);
  987. }
  988. static bool __rmap_write_protect(struct kvm *kvm, unsigned long *rmapp,
  989. bool pt_protect)
  990. {
  991. u64 *sptep;
  992. struct rmap_iterator iter;
  993. bool flush = false;
  994. for_each_rmap_spte(rmapp, &iter, sptep)
  995. flush |= spte_write_protect(kvm, sptep, pt_protect);
  996. return flush;
  997. }
  998. static bool spte_clear_dirty(struct kvm *kvm, u64 *sptep)
  999. {
  1000. u64 spte = *sptep;
  1001. rmap_printk("rmap_clear_dirty: spte %p %llx\n", sptep, *sptep);
  1002. spte &= ~shadow_dirty_mask;
  1003. return mmu_spte_update(sptep, spte);
  1004. }
  1005. static bool __rmap_clear_dirty(struct kvm *kvm, unsigned long *rmapp)
  1006. {
  1007. u64 *sptep;
  1008. struct rmap_iterator iter;
  1009. bool flush = false;
  1010. for_each_rmap_spte(rmapp, &iter, sptep)
  1011. flush |= spte_clear_dirty(kvm, sptep);
  1012. return flush;
  1013. }
  1014. static bool spte_set_dirty(struct kvm *kvm, u64 *sptep)
  1015. {
  1016. u64 spte = *sptep;
  1017. rmap_printk("rmap_set_dirty: spte %p %llx\n", sptep, *sptep);
  1018. spte |= shadow_dirty_mask;
  1019. return mmu_spte_update(sptep, spte);
  1020. }
  1021. static bool __rmap_set_dirty(struct kvm *kvm, unsigned long *rmapp)
  1022. {
  1023. u64 *sptep;
  1024. struct rmap_iterator iter;
  1025. bool flush = false;
  1026. for_each_rmap_spte(rmapp, &iter, sptep)
  1027. flush |= spte_set_dirty(kvm, sptep);
  1028. return flush;
  1029. }
  1030. /**
  1031. * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
  1032. * @kvm: kvm instance
  1033. * @slot: slot to protect
  1034. * @gfn_offset: start of the BITS_PER_LONG pages we care about
  1035. * @mask: indicates which pages we should protect
  1036. *
  1037. * Used when we do not need to care about huge page mappings: e.g. during dirty
  1038. * logging we do not have any such mappings.
  1039. */
  1040. static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
  1041. struct kvm_memory_slot *slot,
  1042. gfn_t gfn_offset, unsigned long mask)
  1043. {
  1044. unsigned long *rmapp;
  1045. while (mask) {
  1046. rmapp = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
  1047. PT_PAGE_TABLE_LEVEL, slot);
  1048. __rmap_write_protect(kvm, rmapp, false);
  1049. /* clear the first set bit */
  1050. mask &= mask - 1;
  1051. }
  1052. }
  1053. /**
  1054. * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages
  1055. * @kvm: kvm instance
  1056. * @slot: slot to clear D-bit
  1057. * @gfn_offset: start of the BITS_PER_LONG pages we care about
  1058. * @mask: indicates which pages we should clear D-bit
  1059. *
  1060. * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap.
  1061. */
  1062. void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
  1063. struct kvm_memory_slot *slot,
  1064. gfn_t gfn_offset, unsigned long mask)
  1065. {
  1066. unsigned long *rmapp;
  1067. while (mask) {
  1068. rmapp = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
  1069. PT_PAGE_TABLE_LEVEL, slot);
  1070. __rmap_clear_dirty(kvm, rmapp);
  1071. /* clear the first set bit */
  1072. mask &= mask - 1;
  1073. }
  1074. }
  1075. EXPORT_SYMBOL_GPL(kvm_mmu_clear_dirty_pt_masked);
  1076. /**
  1077. * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
  1078. * PT level pages.
  1079. *
  1080. * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
  1081. * enable dirty logging for them.
  1082. *
  1083. * Used when we do not need to care about huge page mappings: e.g. during dirty
  1084. * logging we do not have any such mappings.
  1085. */
  1086. void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm,
  1087. struct kvm_memory_slot *slot,
  1088. gfn_t gfn_offset, unsigned long mask)
  1089. {
  1090. if (kvm_x86_ops->enable_log_dirty_pt_masked)
  1091. kvm_x86_ops->enable_log_dirty_pt_masked(kvm, slot, gfn_offset,
  1092. mask);
  1093. else
  1094. kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask);
  1095. }
  1096. static bool rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn)
  1097. {
  1098. struct kvm_memory_slot *slot;
  1099. unsigned long *rmapp;
  1100. int i;
  1101. bool write_protected = false;
  1102. slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
  1103. for (i = PT_PAGE_TABLE_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
  1104. rmapp = __gfn_to_rmap(gfn, i, slot);
  1105. write_protected |= __rmap_write_protect(vcpu->kvm, rmapp, true);
  1106. }
  1107. return write_protected;
  1108. }
  1109. static bool kvm_zap_rmapp(struct kvm *kvm, unsigned long *rmapp)
  1110. {
  1111. u64 *sptep;
  1112. struct rmap_iterator iter;
  1113. bool flush = false;
  1114. while ((sptep = rmap_get_first(*rmapp, &iter))) {
  1115. BUG_ON(!(*sptep & PT_PRESENT_MASK));
  1116. rmap_printk("%s: spte %p %llx.\n", __func__, sptep, *sptep);
  1117. drop_spte(kvm, sptep);
  1118. flush = true;
  1119. }
  1120. return flush;
  1121. }
  1122. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1123. struct kvm_memory_slot *slot, gfn_t gfn, int level,
  1124. unsigned long data)
  1125. {
  1126. return kvm_zap_rmapp(kvm, rmapp);
  1127. }
  1128. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1129. struct kvm_memory_slot *slot, gfn_t gfn, int level,
  1130. unsigned long data)
  1131. {
  1132. u64 *sptep;
  1133. struct rmap_iterator iter;
  1134. int need_flush = 0;
  1135. u64 new_spte;
  1136. pte_t *ptep = (pte_t *)data;
  1137. pfn_t new_pfn;
  1138. WARN_ON(pte_huge(*ptep));
  1139. new_pfn = pte_pfn(*ptep);
  1140. restart:
  1141. for_each_rmap_spte(rmapp, &iter, sptep) {
  1142. rmap_printk("kvm_set_pte_rmapp: spte %p %llx gfn %llx (%d)\n",
  1143. sptep, *sptep, gfn, level);
  1144. need_flush = 1;
  1145. if (pte_write(*ptep)) {
  1146. drop_spte(kvm, sptep);
  1147. goto restart;
  1148. } else {
  1149. new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
  1150. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  1151. new_spte &= ~PT_WRITABLE_MASK;
  1152. new_spte &= ~SPTE_HOST_WRITEABLE;
  1153. new_spte &= ~shadow_accessed_mask;
  1154. mmu_spte_clear_track_bits(sptep);
  1155. mmu_spte_set(sptep, new_spte);
  1156. }
  1157. }
  1158. if (need_flush)
  1159. kvm_flush_remote_tlbs(kvm);
  1160. return 0;
  1161. }
  1162. struct slot_rmap_walk_iterator {
  1163. /* input fields. */
  1164. struct kvm_memory_slot *slot;
  1165. gfn_t start_gfn;
  1166. gfn_t end_gfn;
  1167. int start_level;
  1168. int end_level;
  1169. /* output fields. */
  1170. gfn_t gfn;
  1171. unsigned long *rmap;
  1172. int level;
  1173. /* private field. */
  1174. unsigned long *end_rmap;
  1175. };
  1176. static void
  1177. rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator, int level)
  1178. {
  1179. iterator->level = level;
  1180. iterator->gfn = iterator->start_gfn;
  1181. iterator->rmap = __gfn_to_rmap(iterator->gfn, level, iterator->slot);
  1182. iterator->end_rmap = __gfn_to_rmap(iterator->end_gfn, level,
  1183. iterator->slot);
  1184. }
  1185. static void
  1186. slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator,
  1187. struct kvm_memory_slot *slot, int start_level,
  1188. int end_level, gfn_t start_gfn, gfn_t end_gfn)
  1189. {
  1190. iterator->slot = slot;
  1191. iterator->start_level = start_level;
  1192. iterator->end_level = end_level;
  1193. iterator->start_gfn = start_gfn;
  1194. iterator->end_gfn = end_gfn;
  1195. rmap_walk_init_level(iterator, iterator->start_level);
  1196. }
  1197. static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator)
  1198. {
  1199. return !!iterator->rmap;
  1200. }
  1201. static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator)
  1202. {
  1203. if (++iterator->rmap <= iterator->end_rmap) {
  1204. iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level));
  1205. return;
  1206. }
  1207. if (++iterator->level > iterator->end_level) {
  1208. iterator->rmap = NULL;
  1209. return;
  1210. }
  1211. rmap_walk_init_level(iterator, iterator->level);
  1212. }
  1213. #define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_, \
  1214. _start_gfn, _end_gfn, _iter_) \
  1215. for (slot_rmap_walk_init(_iter_, _slot_, _start_level_, \
  1216. _end_level_, _start_gfn, _end_gfn); \
  1217. slot_rmap_walk_okay(_iter_); \
  1218. slot_rmap_walk_next(_iter_))
  1219. static int kvm_handle_hva_range(struct kvm *kvm,
  1220. unsigned long start,
  1221. unsigned long end,
  1222. unsigned long data,
  1223. int (*handler)(struct kvm *kvm,
  1224. unsigned long *rmapp,
  1225. struct kvm_memory_slot *slot,
  1226. gfn_t gfn,
  1227. int level,
  1228. unsigned long data))
  1229. {
  1230. struct kvm_memslots *slots;
  1231. struct kvm_memory_slot *memslot;
  1232. struct slot_rmap_walk_iterator iterator;
  1233. int ret = 0;
  1234. int i;
  1235. for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
  1236. slots = __kvm_memslots(kvm, i);
  1237. kvm_for_each_memslot(memslot, slots) {
  1238. unsigned long hva_start, hva_end;
  1239. gfn_t gfn_start, gfn_end;
  1240. hva_start = max(start, memslot->userspace_addr);
  1241. hva_end = min(end, memslot->userspace_addr +
  1242. (memslot->npages << PAGE_SHIFT));
  1243. if (hva_start >= hva_end)
  1244. continue;
  1245. /*
  1246. * {gfn(page) | page intersects with [hva_start, hva_end)} =
  1247. * {gfn_start, gfn_start+1, ..., gfn_end-1}.
  1248. */
  1249. gfn_start = hva_to_gfn_memslot(hva_start, memslot);
  1250. gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
  1251. for_each_slot_rmap_range(memslot, PT_PAGE_TABLE_LEVEL,
  1252. PT_MAX_HUGEPAGE_LEVEL,
  1253. gfn_start, gfn_end - 1,
  1254. &iterator)
  1255. ret |= handler(kvm, iterator.rmap, memslot,
  1256. iterator.gfn, iterator.level, data);
  1257. }
  1258. }
  1259. return ret;
  1260. }
  1261. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  1262. unsigned long data,
  1263. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  1264. struct kvm_memory_slot *slot,
  1265. gfn_t gfn, int level,
  1266. unsigned long data))
  1267. {
  1268. return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
  1269. }
  1270. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  1271. {
  1272. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  1273. }
  1274. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
  1275. {
  1276. return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
  1277. }
  1278. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  1279. {
  1280. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  1281. }
  1282. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1283. struct kvm_memory_slot *slot, gfn_t gfn, int level,
  1284. unsigned long data)
  1285. {
  1286. u64 *sptep;
  1287. struct rmap_iterator uninitialized_var(iter);
  1288. int young = 0;
  1289. BUG_ON(!shadow_accessed_mask);
  1290. for_each_rmap_spte(rmapp, &iter, sptep)
  1291. if (*sptep & shadow_accessed_mask) {
  1292. young = 1;
  1293. clear_bit((ffs(shadow_accessed_mask) - 1),
  1294. (unsigned long *)sptep);
  1295. }
  1296. trace_kvm_age_page(gfn, level, slot, young);
  1297. return young;
  1298. }
  1299. static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1300. struct kvm_memory_slot *slot, gfn_t gfn,
  1301. int level, unsigned long data)
  1302. {
  1303. u64 *sptep;
  1304. struct rmap_iterator iter;
  1305. int young = 0;
  1306. /*
  1307. * If there's no access bit in the secondary pte set by the
  1308. * hardware it's up to gup-fast/gup to set the access bit in
  1309. * the primary pte or in the page structure.
  1310. */
  1311. if (!shadow_accessed_mask)
  1312. goto out;
  1313. for_each_rmap_spte(rmapp, &iter, sptep)
  1314. if (*sptep & shadow_accessed_mask) {
  1315. young = 1;
  1316. break;
  1317. }
  1318. out:
  1319. return young;
  1320. }
  1321. #define RMAP_RECYCLE_THRESHOLD 1000
  1322. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  1323. {
  1324. unsigned long *rmapp;
  1325. struct kvm_mmu_page *sp;
  1326. sp = page_header(__pa(spte));
  1327. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp);
  1328. kvm_unmap_rmapp(vcpu->kvm, rmapp, NULL, gfn, sp->role.level, 0);
  1329. kvm_flush_remote_tlbs(vcpu->kvm);
  1330. }
  1331. int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end)
  1332. {
  1333. /*
  1334. * In case of absence of EPT Access and Dirty Bits supports,
  1335. * emulate the accessed bit for EPT, by checking if this page has
  1336. * an EPT mapping, and clearing it if it does. On the next access,
  1337. * a new EPT mapping will be established.
  1338. * This has some overhead, but not as much as the cost of swapping
  1339. * out actively used pages or breaking up actively used hugepages.
  1340. */
  1341. if (!shadow_accessed_mask) {
  1342. /*
  1343. * We are holding the kvm->mmu_lock, and we are blowing up
  1344. * shadow PTEs. MMU notifier consumers need to be kept at bay.
  1345. * This is correct as long as we don't decouple the mmu_lock
  1346. * protected regions (like invalidate_range_start|end does).
  1347. */
  1348. kvm->mmu_notifier_seq++;
  1349. return kvm_handle_hva_range(kvm, start, end, 0,
  1350. kvm_unmap_rmapp);
  1351. }
  1352. return kvm_handle_hva_range(kvm, start, end, 0, kvm_age_rmapp);
  1353. }
  1354. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  1355. {
  1356. return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
  1357. }
  1358. #ifdef MMU_DEBUG
  1359. static int is_empty_shadow_page(u64 *spt)
  1360. {
  1361. u64 *pos;
  1362. u64 *end;
  1363. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  1364. if (is_shadow_present_pte(*pos)) {
  1365. printk(KERN_ERR "%s: %p %llx\n", __func__,
  1366. pos, *pos);
  1367. return 0;
  1368. }
  1369. return 1;
  1370. }
  1371. #endif
  1372. /*
  1373. * This value is the sum of all of the kvm instances's
  1374. * kvm->arch.n_used_mmu_pages values. We need a global,
  1375. * aggregate version in order to make the slab shrinker
  1376. * faster
  1377. */
  1378. static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
  1379. {
  1380. kvm->arch.n_used_mmu_pages += nr;
  1381. percpu_counter_add(&kvm_total_used_mmu_pages, nr);
  1382. }
  1383. static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
  1384. {
  1385. MMU_WARN_ON(!is_empty_shadow_page(sp->spt));
  1386. hlist_del(&sp->hash_link);
  1387. list_del(&sp->link);
  1388. free_page((unsigned long)sp->spt);
  1389. if (!sp->role.direct)
  1390. free_page((unsigned long)sp->gfns);
  1391. kmem_cache_free(mmu_page_header_cache, sp);
  1392. }
  1393. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  1394. {
  1395. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  1396. }
  1397. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  1398. struct kvm_mmu_page *sp, u64 *parent_pte)
  1399. {
  1400. if (!parent_pte)
  1401. return;
  1402. pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
  1403. }
  1404. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  1405. u64 *parent_pte)
  1406. {
  1407. pte_list_remove(parent_pte, &sp->parent_ptes);
  1408. }
  1409. static void drop_parent_pte(struct kvm_mmu_page *sp,
  1410. u64 *parent_pte)
  1411. {
  1412. mmu_page_remove_parent_pte(sp, parent_pte);
  1413. mmu_spte_clear_no_track(parent_pte);
  1414. }
  1415. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  1416. u64 *parent_pte, int direct)
  1417. {
  1418. struct kvm_mmu_page *sp;
  1419. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
  1420. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
  1421. if (!direct)
  1422. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
  1423. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  1424. /*
  1425. * The active_mmu_pages list is the FIFO list, do not move the
  1426. * page until it is zapped. kvm_zap_obsolete_pages depends on
  1427. * this feature. See the comments in kvm_zap_obsolete_pages().
  1428. */
  1429. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  1430. sp->parent_ptes = 0;
  1431. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1432. kvm_mod_used_mmu_pages(vcpu->kvm, +1);
  1433. return sp;
  1434. }
  1435. static void mark_unsync(u64 *spte);
  1436. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  1437. {
  1438. pte_list_walk(&sp->parent_ptes, mark_unsync);
  1439. }
  1440. static void mark_unsync(u64 *spte)
  1441. {
  1442. struct kvm_mmu_page *sp;
  1443. unsigned int index;
  1444. sp = page_header(__pa(spte));
  1445. index = spte - sp->spt;
  1446. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  1447. return;
  1448. if (sp->unsync_children++)
  1449. return;
  1450. kvm_mmu_mark_parents_unsync(sp);
  1451. }
  1452. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  1453. struct kvm_mmu_page *sp)
  1454. {
  1455. return 1;
  1456. }
  1457. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  1458. {
  1459. }
  1460. static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
  1461. struct kvm_mmu_page *sp, u64 *spte,
  1462. const void *pte)
  1463. {
  1464. WARN_ON(1);
  1465. }
  1466. #define KVM_PAGE_ARRAY_NR 16
  1467. struct kvm_mmu_pages {
  1468. struct mmu_page_and_offset {
  1469. struct kvm_mmu_page *sp;
  1470. unsigned int idx;
  1471. } page[KVM_PAGE_ARRAY_NR];
  1472. unsigned int nr;
  1473. };
  1474. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  1475. int idx)
  1476. {
  1477. int i;
  1478. if (sp->unsync)
  1479. for (i=0; i < pvec->nr; i++)
  1480. if (pvec->page[i].sp == sp)
  1481. return 0;
  1482. pvec->page[pvec->nr].sp = sp;
  1483. pvec->page[pvec->nr].idx = idx;
  1484. pvec->nr++;
  1485. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  1486. }
  1487. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  1488. struct kvm_mmu_pages *pvec)
  1489. {
  1490. int i, ret, nr_unsync_leaf = 0;
  1491. for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
  1492. struct kvm_mmu_page *child;
  1493. u64 ent = sp->spt[i];
  1494. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  1495. goto clear_child_bitmap;
  1496. child = page_header(ent & PT64_BASE_ADDR_MASK);
  1497. if (child->unsync_children) {
  1498. if (mmu_pages_add(pvec, child, i))
  1499. return -ENOSPC;
  1500. ret = __mmu_unsync_walk(child, pvec);
  1501. if (!ret)
  1502. goto clear_child_bitmap;
  1503. else if (ret > 0)
  1504. nr_unsync_leaf += ret;
  1505. else
  1506. return ret;
  1507. } else if (child->unsync) {
  1508. nr_unsync_leaf++;
  1509. if (mmu_pages_add(pvec, child, i))
  1510. return -ENOSPC;
  1511. } else
  1512. goto clear_child_bitmap;
  1513. continue;
  1514. clear_child_bitmap:
  1515. __clear_bit(i, sp->unsync_child_bitmap);
  1516. sp->unsync_children--;
  1517. WARN_ON((int)sp->unsync_children < 0);
  1518. }
  1519. return nr_unsync_leaf;
  1520. }
  1521. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1522. struct kvm_mmu_pages *pvec)
  1523. {
  1524. if (!sp->unsync_children)
  1525. return 0;
  1526. mmu_pages_add(pvec, sp, 0);
  1527. return __mmu_unsync_walk(sp, pvec);
  1528. }
  1529. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1530. {
  1531. WARN_ON(!sp->unsync);
  1532. trace_kvm_mmu_sync_page(sp);
  1533. sp->unsync = 0;
  1534. --kvm->stat.mmu_unsync;
  1535. }
  1536. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1537. struct list_head *invalid_list);
  1538. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1539. struct list_head *invalid_list);
  1540. /*
  1541. * NOTE: we should pay more attention on the zapped-obsolete page
  1542. * (is_obsolete_sp(sp) && sp->role.invalid) when you do hash list walk
  1543. * since it has been deleted from active_mmu_pages but still can be found
  1544. * at hast list.
  1545. *
  1546. * for_each_gfn_indirect_valid_sp has skipped that kind of page and
  1547. * kvm_mmu_get_page(), the only user of for_each_gfn_sp(), has skipped
  1548. * all the obsolete pages.
  1549. */
  1550. #define for_each_gfn_sp(_kvm, _sp, _gfn) \
  1551. hlist_for_each_entry(_sp, \
  1552. &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
  1553. if ((_sp)->gfn != (_gfn)) {} else
  1554. #define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
  1555. for_each_gfn_sp(_kvm, _sp, _gfn) \
  1556. if ((_sp)->role.direct || (_sp)->role.invalid) {} else
  1557. /* @sp->gfn should be write-protected at the call site */
  1558. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1559. struct list_head *invalid_list, bool clear_unsync)
  1560. {
  1561. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1562. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1563. return 1;
  1564. }
  1565. if (clear_unsync)
  1566. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1567. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1568. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1569. return 1;
  1570. }
  1571. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1572. return 0;
  1573. }
  1574. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1575. struct kvm_mmu_page *sp)
  1576. {
  1577. LIST_HEAD(invalid_list);
  1578. int ret;
  1579. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1580. if (ret)
  1581. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1582. return ret;
  1583. }
  1584. #ifdef CONFIG_KVM_MMU_AUDIT
  1585. #include "mmu_audit.c"
  1586. #else
  1587. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
  1588. static void mmu_audit_disable(void) { }
  1589. #endif
  1590. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1591. struct list_head *invalid_list)
  1592. {
  1593. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1594. }
  1595. /* @gfn should be write-protected at the call site */
  1596. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1597. {
  1598. struct kvm_mmu_page *s;
  1599. LIST_HEAD(invalid_list);
  1600. bool flush = false;
  1601. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
  1602. if (!s->unsync)
  1603. continue;
  1604. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1605. kvm_unlink_unsync_page(vcpu->kvm, s);
  1606. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1607. (vcpu->arch.mmu.sync_page(vcpu, s))) {
  1608. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1609. continue;
  1610. }
  1611. flush = true;
  1612. }
  1613. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1614. if (flush)
  1615. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1616. }
  1617. struct mmu_page_path {
  1618. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1619. unsigned int idx[PT64_ROOT_LEVEL-1];
  1620. };
  1621. #define for_each_sp(pvec, sp, parents, i) \
  1622. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1623. sp = pvec.page[i].sp; \
  1624. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1625. i = mmu_pages_next(&pvec, &parents, i))
  1626. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1627. struct mmu_page_path *parents,
  1628. int i)
  1629. {
  1630. int n;
  1631. for (n = i+1; n < pvec->nr; n++) {
  1632. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1633. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1634. parents->idx[0] = pvec->page[n].idx;
  1635. return n;
  1636. }
  1637. parents->parent[sp->role.level-2] = sp;
  1638. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1639. }
  1640. return n;
  1641. }
  1642. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1643. {
  1644. struct kvm_mmu_page *sp;
  1645. unsigned int level = 0;
  1646. do {
  1647. unsigned int idx = parents->idx[level];
  1648. sp = parents->parent[level];
  1649. if (!sp)
  1650. return;
  1651. --sp->unsync_children;
  1652. WARN_ON((int)sp->unsync_children < 0);
  1653. __clear_bit(idx, sp->unsync_child_bitmap);
  1654. level++;
  1655. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1656. }
  1657. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1658. struct mmu_page_path *parents,
  1659. struct kvm_mmu_pages *pvec)
  1660. {
  1661. parents->parent[parent->role.level-1] = NULL;
  1662. pvec->nr = 0;
  1663. }
  1664. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1665. struct kvm_mmu_page *parent)
  1666. {
  1667. int i;
  1668. struct kvm_mmu_page *sp;
  1669. struct mmu_page_path parents;
  1670. struct kvm_mmu_pages pages;
  1671. LIST_HEAD(invalid_list);
  1672. kvm_mmu_pages_init(parent, &parents, &pages);
  1673. while (mmu_unsync_walk(parent, &pages)) {
  1674. bool protected = false;
  1675. for_each_sp(pages, sp, parents, i)
  1676. protected |= rmap_write_protect(vcpu, sp->gfn);
  1677. if (protected)
  1678. kvm_flush_remote_tlbs(vcpu->kvm);
  1679. for_each_sp(pages, sp, parents, i) {
  1680. kvm_sync_page(vcpu, sp, &invalid_list);
  1681. mmu_pages_clear_parents(&parents);
  1682. }
  1683. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1684. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1685. kvm_mmu_pages_init(parent, &parents, &pages);
  1686. }
  1687. }
  1688. static void init_shadow_page_table(struct kvm_mmu_page *sp)
  1689. {
  1690. int i;
  1691. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1692. sp->spt[i] = 0ull;
  1693. }
  1694. static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
  1695. {
  1696. sp->write_flooding_count = 0;
  1697. }
  1698. static void clear_sp_write_flooding_count(u64 *spte)
  1699. {
  1700. struct kvm_mmu_page *sp = page_header(__pa(spte));
  1701. __clear_sp_write_flooding_count(sp);
  1702. }
  1703. static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
  1704. {
  1705. return unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
  1706. }
  1707. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1708. gfn_t gfn,
  1709. gva_t gaddr,
  1710. unsigned level,
  1711. int direct,
  1712. unsigned access,
  1713. u64 *parent_pte)
  1714. {
  1715. union kvm_mmu_page_role role;
  1716. unsigned quadrant;
  1717. struct kvm_mmu_page *sp;
  1718. bool need_sync = false;
  1719. role = vcpu->arch.mmu.base_role;
  1720. role.level = level;
  1721. role.direct = direct;
  1722. if (role.direct)
  1723. role.cr4_pae = 0;
  1724. role.access = access;
  1725. if (!vcpu->arch.mmu.direct_map
  1726. && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1727. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1728. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1729. role.quadrant = quadrant;
  1730. }
  1731. for_each_gfn_sp(vcpu->kvm, sp, gfn) {
  1732. if (is_obsolete_sp(vcpu->kvm, sp))
  1733. continue;
  1734. if (!need_sync && sp->unsync)
  1735. need_sync = true;
  1736. if (sp->role.word != role.word)
  1737. continue;
  1738. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1739. break;
  1740. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1741. if (sp->unsync_children) {
  1742. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1743. kvm_mmu_mark_parents_unsync(sp);
  1744. } else if (sp->unsync)
  1745. kvm_mmu_mark_parents_unsync(sp);
  1746. __clear_sp_write_flooding_count(sp);
  1747. trace_kvm_mmu_get_page(sp, false);
  1748. return sp;
  1749. }
  1750. ++vcpu->kvm->stat.mmu_cache_miss;
  1751. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1752. if (!sp)
  1753. return sp;
  1754. sp->gfn = gfn;
  1755. sp->role = role;
  1756. hlist_add_head(&sp->hash_link,
  1757. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1758. if (!direct) {
  1759. if (rmap_write_protect(vcpu, gfn))
  1760. kvm_flush_remote_tlbs(vcpu->kvm);
  1761. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1762. kvm_sync_pages(vcpu, gfn);
  1763. account_shadowed(vcpu->kvm, sp);
  1764. }
  1765. sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
  1766. init_shadow_page_table(sp);
  1767. trace_kvm_mmu_get_page(sp, true);
  1768. return sp;
  1769. }
  1770. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1771. struct kvm_vcpu *vcpu, u64 addr)
  1772. {
  1773. iterator->addr = addr;
  1774. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1775. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1776. if (iterator->level == PT64_ROOT_LEVEL &&
  1777. vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
  1778. !vcpu->arch.mmu.direct_map)
  1779. --iterator->level;
  1780. if (iterator->level == PT32E_ROOT_LEVEL) {
  1781. iterator->shadow_addr
  1782. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1783. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1784. --iterator->level;
  1785. if (!iterator->shadow_addr)
  1786. iterator->level = 0;
  1787. }
  1788. }
  1789. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1790. {
  1791. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1792. return false;
  1793. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1794. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1795. return true;
  1796. }
  1797. static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
  1798. u64 spte)
  1799. {
  1800. if (is_last_spte(spte, iterator->level)) {
  1801. iterator->level = 0;
  1802. return;
  1803. }
  1804. iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
  1805. --iterator->level;
  1806. }
  1807. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1808. {
  1809. return __shadow_walk_next(iterator, *iterator->sptep);
  1810. }
  1811. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp, bool accessed)
  1812. {
  1813. u64 spte;
  1814. BUILD_BUG_ON(VMX_EPT_READABLE_MASK != PT_PRESENT_MASK ||
  1815. VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK);
  1816. spte = __pa(sp->spt) | PT_PRESENT_MASK | PT_WRITABLE_MASK |
  1817. shadow_user_mask | shadow_x_mask;
  1818. if (accessed)
  1819. spte |= shadow_accessed_mask;
  1820. mmu_spte_set(sptep, spte);
  1821. }
  1822. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1823. unsigned direct_access)
  1824. {
  1825. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1826. struct kvm_mmu_page *child;
  1827. /*
  1828. * For the direct sp, if the guest pte's dirty bit
  1829. * changed form clean to dirty, it will corrupt the
  1830. * sp's access: allow writable in the read-only sp,
  1831. * so we should update the spte at this point to get
  1832. * a new sp with the correct access.
  1833. */
  1834. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1835. if (child->role.access == direct_access)
  1836. return;
  1837. drop_parent_pte(child, sptep);
  1838. kvm_flush_remote_tlbs(vcpu->kvm);
  1839. }
  1840. }
  1841. static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
  1842. u64 *spte)
  1843. {
  1844. u64 pte;
  1845. struct kvm_mmu_page *child;
  1846. pte = *spte;
  1847. if (is_shadow_present_pte(pte)) {
  1848. if (is_last_spte(pte, sp->role.level)) {
  1849. drop_spte(kvm, spte);
  1850. if (is_large_pte(pte))
  1851. --kvm->stat.lpages;
  1852. } else {
  1853. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1854. drop_parent_pte(child, spte);
  1855. }
  1856. return true;
  1857. }
  1858. if (is_mmio_spte(pte))
  1859. mmu_spte_clear_no_track(spte);
  1860. return false;
  1861. }
  1862. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1863. struct kvm_mmu_page *sp)
  1864. {
  1865. unsigned i;
  1866. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1867. mmu_page_zap_pte(kvm, sp, sp->spt + i);
  1868. }
  1869. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1870. {
  1871. mmu_page_remove_parent_pte(sp, parent_pte);
  1872. }
  1873. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1874. {
  1875. u64 *sptep;
  1876. struct rmap_iterator iter;
  1877. while ((sptep = rmap_get_first(sp->parent_ptes, &iter)))
  1878. drop_parent_pte(sp, sptep);
  1879. }
  1880. static int mmu_zap_unsync_children(struct kvm *kvm,
  1881. struct kvm_mmu_page *parent,
  1882. struct list_head *invalid_list)
  1883. {
  1884. int i, zapped = 0;
  1885. struct mmu_page_path parents;
  1886. struct kvm_mmu_pages pages;
  1887. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1888. return 0;
  1889. kvm_mmu_pages_init(parent, &parents, &pages);
  1890. while (mmu_unsync_walk(parent, &pages)) {
  1891. struct kvm_mmu_page *sp;
  1892. for_each_sp(pages, sp, parents, i) {
  1893. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1894. mmu_pages_clear_parents(&parents);
  1895. zapped++;
  1896. }
  1897. kvm_mmu_pages_init(parent, &parents, &pages);
  1898. }
  1899. return zapped;
  1900. }
  1901. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1902. struct list_head *invalid_list)
  1903. {
  1904. int ret;
  1905. trace_kvm_mmu_prepare_zap_page(sp);
  1906. ++kvm->stat.mmu_shadow_zapped;
  1907. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1908. kvm_mmu_page_unlink_children(kvm, sp);
  1909. kvm_mmu_unlink_parents(kvm, sp);
  1910. if (!sp->role.invalid && !sp->role.direct)
  1911. unaccount_shadowed(kvm, sp);
  1912. if (sp->unsync)
  1913. kvm_unlink_unsync_page(kvm, sp);
  1914. if (!sp->root_count) {
  1915. /* Count self */
  1916. ret++;
  1917. list_move(&sp->link, invalid_list);
  1918. kvm_mod_used_mmu_pages(kvm, -1);
  1919. } else {
  1920. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1921. /*
  1922. * The obsolete pages can not be used on any vcpus.
  1923. * See the comments in kvm_mmu_invalidate_zap_all_pages().
  1924. */
  1925. if (!sp->role.invalid && !is_obsolete_sp(kvm, sp))
  1926. kvm_reload_remote_mmus(kvm);
  1927. }
  1928. sp->role.invalid = 1;
  1929. return ret;
  1930. }
  1931. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1932. struct list_head *invalid_list)
  1933. {
  1934. struct kvm_mmu_page *sp, *nsp;
  1935. if (list_empty(invalid_list))
  1936. return;
  1937. /*
  1938. * wmb: make sure everyone sees our modifications to the page tables
  1939. * rmb: make sure we see changes to vcpu->mode
  1940. */
  1941. smp_mb();
  1942. /*
  1943. * Wait for all vcpus to exit guest mode and/or lockless shadow
  1944. * page table walks.
  1945. */
  1946. kvm_flush_remote_tlbs(kvm);
  1947. list_for_each_entry_safe(sp, nsp, invalid_list, link) {
  1948. WARN_ON(!sp->role.invalid || sp->root_count);
  1949. kvm_mmu_free_page(sp);
  1950. }
  1951. }
  1952. static bool prepare_zap_oldest_mmu_page(struct kvm *kvm,
  1953. struct list_head *invalid_list)
  1954. {
  1955. struct kvm_mmu_page *sp;
  1956. if (list_empty(&kvm->arch.active_mmu_pages))
  1957. return false;
  1958. sp = list_entry(kvm->arch.active_mmu_pages.prev,
  1959. struct kvm_mmu_page, link);
  1960. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1961. return true;
  1962. }
  1963. /*
  1964. * Changing the number of mmu pages allocated to the vm
  1965. * Note: if goal_nr_mmu_pages is too small, you will get dead lock
  1966. */
  1967. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
  1968. {
  1969. LIST_HEAD(invalid_list);
  1970. spin_lock(&kvm->mmu_lock);
  1971. if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
  1972. /* Need to free some mmu pages to achieve the goal. */
  1973. while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages)
  1974. if (!prepare_zap_oldest_mmu_page(kvm, &invalid_list))
  1975. break;
  1976. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1977. goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
  1978. }
  1979. kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
  1980. spin_unlock(&kvm->mmu_lock);
  1981. }
  1982. int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1983. {
  1984. struct kvm_mmu_page *sp;
  1985. LIST_HEAD(invalid_list);
  1986. int r;
  1987. pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
  1988. r = 0;
  1989. spin_lock(&kvm->mmu_lock);
  1990. for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
  1991. pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
  1992. sp->role.word);
  1993. r = 1;
  1994. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1995. }
  1996. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1997. spin_unlock(&kvm->mmu_lock);
  1998. return r;
  1999. }
  2000. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
  2001. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  2002. {
  2003. trace_kvm_mmu_unsync_page(sp);
  2004. ++vcpu->kvm->stat.mmu_unsync;
  2005. sp->unsync = 1;
  2006. kvm_mmu_mark_parents_unsync(sp);
  2007. }
  2008. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  2009. {
  2010. struct kvm_mmu_page *s;
  2011. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
  2012. if (s->unsync)
  2013. continue;
  2014. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  2015. __kvm_unsync_page(vcpu, s);
  2016. }
  2017. }
  2018. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  2019. bool can_unsync)
  2020. {
  2021. struct kvm_mmu_page *s;
  2022. bool need_unsync = false;
  2023. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
  2024. if (!can_unsync)
  2025. return 1;
  2026. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  2027. return 1;
  2028. if (!s->unsync)
  2029. need_unsync = true;
  2030. }
  2031. if (need_unsync)
  2032. kvm_unsync_pages(vcpu, gfn);
  2033. return 0;
  2034. }
  2035. static bool kvm_is_mmio_pfn(pfn_t pfn)
  2036. {
  2037. if (pfn_valid(pfn))
  2038. return !is_zero_pfn(pfn) && PageReserved(pfn_to_page(pfn));
  2039. return true;
  2040. }
  2041. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  2042. unsigned pte_access, int level,
  2043. gfn_t gfn, pfn_t pfn, bool speculative,
  2044. bool can_unsync, bool host_writable)
  2045. {
  2046. u64 spte;
  2047. int ret = 0;
  2048. if (set_mmio_spte(vcpu, sptep, gfn, pfn, pte_access))
  2049. return 0;
  2050. spte = PT_PRESENT_MASK;
  2051. if (!speculative)
  2052. spte |= shadow_accessed_mask;
  2053. if (pte_access & ACC_EXEC_MASK)
  2054. spte |= shadow_x_mask;
  2055. else
  2056. spte |= shadow_nx_mask;
  2057. if (pte_access & ACC_USER_MASK)
  2058. spte |= shadow_user_mask;
  2059. if (level > PT_PAGE_TABLE_LEVEL)
  2060. spte |= PT_PAGE_SIZE_MASK;
  2061. if (tdp_enabled)
  2062. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  2063. kvm_is_mmio_pfn(pfn));
  2064. if (host_writable)
  2065. spte |= SPTE_HOST_WRITEABLE;
  2066. else
  2067. pte_access &= ~ACC_WRITE_MASK;
  2068. spte |= (u64)pfn << PAGE_SHIFT;
  2069. if (pte_access & ACC_WRITE_MASK) {
  2070. /*
  2071. * Other vcpu creates new sp in the window between
  2072. * mapping_level() and acquiring mmu-lock. We can
  2073. * allow guest to retry the access, the mapping can
  2074. * be fixed if guest refault.
  2075. */
  2076. if (level > PT_PAGE_TABLE_LEVEL &&
  2077. has_wrprotected_page(vcpu, gfn, level))
  2078. goto done;
  2079. spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
  2080. /*
  2081. * Optimization: for pte sync, if spte was writable the hash
  2082. * lookup is unnecessary (and expensive). Write protection
  2083. * is responsibility of mmu_get_page / kvm_sync_page.
  2084. * Same reasoning can be applied to dirty page accounting.
  2085. */
  2086. if (!can_unsync && is_writable_pte(*sptep))
  2087. goto set_pte;
  2088. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  2089. pgprintk("%s: found shadow page for %llx, marking ro\n",
  2090. __func__, gfn);
  2091. ret = 1;
  2092. pte_access &= ~ACC_WRITE_MASK;
  2093. spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
  2094. }
  2095. }
  2096. if (pte_access & ACC_WRITE_MASK) {
  2097. kvm_vcpu_mark_page_dirty(vcpu, gfn);
  2098. spte |= shadow_dirty_mask;
  2099. }
  2100. set_pte:
  2101. if (mmu_spte_update(sptep, spte))
  2102. kvm_flush_remote_tlbs(vcpu->kvm);
  2103. done:
  2104. return ret;
  2105. }
  2106. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  2107. unsigned pte_access, int write_fault, int *emulate,
  2108. int level, gfn_t gfn, pfn_t pfn, bool speculative,
  2109. bool host_writable)
  2110. {
  2111. int was_rmapped = 0;
  2112. int rmap_count;
  2113. pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
  2114. *sptep, write_fault, gfn);
  2115. if (is_rmap_spte(*sptep)) {
  2116. /*
  2117. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  2118. * the parent of the now unreachable PTE.
  2119. */
  2120. if (level > PT_PAGE_TABLE_LEVEL &&
  2121. !is_large_pte(*sptep)) {
  2122. struct kvm_mmu_page *child;
  2123. u64 pte = *sptep;
  2124. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2125. drop_parent_pte(child, sptep);
  2126. kvm_flush_remote_tlbs(vcpu->kvm);
  2127. } else if (pfn != spte_to_pfn(*sptep)) {
  2128. pgprintk("hfn old %llx new %llx\n",
  2129. spte_to_pfn(*sptep), pfn);
  2130. drop_spte(vcpu->kvm, sptep);
  2131. kvm_flush_remote_tlbs(vcpu->kvm);
  2132. } else
  2133. was_rmapped = 1;
  2134. }
  2135. if (set_spte(vcpu, sptep, pte_access, level, gfn, pfn, speculative,
  2136. true, host_writable)) {
  2137. if (write_fault)
  2138. *emulate = 1;
  2139. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2140. }
  2141. if (unlikely(is_mmio_spte(*sptep) && emulate))
  2142. *emulate = 1;
  2143. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  2144. pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
  2145. is_large_pte(*sptep)? "2MB" : "4kB",
  2146. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  2147. *sptep, sptep);
  2148. if (!was_rmapped && is_large_pte(*sptep))
  2149. ++vcpu->kvm->stat.lpages;
  2150. if (is_shadow_present_pte(*sptep)) {
  2151. if (!was_rmapped) {
  2152. rmap_count = rmap_add(vcpu, sptep, gfn);
  2153. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  2154. rmap_recycle(vcpu, sptep, gfn);
  2155. }
  2156. }
  2157. kvm_release_pfn_clean(pfn);
  2158. }
  2159. static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
  2160. bool no_dirty_log)
  2161. {
  2162. struct kvm_memory_slot *slot;
  2163. slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
  2164. if (!slot)
  2165. return KVM_PFN_ERR_FAULT;
  2166. return gfn_to_pfn_memslot_atomic(slot, gfn);
  2167. }
  2168. static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
  2169. struct kvm_mmu_page *sp,
  2170. u64 *start, u64 *end)
  2171. {
  2172. struct page *pages[PTE_PREFETCH_NUM];
  2173. struct kvm_memory_slot *slot;
  2174. unsigned access = sp->role.access;
  2175. int i, ret;
  2176. gfn_t gfn;
  2177. gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
  2178. slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK);
  2179. if (!slot)
  2180. return -1;
  2181. ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start);
  2182. if (ret <= 0)
  2183. return -1;
  2184. for (i = 0; i < ret; i++, gfn++, start++)
  2185. mmu_set_spte(vcpu, start, access, 0, NULL,
  2186. sp->role.level, gfn, page_to_pfn(pages[i]),
  2187. true, true);
  2188. return 0;
  2189. }
  2190. static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
  2191. struct kvm_mmu_page *sp, u64 *sptep)
  2192. {
  2193. u64 *spte, *start = NULL;
  2194. int i;
  2195. WARN_ON(!sp->role.direct);
  2196. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  2197. spte = sp->spt + i;
  2198. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  2199. if (is_shadow_present_pte(*spte) || spte == sptep) {
  2200. if (!start)
  2201. continue;
  2202. if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
  2203. break;
  2204. start = NULL;
  2205. } else if (!start)
  2206. start = spte;
  2207. }
  2208. }
  2209. static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
  2210. {
  2211. struct kvm_mmu_page *sp;
  2212. /*
  2213. * Since it's no accessed bit on EPT, it's no way to
  2214. * distinguish between actually accessed translations
  2215. * and prefetched, so disable pte prefetch if EPT is
  2216. * enabled.
  2217. */
  2218. if (!shadow_accessed_mask)
  2219. return;
  2220. sp = page_header(__pa(sptep));
  2221. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  2222. return;
  2223. __direct_pte_prefetch(vcpu, sp, sptep);
  2224. }
  2225. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  2226. int map_writable, int level, gfn_t gfn, pfn_t pfn,
  2227. bool prefault)
  2228. {
  2229. struct kvm_shadow_walk_iterator iterator;
  2230. struct kvm_mmu_page *sp;
  2231. int emulate = 0;
  2232. gfn_t pseudo_gfn;
  2233. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2234. return 0;
  2235. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  2236. if (iterator.level == level) {
  2237. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL,
  2238. write, &emulate, level, gfn, pfn,
  2239. prefault, map_writable);
  2240. direct_pte_prefetch(vcpu, iterator.sptep);
  2241. ++vcpu->stat.pf_fixed;
  2242. break;
  2243. }
  2244. drop_large_spte(vcpu, iterator.sptep);
  2245. if (!is_shadow_present_pte(*iterator.sptep)) {
  2246. u64 base_addr = iterator.addr;
  2247. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  2248. pseudo_gfn = base_addr >> PAGE_SHIFT;
  2249. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  2250. iterator.level - 1,
  2251. 1, ACC_ALL, iterator.sptep);
  2252. link_shadow_page(iterator.sptep, sp, true);
  2253. }
  2254. }
  2255. return emulate;
  2256. }
  2257. static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
  2258. {
  2259. siginfo_t info;
  2260. info.si_signo = SIGBUS;
  2261. info.si_errno = 0;
  2262. info.si_code = BUS_MCEERR_AR;
  2263. info.si_addr = (void __user *)address;
  2264. info.si_addr_lsb = PAGE_SHIFT;
  2265. send_sig_info(SIGBUS, &info, tsk);
  2266. }
  2267. static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
  2268. {
  2269. /*
  2270. * Do not cache the mmio info caused by writing the readonly gfn
  2271. * into the spte otherwise read access on readonly gfn also can
  2272. * caused mmio page fault and treat it as mmio access.
  2273. * Return 1 to tell kvm to emulate it.
  2274. */
  2275. if (pfn == KVM_PFN_ERR_RO_FAULT)
  2276. return 1;
  2277. if (pfn == KVM_PFN_ERR_HWPOISON) {
  2278. kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu, gfn), current);
  2279. return 0;
  2280. }
  2281. return -EFAULT;
  2282. }
  2283. static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
  2284. gfn_t *gfnp, pfn_t *pfnp, int *levelp)
  2285. {
  2286. pfn_t pfn = *pfnp;
  2287. gfn_t gfn = *gfnp;
  2288. int level = *levelp;
  2289. /*
  2290. * Check if it's a transparent hugepage. If this would be an
  2291. * hugetlbfs page, level wouldn't be set to
  2292. * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
  2293. * here.
  2294. */
  2295. if (!is_error_noslot_pfn(pfn) && !kvm_is_reserved_pfn(pfn) &&
  2296. level == PT_PAGE_TABLE_LEVEL &&
  2297. PageTransCompound(pfn_to_page(pfn)) &&
  2298. !has_wrprotected_page(vcpu, gfn, PT_DIRECTORY_LEVEL)) {
  2299. unsigned long mask;
  2300. /*
  2301. * mmu_notifier_retry was successful and we hold the
  2302. * mmu_lock here, so the pmd can't become splitting
  2303. * from under us, and in turn
  2304. * __split_huge_page_refcount() can't run from under
  2305. * us and we can safely transfer the refcount from
  2306. * PG_tail to PG_head as we switch the pfn to tail to
  2307. * head.
  2308. */
  2309. *levelp = level = PT_DIRECTORY_LEVEL;
  2310. mask = KVM_PAGES_PER_HPAGE(level) - 1;
  2311. VM_BUG_ON((gfn & mask) != (pfn & mask));
  2312. if (pfn & mask) {
  2313. gfn &= ~mask;
  2314. *gfnp = gfn;
  2315. kvm_release_pfn_clean(pfn);
  2316. pfn &= ~mask;
  2317. kvm_get_pfn(pfn);
  2318. *pfnp = pfn;
  2319. }
  2320. }
  2321. }
  2322. static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
  2323. pfn_t pfn, unsigned access, int *ret_val)
  2324. {
  2325. bool ret = true;
  2326. /* The pfn is invalid, report the error! */
  2327. if (unlikely(is_error_pfn(pfn))) {
  2328. *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
  2329. goto exit;
  2330. }
  2331. if (unlikely(is_noslot_pfn(pfn)))
  2332. vcpu_cache_mmio_info(vcpu, gva, gfn, access);
  2333. ret = false;
  2334. exit:
  2335. return ret;
  2336. }
  2337. static bool page_fault_can_be_fast(u32 error_code)
  2338. {
  2339. /*
  2340. * Do not fix the mmio spte with invalid generation number which
  2341. * need to be updated by slow page fault path.
  2342. */
  2343. if (unlikely(error_code & PFERR_RSVD_MASK))
  2344. return false;
  2345. /*
  2346. * #PF can be fast only if the shadow page table is present and it
  2347. * is caused by write-protect, that means we just need change the
  2348. * W bit of the spte which can be done out of mmu-lock.
  2349. */
  2350. if (!(error_code & PFERR_PRESENT_MASK) ||
  2351. !(error_code & PFERR_WRITE_MASK))
  2352. return false;
  2353. return true;
  2354. }
  2355. static bool
  2356. fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  2357. u64 *sptep, u64 spte)
  2358. {
  2359. gfn_t gfn;
  2360. WARN_ON(!sp->role.direct);
  2361. /*
  2362. * The gfn of direct spte is stable since it is calculated
  2363. * by sp->gfn.
  2364. */
  2365. gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
  2366. /*
  2367. * Theoretically we could also set dirty bit (and flush TLB) here in
  2368. * order to eliminate unnecessary PML logging. See comments in
  2369. * set_spte. But fast_page_fault is very unlikely to happen with PML
  2370. * enabled, so we do not do this. This might result in the same GPA
  2371. * to be logged in PML buffer again when the write really happens, and
  2372. * eventually to be called by mark_page_dirty twice. But it's also no
  2373. * harm. This also avoids the TLB flush needed after setting dirty bit
  2374. * so non-PML cases won't be impacted.
  2375. *
  2376. * Compare with set_spte where instead shadow_dirty_mask is set.
  2377. */
  2378. if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
  2379. kvm_vcpu_mark_page_dirty(vcpu, gfn);
  2380. return true;
  2381. }
  2382. /*
  2383. * Return value:
  2384. * - true: let the vcpu to access on the same address again.
  2385. * - false: let the real page fault path to fix it.
  2386. */
  2387. static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
  2388. u32 error_code)
  2389. {
  2390. struct kvm_shadow_walk_iterator iterator;
  2391. struct kvm_mmu_page *sp;
  2392. bool ret = false;
  2393. u64 spte = 0ull;
  2394. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2395. return false;
  2396. if (!page_fault_can_be_fast(error_code))
  2397. return false;
  2398. walk_shadow_page_lockless_begin(vcpu);
  2399. for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
  2400. if (!is_shadow_present_pte(spte) || iterator.level < level)
  2401. break;
  2402. /*
  2403. * If the mapping has been changed, let the vcpu fault on the
  2404. * same address again.
  2405. */
  2406. if (!is_rmap_spte(spte)) {
  2407. ret = true;
  2408. goto exit;
  2409. }
  2410. sp = page_header(__pa(iterator.sptep));
  2411. if (!is_last_spte(spte, sp->role.level))
  2412. goto exit;
  2413. /*
  2414. * Check if it is a spurious fault caused by TLB lazily flushed.
  2415. *
  2416. * Need not check the access of upper level table entries since
  2417. * they are always ACC_ALL.
  2418. */
  2419. if (is_writable_pte(spte)) {
  2420. ret = true;
  2421. goto exit;
  2422. }
  2423. /*
  2424. * Currently, to simplify the code, only the spte write-protected
  2425. * by dirty-log can be fast fixed.
  2426. */
  2427. if (!spte_is_locklessly_modifiable(spte))
  2428. goto exit;
  2429. /*
  2430. * Do not fix write-permission on the large spte since we only dirty
  2431. * the first page into the dirty-bitmap in fast_pf_fix_direct_spte()
  2432. * that means other pages are missed if its slot is dirty-logged.
  2433. *
  2434. * Instead, we let the slow page fault path create a normal spte to
  2435. * fix the access.
  2436. *
  2437. * See the comments in kvm_arch_commit_memory_region().
  2438. */
  2439. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  2440. goto exit;
  2441. /*
  2442. * Currently, fast page fault only works for direct mapping since
  2443. * the gfn is not stable for indirect shadow page.
  2444. * See Documentation/virtual/kvm/locking.txt to get more detail.
  2445. */
  2446. ret = fast_pf_fix_direct_spte(vcpu, sp, iterator.sptep, spte);
  2447. exit:
  2448. trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
  2449. spte, ret);
  2450. walk_shadow_page_lockless_end(vcpu);
  2451. return ret;
  2452. }
  2453. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2454. gva_t gva, pfn_t *pfn, bool write, bool *writable);
  2455. static void make_mmu_pages_available(struct kvm_vcpu *vcpu);
  2456. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
  2457. gfn_t gfn, bool prefault)
  2458. {
  2459. int r;
  2460. int level;
  2461. int force_pt_level;
  2462. pfn_t pfn;
  2463. unsigned long mmu_seq;
  2464. bool map_writable, write = error_code & PFERR_WRITE_MASK;
  2465. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  2466. if (likely(!force_pt_level)) {
  2467. level = mapping_level(vcpu, gfn);
  2468. /*
  2469. * This path builds a PAE pagetable - so we can map
  2470. * 2mb pages at maximum. Therefore check if the level
  2471. * is larger than that.
  2472. */
  2473. if (level > PT_DIRECTORY_LEVEL)
  2474. level = PT_DIRECTORY_LEVEL;
  2475. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2476. } else
  2477. level = PT_PAGE_TABLE_LEVEL;
  2478. if (fast_page_fault(vcpu, v, level, error_code))
  2479. return 0;
  2480. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2481. smp_rmb();
  2482. if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
  2483. return 0;
  2484. if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
  2485. return r;
  2486. spin_lock(&vcpu->kvm->mmu_lock);
  2487. if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
  2488. goto out_unlock;
  2489. make_mmu_pages_available(vcpu);
  2490. if (likely(!force_pt_level))
  2491. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2492. r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
  2493. prefault);
  2494. spin_unlock(&vcpu->kvm->mmu_lock);
  2495. return r;
  2496. out_unlock:
  2497. spin_unlock(&vcpu->kvm->mmu_lock);
  2498. kvm_release_pfn_clean(pfn);
  2499. return 0;
  2500. }
  2501. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  2502. {
  2503. int i;
  2504. struct kvm_mmu_page *sp;
  2505. LIST_HEAD(invalid_list);
  2506. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2507. return;
  2508. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
  2509. (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
  2510. vcpu->arch.mmu.direct_map)) {
  2511. hpa_t root = vcpu->arch.mmu.root_hpa;
  2512. spin_lock(&vcpu->kvm->mmu_lock);
  2513. sp = page_header(root);
  2514. --sp->root_count;
  2515. if (!sp->root_count && sp->role.invalid) {
  2516. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  2517. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2518. }
  2519. spin_unlock(&vcpu->kvm->mmu_lock);
  2520. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2521. return;
  2522. }
  2523. spin_lock(&vcpu->kvm->mmu_lock);
  2524. for (i = 0; i < 4; ++i) {
  2525. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2526. if (root) {
  2527. root &= PT64_BASE_ADDR_MASK;
  2528. sp = page_header(root);
  2529. --sp->root_count;
  2530. if (!sp->root_count && sp->role.invalid)
  2531. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2532. &invalid_list);
  2533. }
  2534. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2535. }
  2536. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2537. spin_unlock(&vcpu->kvm->mmu_lock);
  2538. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2539. }
  2540. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  2541. {
  2542. int ret = 0;
  2543. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  2544. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2545. ret = 1;
  2546. }
  2547. return ret;
  2548. }
  2549. static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
  2550. {
  2551. struct kvm_mmu_page *sp;
  2552. unsigned i;
  2553. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2554. spin_lock(&vcpu->kvm->mmu_lock);
  2555. make_mmu_pages_available(vcpu);
  2556. sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
  2557. 1, ACC_ALL, NULL);
  2558. ++sp->root_count;
  2559. spin_unlock(&vcpu->kvm->mmu_lock);
  2560. vcpu->arch.mmu.root_hpa = __pa(sp->spt);
  2561. } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
  2562. for (i = 0; i < 4; ++i) {
  2563. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2564. MMU_WARN_ON(VALID_PAGE(root));
  2565. spin_lock(&vcpu->kvm->mmu_lock);
  2566. make_mmu_pages_available(vcpu);
  2567. sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
  2568. i << 30,
  2569. PT32_ROOT_LEVEL, 1, ACC_ALL,
  2570. NULL);
  2571. root = __pa(sp->spt);
  2572. ++sp->root_count;
  2573. spin_unlock(&vcpu->kvm->mmu_lock);
  2574. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  2575. }
  2576. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2577. } else
  2578. BUG();
  2579. return 0;
  2580. }
  2581. static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
  2582. {
  2583. struct kvm_mmu_page *sp;
  2584. u64 pdptr, pm_mask;
  2585. gfn_t root_gfn;
  2586. int i;
  2587. root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
  2588. if (mmu_check_root(vcpu, root_gfn))
  2589. return 1;
  2590. /*
  2591. * Do we shadow a long mode page table? If so we need to
  2592. * write-protect the guests page table root.
  2593. */
  2594. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2595. hpa_t root = vcpu->arch.mmu.root_hpa;
  2596. MMU_WARN_ON(VALID_PAGE(root));
  2597. spin_lock(&vcpu->kvm->mmu_lock);
  2598. make_mmu_pages_available(vcpu);
  2599. sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
  2600. 0, ACC_ALL, NULL);
  2601. root = __pa(sp->spt);
  2602. ++sp->root_count;
  2603. spin_unlock(&vcpu->kvm->mmu_lock);
  2604. vcpu->arch.mmu.root_hpa = root;
  2605. return 0;
  2606. }
  2607. /*
  2608. * We shadow a 32 bit page table. This may be a legacy 2-level
  2609. * or a PAE 3-level page table. In either case we need to be aware that
  2610. * the shadow page table may be a PAE or a long mode page table.
  2611. */
  2612. pm_mask = PT_PRESENT_MASK;
  2613. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
  2614. pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
  2615. for (i = 0; i < 4; ++i) {
  2616. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2617. MMU_WARN_ON(VALID_PAGE(root));
  2618. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  2619. pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
  2620. if (!is_present_gpte(pdptr)) {
  2621. vcpu->arch.mmu.pae_root[i] = 0;
  2622. continue;
  2623. }
  2624. root_gfn = pdptr >> PAGE_SHIFT;
  2625. if (mmu_check_root(vcpu, root_gfn))
  2626. return 1;
  2627. }
  2628. spin_lock(&vcpu->kvm->mmu_lock);
  2629. make_mmu_pages_available(vcpu);
  2630. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  2631. PT32_ROOT_LEVEL, 0,
  2632. ACC_ALL, NULL);
  2633. root = __pa(sp->spt);
  2634. ++sp->root_count;
  2635. spin_unlock(&vcpu->kvm->mmu_lock);
  2636. vcpu->arch.mmu.pae_root[i] = root | pm_mask;
  2637. }
  2638. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2639. /*
  2640. * If we shadow a 32 bit page table with a long mode page
  2641. * table we enter this path.
  2642. */
  2643. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2644. if (vcpu->arch.mmu.lm_root == NULL) {
  2645. /*
  2646. * The additional page necessary for this is only
  2647. * allocated on demand.
  2648. */
  2649. u64 *lm_root;
  2650. lm_root = (void*)get_zeroed_page(GFP_KERNEL);
  2651. if (lm_root == NULL)
  2652. return 1;
  2653. lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
  2654. vcpu->arch.mmu.lm_root = lm_root;
  2655. }
  2656. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
  2657. }
  2658. return 0;
  2659. }
  2660. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  2661. {
  2662. if (vcpu->arch.mmu.direct_map)
  2663. return mmu_alloc_direct_roots(vcpu);
  2664. else
  2665. return mmu_alloc_shadow_roots(vcpu);
  2666. }
  2667. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  2668. {
  2669. int i;
  2670. struct kvm_mmu_page *sp;
  2671. if (vcpu->arch.mmu.direct_map)
  2672. return;
  2673. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2674. return;
  2675. vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
  2676. kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
  2677. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2678. hpa_t root = vcpu->arch.mmu.root_hpa;
  2679. sp = page_header(root);
  2680. mmu_sync_children(vcpu, sp);
  2681. kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2682. return;
  2683. }
  2684. for (i = 0; i < 4; ++i) {
  2685. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2686. if (root && VALID_PAGE(root)) {
  2687. root &= PT64_BASE_ADDR_MASK;
  2688. sp = page_header(root);
  2689. mmu_sync_children(vcpu, sp);
  2690. }
  2691. }
  2692. kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2693. }
  2694. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  2695. {
  2696. spin_lock(&vcpu->kvm->mmu_lock);
  2697. mmu_sync_roots(vcpu);
  2698. spin_unlock(&vcpu->kvm->mmu_lock);
  2699. }
  2700. EXPORT_SYMBOL_GPL(kvm_mmu_sync_roots);
  2701. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  2702. u32 access, struct x86_exception *exception)
  2703. {
  2704. if (exception)
  2705. exception->error_code = 0;
  2706. return vaddr;
  2707. }
  2708. static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
  2709. u32 access,
  2710. struct x86_exception *exception)
  2711. {
  2712. if (exception)
  2713. exception->error_code = 0;
  2714. return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access, exception);
  2715. }
  2716. static bool
  2717. __is_rsvd_bits_set(struct rsvd_bits_validate *rsvd_check, u64 pte, int level)
  2718. {
  2719. int bit7 = (pte >> 7) & 1, low6 = pte & 0x3f;
  2720. return (pte & rsvd_check->rsvd_bits_mask[bit7][level-1]) |
  2721. ((rsvd_check->bad_mt_xwr & (1ull << low6)) != 0);
  2722. }
  2723. static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
  2724. {
  2725. return __is_rsvd_bits_set(&mmu->guest_rsvd_check, gpte, level);
  2726. }
  2727. static bool is_shadow_zero_bits_set(struct kvm_mmu *mmu, u64 spte, int level)
  2728. {
  2729. return __is_rsvd_bits_set(&mmu->shadow_zero_check, spte, level);
  2730. }
  2731. static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
  2732. {
  2733. if (direct)
  2734. return vcpu_match_mmio_gpa(vcpu, addr);
  2735. return vcpu_match_mmio_gva(vcpu, addr);
  2736. }
  2737. /* return true if reserved bit is detected on spte. */
  2738. static bool
  2739. walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep)
  2740. {
  2741. struct kvm_shadow_walk_iterator iterator;
  2742. u64 sptes[PT64_ROOT_LEVEL], spte = 0ull;
  2743. int root, leaf;
  2744. bool reserved = false;
  2745. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2746. goto exit;
  2747. walk_shadow_page_lockless_begin(vcpu);
  2748. for (shadow_walk_init(&iterator, vcpu, addr),
  2749. leaf = root = iterator.level;
  2750. shadow_walk_okay(&iterator);
  2751. __shadow_walk_next(&iterator, spte)) {
  2752. spte = mmu_spte_get_lockless(iterator.sptep);
  2753. sptes[leaf - 1] = spte;
  2754. leaf--;
  2755. if (!is_shadow_present_pte(spte))
  2756. break;
  2757. reserved |= is_shadow_zero_bits_set(&vcpu->arch.mmu, spte,
  2758. iterator.level);
  2759. }
  2760. walk_shadow_page_lockless_end(vcpu);
  2761. if (reserved) {
  2762. pr_err("%s: detect reserved bits on spte, addr 0x%llx, dump hierarchy:\n",
  2763. __func__, addr);
  2764. while (root > leaf) {
  2765. pr_err("------ spte 0x%llx level %d.\n",
  2766. sptes[root - 1], root);
  2767. root--;
  2768. }
  2769. }
  2770. exit:
  2771. *sptep = spte;
  2772. return reserved;
  2773. }
  2774. int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
  2775. {
  2776. u64 spte;
  2777. bool reserved;
  2778. if (quickly_check_mmio_pf(vcpu, addr, direct))
  2779. return RET_MMIO_PF_EMULATE;
  2780. reserved = walk_shadow_page_get_mmio_spte(vcpu, addr, &spte);
  2781. if (unlikely(reserved))
  2782. return RET_MMIO_PF_BUG;
  2783. if (is_mmio_spte(spte)) {
  2784. gfn_t gfn = get_mmio_spte_gfn(spte);
  2785. unsigned access = get_mmio_spte_access(spte);
  2786. if (!check_mmio_spte(vcpu, spte))
  2787. return RET_MMIO_PF_INVALID;
  2788. if (direct)
  2789. addr = 0;
  2790. trace_handle_mmio_page_fault(addr, gfn, access);
  2791. vcpu_cache_mmio_info(vcpu, addr, gfn, access);
  2792. return RET_MMIO_PF_EMULATE;
  2793. }
  2794. /*
  2795. * If the page table is zapped by other cpus, let CPU fault again on
  2796. * the address.
  2797. */
  2798. return RET_MMIO_PF_RETRY;
  2799. }
  2800. EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
  2801. static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
  2802. u32 error_code, bool direct)
  2803. {
  2804. int ret;
  2805. ret = handle_mmio_page_fault_common(vcpu, addr, direct);
  2806. WARN_ON(ret == RET_MMIO_PF_BUG);
  2807. return ret;
  2808. }
  2809. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  2810. u32 error_code, bool prefault)
  2811. {
  2812. gfn_t gfn;
  2813. int r;
  2814. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  2815. if (unlikely(error_code & PFERR_RSVD_MASK)) {
  2816. r = handle_mmio_page_fault(vcpu, gva, error_code, true);
  2817. if (likely(r != RET_MMIO_PF_INVALID))
  2818. return r;
  2819. }
  2820. r = mmu_topup_memory_caches(vcpu);
  2821. if (r)
  2822. return r;
  2823. MMU_WARN_ON(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2824. gfn = gva >> PAGE_SHIFT;
  2825. return nonpaging_map(vcpu, gva & PAGE_MASK,
  2826. error_code, gfn, prefault);
  2827. }
  2828. static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
  2829. {
  2830. struct kvm_arch_async_pf arch;
  2831. arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
  2832. arch.gfn = gfn;
  2833. arch.direct_map = vcpu->arch.mmu.direct_map;
  2834. arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
  2835. return kvm_setup_async_pf(vcpu, gva, kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch);
  2836. }
  2837. static bool can_do_async_pf(struct kvm_vcpu *vcpu)
  2838. {
  2839. if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
  2840. kvm_event_needs_reinjection(vcpu)))
  2841. return false;
  2842. return kvm_x86_ops->interrupt_allowed(vcpu);
  2843. }
  2844. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2845. gva_t gva, pfn_t *pfn, bool write, bool *writable)
  2846. {
  2847. struct kvm_memory_slot *slot;
  2848. bool async;
  2849. slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
  2850. async = false;
  2851. *pfn = __gfn_to_pfn_memslot(slot, gfn, false, &async, write, writable);
  2852. if (!async)
  2853. return false; /* *pfn has correct page already */
  2854. if (!prefault && can_do_async_pf(vcpu)) {
  2855. trace_kvm_try_async_get_page(gva, gfn);
  2856. if (kvm_find_async_pf_gfn(vcpu, gfn)) {
  2857. trace_kvm_async_pf_doublefault(gva, gfn);
  2858. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  2859. return true;
  2860. } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
  2861. return true;
  2862. }
  2863. *pfn = __gfn_to_pfn_memslot(slot, gfn, false, NULL, write, writable);
  2864. return false;
  2865. }
  2866. static bool
  2867. check_hugepage_cache_consistency(struct kvm_vcpu *vcpu, gfn_t gfn, int level)
  2868. {
  2869. int page_num = KVM_PAGES_PER_HPAGE(level);
  2870. gfn &= ~(page_num - 1);
  2871. return kvm_mtrr_check_gfn_range_consistency(vcpu, gfn, page_num);
  2872. }
  2873. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
  2874. bool prefault)
  2875. {
  2876. pfn_t pfn;
  2877. int r;
  2878. int level;
  2879. int force_pt_level;
  2880. gfn_t gfn = gpa >> PAGE_SHIFT;
  2881. unsigned long mmu_seq;
  2882. int write = error_code & PFERR_WRITE_MASK;
  2883. bool map_writable;
  2884. MMU_WARN_ON(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2885. if (unlikely(error_code & PFERR_RSVD_MASK)) {
  2886. r = handle_mmio_page_fault(vcpu, gpa, error_code, true);
  2887. if (likely(r != RET_MMIO_PF_INVALID))
  2888. return r;
  2889. }
  2890. r = mmu_topup_memory_caches(vcpu);
  2891. if (r)
  2892. return r;
  2893. if (mapping_level_dirty_bitmap(vcpu, gfn) ||
  2894. !check_hugepage_cache_consistency(vcpu, gfn, PT_DIRECTORY_LEVEL))
  2895. force_pt_level = 1;
  2896. else
  2897. force_pt_level = 0;
  2898. if (likely(!force_pt_level)) {
  2899. level = mapping_level(vcpu, gfn);
  2900. if (level > PT_DIRECTORY_LEVEL &&
  2901. !check_hugepage_cache_consistency(vcpu, gfn, level))
  2902. level = PT_DIRECTORY_LEVEL;
  2903. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2904. } else
  2905. level = PT_PAGE_TABLE_LEVEL;
  2906. if (fast_page_fault(vcpu, gpa, level, error_code))
  2907. return 0;
  2908. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2909. smp_rmb();
  2910. if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
  2911. return 0;
  2912. if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
  2913. return r;
  2914. spin_lock(&vcpu->kvm->mmu_lock);
  2915. if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
  2916. goto out_unlock;
  2917. make_mmu_pages_available(vcpu);
  2918. if (likely(!force_pt_level))
  2919. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2920. r = __direct_map(vcpu, gpa, write, map_writable,
  2921. level, gfn, pfn, prefault);
  2922. spin_unlock(&vcpu->kvm->mmu_lock);
  2923. return r;
  2924. out_unlock:
  2925. spin_unlock(&vcpu->kvm->mmu_lock);
  2926. kvm_release_pfn_clean(pfn);
  2927. return 0;
  2928. }
  2929. static void nonpaging_init_context(struct kvm_vcpu *vcpu,
  2930. struct kvm_mmu *context)
  2931. {
  2932. context->page_fault = nonpaging_page_fault;
  2933. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2934. context->sync_page = nonpaging_sync_page;
  2935. context->invlpg = nonpaging_invlpg;
  2936. context->update_pte = nonpaging_update_pte;
  2937. context->root_level = 0;
  2938. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2939. context->root_hpa = INVALID_PAGE;
  2940. context->direct_map = true;
  2941. context->nx = false;
  2942. }
  2943. void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu)
  2944. {
  2945. mmu_free_roots(vcpu);
  2946. }
  2947. static unsigned long get_cr3(struct kvm_vcpu *vcpu)
  2948. {
  2949. return kvm_read_cr3(vcpu);
  2950. }
  2951. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2952. struct x86_exception *fault)
  2953. {
  2954. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  2955. }
  2956. static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
  2957. unsigned access, int *nr_present)
  2958. {
  2959. if (unlikely(is_mmio_spte(*sptep))) {
  2960. if (gfn != get_mmio_spte_gfn(*sptep)) {
  2961. mmu_spte_clear_no_track(sptep);
  2962. return true;
  2963. }
  2964. (*nr_present)++;
  2965. mark_mmio_spte(vcpu, sptep, gfn, access);
  2966. return true;
  2967. }
  2968. return false;
  2969. }
  2970. static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
  2971. {
  2972. unsigned index;
  2973. index = level - 1;
  2974. index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
  2975. return mmu->last_pte_bitmap & (1 << index);
  2976. }
  2977. #define PTTYPE_EPT 18 /* arbitrary */
  2978. #define PTTYPE PTTYPE_EPT
  2979. #include "paging_tmpl.h"
  2980. #undef PTTYPE
  2981. #define PTTYPE 64
  2982. #include "paging_tmpl.h"
  2983. #undef PTTYPE
  2984. #define PTTYPE 32
  2985. #include "paging_tmpl.h"
  2986. #undef PTTYPE
  2987. static void
  2988. __reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
  2989. struct rsvd_bits_validate *rsvd_check,
  2990. int maxphyaddr, int level, bool nx, bool gbpages,
  2991. bool pse, bool amd)
  2992. {
  2993. u64 exb_bit_rsvd = 0;
  2994. u64 gbpages_bit_rsvd = 0;
  2995. u64 nonleaf_bit8_rsvd = 0;
  2996. rsvd_check->bad_mt_xwr = 0;
  2997. if (!nx)
  2998. exb_bit_rsvd = rsvd_bits(63, 63);
  2999. if (!gbpages)
  3000. gbpages_bit_rsvd = rsvd_bits(7, 7);
  3001. /*
  3002. * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for
  3003. * leaf entries) on AMD CPUs only.
  3004. */
  3005. if (amd)
  3006. nonleaf_bit8_rsvd = rsvd_bits(8, 8);
  3007. switch (level) {
  3008. case PT32_ROOT_LEVEL:
  3009. /* no rsvd bits for 2 level 4K page table entries */
  3010. rsvd_check->rsvd_bits_mask[0][1] = 0;
  3011. rsvd_check->rsvd_bits_mask[0][0] = 0;
  3012. rsvd_check->rsvd_bits_mask[1][0] =
  3013. rsvd_check->rsvd_bits_mask[0][0];
  3014. if (!pse) {
  3015. rsvd_check->rsvd_bits_mask[1][1] = 0;
  3016. break;
  3017. }
  3018. if (is_cpuid_PSE36())
  3019. /* 36bits PSE 4MB page */
  3020. rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  3021. else
  3022. /* 32 bits PSE 4MB page */
  3023. rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  3024. break;
  3025. case PT32E_ROOT_LEVEL:
  3026. rsvd_check->rsvd_bits_mask[0][2] =
  3027. rsvd_bits(maxphyaddr, 63) |
  3028. rsvd_bits(5, 8) | rsvd_bits(1, 2); /* PDPTE */
  3029. rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  3030. rsvd_bits(maxphyaddr, 62); /* PDE */
  3031. rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  3032. rsvd_bits(maxphyaddr, 62); /* PTE */
  3033. rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  3034. rsvd_bits(maxphyaddr, 62) |
  3035. rsvd_bits(13, 20); /* large page */
  3036. rsvd_check->rsvd_bits_mask[1][0] =
  3037. rsvd_check->rsvd_bits_mask[0][0];
  3038. break;
  3039. case PT64_ROOT_LEVEL:
  3040. rsvd_check->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  3041. nonleaf_bit8_rsvd | rsvd_bits(7, 7) |
  3042. rsvd_bits(maxphyaddr, 51);
  3043. rsvd_check->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  3044. nonleaf_bit8_rsvd | gbpages_bit_rsvd |
  3045. rsvd_bits(maxphyaddr, 51);
  3046. rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  3047. rsvd_bits(maxphyaddr, 51);
  3048. rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  3049. rsvd_bits(maxphyaddr, 51);
  3050. rsvd_check->rsvd_bits_mask[1][3] =
  3051. rsvd_check->rsvd_bits_mask[0][3];
  3052. rsvd_check->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  3053. gbpages_bit_rsvd | rsvd_bits(maxphyaddr, 51) |
  3054. rsvd_bits(13, 29);
  3055. rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  3056. rsvd_bits(maxphyaddr, 51) |
  3057. rsvd_bits(13, 20); /* large page */
  3058. rsvd_check->rsvd_bits_mask[1][0] =
  3059. rsvd_check->rsvd_bits_mask[0][0];
  3060. break;
  3061. }
  3062. }
  3063. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
  3064. struct kvm_mmu *context)
  3065. {
  3066. __reset_rsvds_bits_mask(vcpu, &context->guest_rsvd_check,
  3067. cpuid_maxphyaddr(vcpu), context->root_level,
  3068. context->nx, guest_cpuid_has_gbpages(vcpu),
  3069. is_pse(vcpu), guest_cpuid_is_amd(vcpu));
  3070. }
  3071. static void
  3072. __reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check,
  3073. int maxphyaddr, bool execonly)
  3074. {
  3075. int pte;
  3076. rsvd_check->rsvd_bits_mask[0][3] =
  3077. rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 7);
  3078. rsvd_check->rsvd_bits_mask[0][2] =
  3079. rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
  3080. rsvd_check->rsvd_bits_mask[0][1] =
  3081. rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
  3082. rsvd_check->rsvd_bits_mask[0][0] = rsvd_bits(maxphyaddr, 51);
  3083. /* large page */
  3084. rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3];
  3085. rsvd_check->rsvd_bits_mask[1][2] =
  3086. rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 29);
  3087. rsvd_check->rsvd_bits_mask[1][1] =
  3088. rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 20);
  3089. rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0];
  3090. for (pte = 0; pte < 64; pte++) {
  3091. int rwx_bits = pte & 7;
  3092. int mt = pte >> 3;
  3093. if (mt == 0x2 || mt == 0x3 || mt == 0x7 ||
  3094. rwx_bits == 0x2 || rwx_bits == 0x6 ||
  3095. (rwx_bits == 0x4 && !execonly))
  3096. rsvd_check->bad_mt_xwr |= (1ull << pte);
  3097. }
  3098. }
  3099. static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu,
  3100. struct kvm_mmu *context, bool execonly)
  3101. {
  3102. __reset_rsvds_bits_mask_ept(&context->guest_rsvd_check,
  3103. cpuid_maxphyaddr(vcpu), execonly);
  3104. }
  3105. /*
  3106. * the page table on host is the shadow page table for the page
  3107. * table in guest or amd nested guest, its mmu features completely
  3108. * follow the features in guest.
  3109. */
  3110. void
  3111. reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
  3112. {
  3113. /*
  3114. * Passing "true" to the last argument is okay; it adds a check
  3115. * on bit 8 of the SPTEs which KVM doesn't use anyway.
  3116. */
  3117. __reset_rsvds_bits_mask(vcpu, &context->shadow_zero_check,
  3118. boot_cpu_data.x86_phys_bits,
  3119. context->shadow_root_level, context->nx,
  3120. guest_cpuid_has_gbpages(vcpu), is_pse(vcpu),
  3121. true);
  3122. }
  3123. EXPORT_SYMBOL_GPL(reset_shadow_zero_bits_mask);
  3124. static inline bool boot_cpu_is_amd(void)
  3125. {
  3126. WARN_ON_ONCE(!tdp_enabled);
  3127. return shadow_x_mask == 0;
  3128. }
  3129. /*
  3130. * the direct page table on host, use as much mmu features as
  3131. * possible, however, kvm currently does not do execution-protection.
  3132. */
  3133. static void
  3134. reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
  3135. struct kvm_mmu *context)
  3136. {
  3137. if (boot_cpu_is_amd())
  3138. __reset_rsvds_bits_mask(vcpu, &context->shadow_zero_check,
  3139. boot_cpu_data.x86_phys_bits,
  3140. context->shadow_root_level, false,
  3141. cpu_has_gbpages, true, true);
  3142. else
  3143. __reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
  3144. boot_cpu_data.x86_phys_bits,
  3145. false);
  3146. }
  3147. /*
  3148. * as the comments in reset_shadow_zero_bits_mask() except it
  3149. * is the shadow page table for intel nested guest.
  3150. */
  3151. static void
  3152. reset_ept_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
  3153. struct kvm_mmu *context, bool execonly)
  3154. {
  3155. __reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
  3156. boot_cpu_data.x86_phys_bits, execonly);
  3157. }
  3158. static void update_permission_bitmask(struct kvm_vcpu *vcpu,
  3159. struct kvm_mmu *mmu, bool ept)
  3160. {
  3161. unsigned bit, byte, pfec;
  3162. u8 map;
  3163. bool fault, x, w, u, wf, uf, ff, smapf, cr4_smap, cr4_smep, smap = 0;
  3164. cr4_smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
  3165. cr4_smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
  3166. for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
  3167. pfec = byte << 1;
  3168. map = 0;
  3169. wf = pfec & PFERR_WRITE_MASK;
  3170. uf = pfec & PFERR_USER_MASK;
  3171. ff = pfec & PFERR_FETCH_MASK;
  3172. /*
  3173. * PFERR_RSVD_MASK bit is set in PFEC if the access is not
  3174. * subject to SMAP restrictions, and cleared otherwise. The
  3175. * bit is only meaningful if the SMAP bit is set in CR4.
  3176. */
  3177. smapf = !(pfec & PFERR_RSVD_MASK);
  3178. for (bit = 0; bit < 8; ++bit) {
  3179. x = bit & ACC_EXEC_MASK;
  3180. w = bit & ACC_WRITE_MASK;
  3181. u = bit & ACC_USER_MASK;
  3182. if (!ept) {
  3183. /* Not really needed: !nx will cause pte.nx to fault */
  3184. x |= !mmu->nx;
  3185. /* Allow supervisor writes if !cr0.wp */
  3186. w |= !is_write_protection(vcpu) && !uf;
  3187. /* Disallow supervisor fetches of user code if cr4.smep */
  3188. x &= !(cr4_smep && u && !uf);
  3189. /*
  3190. * SMAP:kernel-mode data accesses from user-mode
  3191. * mappings should fault. A fault is considered
  3192. * as a SMAP violation if all of the following
  3193. * conditions are ture:
  3194. * - X86_CR4_SMAP is set in CR4
  3195. * - An user page is accessed
  3196. * - Page fault in kernel mode
  3197. * - if CPL = 3 or X86_EFLAGS_AC is clear
  3198. *
  3199. * Here, we cover the first three conditions.
  3200. * The fourth is computed dynamically in
  3201. * permission_fault() and is in smapf.
  3202. *
  3203. * Also, SMAP does not affect instruction
  3204. * fetches, add the !ff check here to make it
  3205. * clearer.
  3206. */
  3207. smap = cr4_smap && u && !uf && !ff;
  3208. } else
  3209. /* Not really needed: no U/S accesses on ept */
  3210. u = 1;
  3211. fault = (ff && !x) || (uf && !u) || (wf && !w) ||
  3212. (smapf && smap);
  3213. map |= fault << bit;
  3214. }
  3215. mmu->permissions[byte] = map;
  3216. }
  3217. }
  3218. static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
  3219. {
  3220. u8 map;
  3221. unsigned level, root_level = mmu->root_level;
  3222. const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
  3223. if (root_level == PT32E_ROOT_LEVEL)
  3224. --root_level;
  3225. /* PT_PAGE_TABLE_LEVEL always terminates */
  3226. map = 1 | (1 << ps_set_index);
  3227. for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
  3228. if (level <= PT_PDPE_LEVEL
  3229. && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
  3230. map |= 1 << (ps_set_index | (level - 1));
  3231. }
  3232. mmu->last_pte_bitmap = map;
  3233. }
  3234. static void paging64_init_context_common(struct kvm_vcpu *vcpu,
  3235. struct kvm_mmu *context,
  3236. int level)
  3237. {
  3238. context->nx = is_nx(vcpu);
  3239. context->root_level = level;
  3240. reset_rsvds_bits_mask(vcpu, context);
  3241. update_permission_bitmask(vcpu, context, false);
  3242. update_last_pte_bitmap(vcpu, context);
  3243. MMU_WARN_ON(!is_pae(vcpu));
  3244. context->page_fault = paging64_page_fault;
  3245. context->gva_to_gpa = paging64_gva_to_gpa;
  3246. context->sync_page = paging64_sync_page;
  3247. context->invlpg = paging64_invlpg;
  3248. context->update_pte = paging64_update_pte;
  3249. context->shadow_root_level = level;
  3250. context->root_hpa = INVALID_PAGE;
  3251. context->direct_map = false;
  3252. }
  3253. static void paging64_init_context(struct kvm_vcpu *vcpu,
  3254. struct kvm_mmu *context)
  3255. {
  3256. paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
  3257. }
  3258. static void paging32_init_context(struct kvm_vcpu *vcpu,
  3259. struct kvm_mmu *context)
  3260. {
  3261. context->nx = false;
  3262. context->root_level = PT32_ROOT_LEVEL;
  3263. reset_rsvds_bits_mask(vcpu, context);
  3264. update_permission_bitmask(vcpu, context, false);
  3265. update_last_pte_bitmap(vcpu, context);
  3266. context->page_fault = paging32_page_fault;
  3267. context->gva_to_gpa = paging32_gva_to_gpa;
  3268. context->sync_page = paging32_sync_page;
  3269. context->invlpg = paging32_invlpg;
  3270. context->update_pte = paging32_update_pte;
  3271. context->shadow_root_level = PT32E_ROOT_LEVEL;
  3272. context->root_hpa = INVALID_PAGE;
  3273. context->direct_map = false;
  3274. }
  3275. static void paging32E_init_context(struct kvm_vcpu *vcpu,
  3276. struct kvm_mmu *context)
  3277. {
  3278. paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
  3279. }
  3280. static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  3281. {
  3282. struct kvm_mmu *context = &vcpu->arch.mmu;
  3283. context->base_role.word = 0;
  3284. context->base_role.smm = is_smm(vcpu);
  3285. context->page_fault = tdp_page_fault;
  3286. context->sync_page = nonpaging_sync_page;
  3287. context->invlpg = nonpaging_invlpg;
  3288. context->update_pte = nonpaging_update_pte;
  3289. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  3290. context->root_hpa = INVALID_PAGE;
  3291. context->direct_map = true;
  3292. context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
  3293. context->get_cr3 = get_cr3;
  3294. context->get_pdptr = kvm_pdptr_read;
  3295. context->inject_page_fault = kvm_inject_page_fault;
  3296. if (!is_paging(vcpu)) {
  3297. context->nx = false;
  3298. context->gva_to_gpa = nonpaging_gva_to_gpa;
  3299. context->root_level = 0;
  3300. } else if (is_long_mode(vcpu)) {
  3301. context->nx = is_nx(vcpu);
  3302. context->root_level = PT64_ROOT_LEVEL;
  3303. reset_rsvds_bits_mask(vcpu, context);
  3304. context->gva_to_gpa = paging64_gva_to_gpa;
  3305. } else if (is_pae(vcpu)) {
  3306. context->nx = is_nx(vcpu);
  3307. context->root_level = PT32E_ROOT_LEVEL;
  3308. reset_rsvds_bits_mask(vcpu, context);
  3309. context->gva_to_gpa = paging64_gva_to_gpa;
  3310. } else {
  3311. context->nx = false;
  3312. context->root_level = PT32_ROOT_LEVEL;
  3313. reset_rsvds_bits_mask(vcpu, context);
  3314. context->gva_to_gpa = paging32_gva_to_gpa;
  3315. }
  3316. update_permission_bitmask(vcpu, context, false);
  3317. update_last_pte_bitmap(vcpu, context);
  3318. reset_tdp_shadow_zero_bits_mask(vcpu, context);
  3319. }
  3320. void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu)
  3321. {
  3322. bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
  3323. bool smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
  3324. struct kvm_mmu *context = &vcpu->arch.mmu;
  3325. MMU_WARN_ON(VALID_PAGE(context->root_hpa));
  3326. if (!is_paging(vcpu))
  3327. nonpaging_init_context(vcpu, context);
  3328. else if (is_long_mode(vcpu))
  3329. paging64_init_context(vcpu, context);
  3330. else if (is_pae(vcpu))
  3331. paging32E_init_context(vcpu, context);
  3332. else
  3333. paging32_init_context(vcpu, context);
  3334. context->base_role.nxe = is_nx(vcpu);
  3335. context->base_role.cr4_pae = !!is_pae(vcpu);
  3336. context->base_role.cr0_wp = is_write_protection(vcpu);
  3337. context->base_role.smep_andnot_wp
  3338. = smep && !is_write_protection(vcpu);
  3339. context->base_role.smap_andnot_wp
  3340. = smap && !is_write_protection(vcpu);
  3341. context->base_role.smm = is_smm(vcpu);
  3342. reset_shadow_zero_bits_mask(vcpu, context);
  3343. }
  3344. EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
  3345. void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly)
  3346. {
  3347. struct kvm_mmu *context = &vcpu->arch.mmu;
  3348. MMU_WARN_ON(VALID_PAGE(context->root_hpa));
  3349. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  3350. context->nx = true;
  3351. context->page_fault = ept_page_fault;
  3352. context->gva_to_gpa = ept_gva_to_gpa;
  3353. context->sync_page = ept_sync_page;
  3354. context->invlpg = ept_invlpg;
  3355. context->update_pte = ept_update_pte;
  3356. context->root_level = context->shadow_root_level;
  3357. context->root_hpa = INVALID_PAGE;
  3358. context->direct_map = false;
  3359. update_permission_bitmask(vcpu, context, true);
  3360. reset_rsvds_bits_mask_ept(vcpu, context, execonly);
  3361. reset_ept_shadow_zero_bits_mask(vcpu, context, execonly);
  3362. }
  3363. EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu);
  3364. static void init_kvm_softmmu(struct kvm_vcpu *vcpu)
  3365. {
  3366. struct kvm_mmu *context = &vcpu->arch.mmu;
  3367. kvm_init_shadow_mmu(vcpu);
  3368. context->set_cr3 = kvm_x86_ops->set_cr3;
  3369. context->get_cr3 = get_cr3;
  3370. context->get_pdptr = kvm_pdptr_read;
  3371. context->inject_page_fault = kvm_inject_page_fault;
  3372. }
  3373. static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
  3374. {
  3375. struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
  3376. g_context->get_cr3 = get_cr3;
  3377. g_context->get_pdptr = kvm_pdptr_read;
  3378. g_context->inject_page_fault = kvm_inject_page_fault;
  3379. /*
  3380. * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
  3381. * translation of l2_gpa to l1_gpa addresses is done using the
  3382. * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
  3383. * functions between mmu and nested_mmu are swapped.
  3384. */
  3385. if (!is_paging(vcpu)) {
  3386. g_context->nx = false;
  3387. g_context->root_level = 0;
  3388. g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
  3389. } else if (is_long_mode(vcpu)) {
  3390. g_context->nx = is_nx(vcpu);
  3391. g_context->root_level = PT64_ROOT_LEVEL;
  3392. reset_rsvds_bits_mask(vcpu, g_context);
  3393. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  3394. } else if (is_pae(vcpu)) {
  3395. g_context->nx = is_nx(vcpu);
  3396. g_context->root_level = PT32E_ROOT_LEVEL;
  3397. reset_rsvds_bits_mask(vcpu, g_context);
  3398. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  3399. } else {
  3400. g_context->nx = false;
  3401. g_context->root_level = PT32_ROOT_LEVEL;
  3402. reset_rsvds_bits_mask(vcpu, g_context);
  3403. g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
  3404. }
  3405. update_permission_bitmask(vcpu, g_context, false);
  3406. update_last_pte_bitmap(vcpu, g_context);
  3407. }
  3408. static void init_kvm_mmu(struct kvm_vcpu *vcpu)
  3409. {
  3410. if (mmu_is_nested(vcpu))
  3411. init_kvm_nested_mmu(vcpu);
  3412. else if (tdp_enabled)
  3413. init_kvm_tdp_mmu(vcpu);
  3414. else
  3415. init_kvm_softmmu(vcpu);
  3416. }
  3417. void kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  3418. {
  3419. kvm_mmu_unload(vcpu);
  3420. init_kvm_mmu(vcpu);
  3421. }
  3422. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  3423. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  3424. {
  3425. int r;
  3426. r = mmu_topup_memory_caches(vcpu);
  3427. if (r)
  3428. goto out;
  3429. r = mmu_alloc_roots(vcpu);
  3430. kvm_mmu_sync_roots(vcpu);
  3431. if (r)
  3432. goto out;
  3433. /* set_cr3() should ensure TLB has been flushed */
  3434. vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  3435. out:
  3436. return r;
  3437. }
  3438. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  3439. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  3440. {
  3441. mmu_free_roots(vcpu);
  3442. WARN_ON(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  3443. }
  3444. EXPORT_SYMBOL_GPL(kvm_mmu_unload);
  3445. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  3446. struct kvm_mmu_page *sp, u64 *spte,
  3447. const void *new)
  3448. {
  3449. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  3450. ++vcpu->kvm->stat.mmu_pde_zapped;
  3451. return;
  3452. }
  3453. ++vcpu->kvm->stat.mmu_pte_updated;
  3454. vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
  3455. }
  3456. static bool need_remote_flush(u64 old, u64 new)
  3457. {
  3458. if (!is_shadow_present_pte(old))
  3459. return false;
  3460. if (!is_shadow_present_pte(new))
  3461. return true;
  3462. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  3463. return true;
  3464. old ^= shadow_nx_mask;
  3465. new ^= shadow_nx_mask;
  3466. return (old & ~new & PT64_PERM_MASK) != 0;
  3467. }
  3468. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  3469. bool remote_flush, bool local_flush)
  3470. {
  3471. if (zap_page)
  3472. return;
  3473. if (remote_flush)
  3474. kvm_flush_remote_tlbs(vcpu->kvm);
  3475. else if (local_flush)
  3476. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  3477. }
  3478. static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
  3479. const u8 *new, int *bytes)
  3480. {
  3481. u64 gentry;
  3482. int r;
  3483. /*
  3484. * Assume that the pte write on a page table of the same type
  3485. * as the current vcpu paging mode since we update the sptes only
  3486. * when they have the same mode.
  3487. */
  3488. if (is_pae(vcpu) && *bytes == 4) {
  3489. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  3490. *gpa &= ~(gpa_t)7;
  3491. *bytes = 8;
  3492. r = kvm_vcpu_read_guest(vcpu, *gpa, &gentry, 8);
  3493. if (r)
  3494. gentry = 0;
  3495. new = (const u8 *)&gentry;
  3496. }
  3497. switch (*bytes) {
  3498. case 4:
  3499. gentry = *(const u32 *)new;
  3500. break;
  3501. case 8:
  3502. gentry = *(const u64 *)new;
  3503. break;
  3504. default:
  3505. gentry = 0;
  3506. break;
  3507. }
  3508. return gentry;
  3509. }
  3510. /*
  3511. * If we're seeing too many writes to a page, it may no longer be a page table,
  3512. * or we may be forking, in which case it is better to unmap the page.
  3513. */
  3514. static bool detect_write_flooding(struct kvm_mmu_page *sp)
  3515. {
  3516. /*
  3517. * Skip write-flooding detected for the sp whose level is 1, because
  3518. * it can become unsync, then the guest page is not write-protected.
  3519. */
  3520. if (sp->role.level == PT_PAGE_TABLE_LEVEL)
  3521. return false;
  3522. return ++sp->write_flooding_count >= 3;
  3523. }
  3524. /*
  3525. * Misaligned accesses are too much trouble to fix up; also, they usually
  3526. * indicate a page is not used as a page table.
  3527. */
  3528. static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
  3529. int bytes)
  3530. {
  3531. unsigned offset, pte_size, misaligned;
  3532. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  3533. gpa, bytes, sp->role.word);
  3534. offset = offset_in_page(gpa);
  3535. pte_size = sp->role.cr4_pae ? 8 : 4;
  3536. /*
  3537. * Sometimes, the OS only writes the last one bytes to update status
  3538. * bits, for example, in linux, andb instruction is used in clear_bit().
  3539. */
  3540. if (!(offset & (pte_size - 1)) && bytes == 1)
  3541. return false;
  3542. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  3543. misaligned |= bytes < 4;
  3544. return misaligned;
  3545. }
  3546. static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
  3547. {
  3548. unsigned page_offset, quadrant;
  3549. u64 *spte;
  3550. int level;
  3551. page_offset = offset_in_page(gpa);
  3552. level = sp->role.level;
  3553. *nspte = 1;
  3554. if (!sp->role.cr4_pae) {
  3555. page_offset <<= 1; /* 32->64 */
  3556. /*
  3557. * A 32-bit pde maps 4MB while the shadow pdes map
  3558. * only 2MB. So we need to double the offset again
  3559. * and zap two pdes instead of one.
  3560. */
  3561. if (level == PT32_ROOT_LEVEL) {
  3562. page_offset &= ~7; /* kill rounding error */
  3563. page_offset <<= 1;
  3564. *nspte = 2;
  3565. }
  3566. quadrant = page_offset >> PAGE_SHIFT;
  3567. page_offset &= ~PAGE_MASK;
  3568. if (quadrant != sp->role.quadrant)
  3569. return NULL;
  3570. }
  3571. spte = &sp->spt[page_offset / sizeof(*spte)];
  3572. return spte;
  3573. }
  3574. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  3575. const u8 *new, int bytes)
  3576. {
  3577. gfn_t gfn = gpa >> PAGE_SHIFT;
  3578. struct kvm_mmu_page *sp;
  3579. LIST_HEAD(invalid_list);
  3580. u64 entry, gentry, *spte;
  3581. int npte;
  3582. bool remote_flush, local_flush, zap_page;
  3583. union kvm_mmu_page_role mask = { };
  3584. mask.cr0_wp = 1;
  3585. mask.cr4_pae = 1;
  3586. mask.nxe = 1;
  3587. mask.smep_andnot_wp = 1;
  3588. mask.smap_andnot_wp = 1;
  3589. mask.smm = 1;
  3590. /*
  3591. * If we don't have indirect shadow pages, it means no page is
  3592. * write-protected, so we can exit simply.
  3593. */
  3594. if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
  3595. return;
  3596. zap_page = remote_flush = local_flush = false;
  3597. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  3598. gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
  3599. /*
  3600. * No need to care whether allocation memory is successful
  3601. * or not since pte prefetch is skiped if it does not have
  3602. * enough objects in the cache.
  3603. */
  3604. mmu_topup_memory_caches(vcpu);
  3605. spin_lock(&vcpu->kvm->mmu_lock);
  3606. ++vcpu->kvm->stat.mmu_pte_write;
  3607. kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
  3608. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
  3609. if (detect_write_misaligned(sp, gpa, bytes) ||
  3610. detect_write_flooding(sp)) {
  3611. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  3612. &invalid_list);
  3613. ++vcpu->kvm->stat.mmu_flooded;
  3614. continue;
  3615. }
  3616. spte = get_written_sptes(sp, gpa, &npte);
  3617. if (!spte)
  3618. continue;
  3619. local_flush = true;
  3620. while (npte--) {
  3621. entry = *spte;
  3622. mmu_page_zap_pte(vcpu->kvm, sp, spte);
  3623. if (gentry &&
  3624. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  3625. & mask.word) && rmap_can_add(vcpu))
  3626. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  3627. if (need_remote_flush(entry, *spte))
  3628. remote_flush = true;
  3629. ++spte;
  3630. }
  3631. }
  3632. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  3633. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  3634. kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
  3635. spin_unlock(&vcpu->kvm->mmu_lock);
  3636. }
  3637. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  3638. {
  3639. gpa_t gpa;
  3640. int r;
  3641. if (vcpu->arch.mmu.direct_map)
  3642. return 0;
  3643. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  3644. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3645. return r;
  3646. }
  3647. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  3648. static void make_mmu_pages_available(struct kvm_vcpu *vcpu)
  3649. {
  3650. LIST_HEAD(invalid_list);
  3651. if (likely(kvm_mmu_available_pages(vcpu->kvm) >= KVM_MIN_FREE_MMU_PAGES))
  3652. return;
  3653. while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES) {
  3654. if (!prepare_zap_oldest_mmu_page(vcpu->kvm, &invalid_list))
  3655. break;
  3656. ++vcpu->kvm->stat.mmu_recycled;
  3657. }
  3658. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  3659. }
  3660. static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
  3661. {
  3662. if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
  3663. return vcpu_match_mmio_gpa(vcpu, addr);
  3664. return vcpu_match_mmio_gva(vcpu, addr);
  3665. }
  3666. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
  3667. void *insn, int insn_len)
  3668. {
  3669. int r, emulation_type = EMULTYPE_RETRY;
  3670. enum emulation_result er;
  3671. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
  3672. if (r < 0)
  3673. goto out;
  3674. if (!r) {
  3675. r = 1;
  3676. goto out;
  3677. }
  3678. if (is_mmio_page_fault(vcpu, cr2))
  3679. emulation_type = 0;
  3680. er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
  3681. switch (er) {
  3682. case EMULATE_DONE:
  3683. return 1;
  3684. case EMULATE_USER_EXIT:
  3685. ++vcpu->stat.mmio_exits;
  3686. /* fall through */
  3687. case EMULATE_FAIL:
  3688. return 0;
  3689. default:
  3690. BUG();
  3691. }
  3692. out:
  3693. return r;
  3694. }
  3695. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  3696. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  3697. {
  3698. vcpu->arch.mmu.invlpg(vcpu, gva);
  3699. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  3700. ++vcpu->stat.invlpg;
  3701. }
  3702. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  3703. void kvm_enable_tdp(void)
  3704. {
  3705. tdp_enabled = true;
  3706. }
  3707. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  3708. void kvm_disable_tdp(void)
  3709. {
  3710. tdp_enabled = false;
  3711. }
  3712. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  3713. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  3714. {
  3715. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  3716. if (vcpu->arch.mmu.lm_root != NULL)
  3717. free_page((unsigned long)vcpu->arch.mmu.lm_root);
  3718. }
  3719. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  3720. {
  3721. struct page *page;
  3722. int i;
  3723. /*
  3724. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  3725. * Therefore we need to allocate shadow page tables in the first
  3726. * 4GB of memory, which happens to fit the DMA32 zone.
  3727. */
  3728. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  3729. if (!page)
  3730. return -ENOMEM;
  3731. vcpu->arch.mmu.pae_root = page_address(page);
  3732. for (i = 0; i < 4; ++i)
  3733. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  3734. return 0;
  3735. }
  3736. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  3737. {
  3738. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  3739. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3740. vcpu->arch.mmu.translate_gpa = translate_gpa;
  3741. vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
  3742. return alloc_mmu_pages(vcpu);
  3743. }
  3744. void kvm_mmu_setup(struct kvm_vcpu *vcpu)
  3745. {
  3746. MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  3747. init_kvm_mmu(vcpu);
  3748. }
  3749. /* The return value indicates if tlb flush on all vcpus is needed. */
  3750. typedef bool (*slot_level_handler) (struct kvm *kvm, unsigned long *rmap);
  3751. /* The caller should hold mmu-lock before calling this function. */
  3752. static bool
  3753. slot_handle_level_range(struct kvm *kvm, struct kvm_memory_slot *memslot,
  3754. slot_level_handler fn, int start_level, int end_level,
  3755. gfn_t start_gfn, gfn_t end_gfn, bool lock_flush_tlb)
  3756. {
  3757. struct slot_rmap_walk_iterator iterator;
  3758. bool flush = false;
  3759. for_each_slot_rmap_range(memslot, start_level, end_level, start_gfn,
  3760. end_gfn, &iterator) {
  3761. if (iterator.rmap)
  3762. flush |= fn(kvm, iterator.rmap);
  3763. if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
  3764. if (flush && lock_flush_tlb) {
  3765. kvm_flush_remote_tlbs(kvm);
  3766. flush = false;
  3767. }
  3768. cond_resched_lock(&kvm->mmu_lock);
  3769. }
  3770. }
  3771. if (flush && lock_flush_tlb) {
  3772. kvm_flush_remote_tlbs(kvm);
  3773. flush = false;
  3774. }
  3775. return flush;
  3776. }
  3777. static bool
  3778. slot_handle_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
  3779. slot_level_handler fn, int start_level, int end_level,
  3780. bool lock_flush_tlb)
  3781. {
  3782. return slot_handle_level_range(kvm, memslot, fn, start_level,
  3783. end_level, memslot->base_gfn,
  3784. memslot->base_gfn + memslot->npages - 1,
  3785. lock_flush_tlb);
  3786. }
  3787. static bool
  3788. slot_handle_all_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
  3789. slot_level_handler fn, bool lock_flush_tlb)
  3790. {
  3791. return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL,
  3792. PT_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
  3793. }
  3794. static bool
  3795. slot_handle_large_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
  3796. slot_level_handler fn, bool lock_flush_tlb)
  3797. {
  3798. return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL + 1,
  3799. PT_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
  3800. }
  3801. static bool
  3802. slot_handle_leaf(struct kvm *kvm, struct kvm_memory_slot *memslot,
  3803. slot_level_handler fn, bool lock_flush_tlb)
  3804. {
  3805. return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL,
  3806. PT_PAGE_TABLE_LEVEL, lock_flush_tlb);
  3807. }
  3808. void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end)
  3809. {
  3810. struct kvm_memslots *slots;
  3811. struct kvm_memory_slot *memslot;
  3812. int i;
  3813. spin_lock(&kvm->mmu_lock);
  3814. for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
  3815. slots = __kvm_memslots(kvm, i);
  3816. kvm_for_each_memslot(memslot, slots) {
  3817. gfn_t start, end;
  3818. start = max(gfn_start, memslot->base_gfn);
  3819. end = min(gfn_end, memslot->base_gfn + memslot->npages);
  3820. if (start >= end)
  3821. continue;
  3822. slot_handle_level_range(kvm, memslot, kvm_zap_rmapp,
  3823. PT_PAGE_TABLE_LEVEL, PT_MAX_HUGEPAGE_LEVEL,
  3824. start, end - 1, true);
  3825. }
  3826. }
  3827. spin_unlock(&kvm->mmu_lock);
  3828. }
  3829. static bool slot_rmap_write_protect(struct kvm *kvm, unsigned long *rmapp)
  3830. {
  3831. return __rmap_write_protect(kvm, rmapp, false);
  3832. }
  3833. void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
  3834. struct kvm_memory_slot *memslot)
  3835. {
  3836. bool flush;
  3837. spin_lock(&kvm->mmu_lock);
  3838. flush = slot_handle_all_level(kvm, memslot, slot_rmap_write_protect,
  3839. false);
  3840. spin_unlock(&kvm->mmu_lock);
  3841. /*
  3842. * kvm_mmu_slot_remove_write_access() and kvm_vm_ioctl_get_dirty_log()
  3843. * which do tlb flush out of mmu-lock should be serialized by
  3844. * kvm->slots_lock otherwise tlb flush would be missed.
  3845. */
  3846. lockdep_assert_held(&kvm->slots_lock);
  3847. /*
  3848. * We can flush all the TLBs out of the mmu lock without TLB
  3849. * corruption since we just change the spte from writable to
  3850. * readonly so that we only need to care the case of changing
  3851. * spte from present to present (changing the spte from present
  3852. * to nonpresent will flush all the TLBs immediately), in other
  3853. * words, the only case we care is mmu_spte_update() where we
  3854. * haved checked SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE
  3855. * instead of PT_WRITABLE_MASK, that means it does not depend
  3856. * on PT_WRITABLE_MASK anymore.
  3857. */
  3858. if (flush)
  3859. kvm_flush_remote_tlbs(kvm);
  3860. }
  3861. static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm,
  3862. unsigned long *rmapp)
  3863. {
  3864. u64 *sptep;
  3865. struct rmap_iterator iter;
  3866. int need_tlb_flush = 0;
  3867. pfn_t pfn;
  3868. struct kvm_mmu_page *sp;
  3869. restart:
  3870. for_each_rmap_spte(rmapp, &iter, sptep) {
  3871. sp = page_header(__pa(sptep));
  3872. pfn = spte_to_pfn(*sptep);
  3873. /*
  3874. * We cannot do huge page mapping for indirect shadow pages,
  3875. * which are found on the last rmap (level = 1) when not using
  3876. * tdp; such shadow pages are synced with the page table in
  3877. * the guest, and the guest page table is using 4K page size
  3878. * mapping if the indirect sp has level = 1.
  3879. */
  3880. if (sp->role.direct &&
  3881. !kvm_is_reserved_pfn(pfn) &&
  3882. PageTransCompound(pfn_to_page(pfn))) {
  3883. drop_spte(kvm, sptep);
  3884. need_tlb_flush = 1;
  3885. goto restart;
  3886. }
  3887. }
  3888. return need_tlb_flush;
  3889. }
  3890. void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
  3891. const struct kvm_memory_slot *memslot)
  3892. {
  3893. /* FIXME: const-ify all uses of struct kvm_memory_slot. */
  3894. spin_lock(&kvm->mmu_lock);
  3895. slot_handle_leaf(kvm, (struct kvm_memory_slot *)memslot,
  3896. kvm_mmu_zap_collapsible_spte, true);
  3897. spin_unlock(&kvm->mmu_lock);
  3898. }
  3899. void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
  3900. struct kvm_memory_slot *memslot)
  3901. {
  3902. bool flush;
  3903. spin_lock(&kvm->mmu_lock);
  3904. flush = slot_handle_leaf(kvm, memslot, __rmap_clear_dirty, false);
  3905. spin_unlock(&kvm->mmu_lock);
  3906. lockdep_assert_held(&kvm->slots_lock);
  3907. /*
  3908. * It's also safe to flush TLBs out of mmu lock here as currently this
  3909. * function is only used for dirty logging, in which case flushing TLB
  3910. * out of mmu lock also guarantees no dirty pages will be lost in
  3911. * dirty_bitmap.
  3912. */
  3913. if (flush)
  3914. kvm_flush_remote_tlbs(kvm);
  3915. }
  3916. EXPORT_SYMBOL_GPL(kvm_mmu_slot_leaf_clear_dirty);
  3917. void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
  3918. struct kvm_memory_slot *memslot)
  3919. {
  3920. bool flush;
  3921. spin_lock(&kvm->mmu_lock);
  3922. flush = slot_handle_large_level(kvm, memslot, slot_rmap_write_protect,
  3923. false);
  3924. spin_unlock(&kvm->mmu_lock);
  3925. /* see kvm_mmu_slot_remove_write_access */
  3926. lockdep_assert_held(&kvm->slots_lock);
  3927. if (flush)
  3928. kvm_flush_remote_tlbs(kvm);
  3929. }
  3930. EXPORT_SYMBOL_GPL(kvm_mmu_slot_largepage_remove_write_access);
  3931. void kvm_mmu_slot_set_dirty(struct kvm *kvm,
  3932. struct kvm_memory_slot *memslot)
  3933. {
  3934. bool flush;
  3935. spin_lock(&kvm->mmu_lock);
  3936. flush = slot_handle_all_level(kvm, memslot, __rmap_set_dirty, false);
  3937. spin_unlock(&kvm->mmu_lock);
  3938. lockdep_assert_held(&kvm->slots_lock);
  3939. /* see kvm_mmu_slot_leaf_clear_dirty */
  3940. if (flush)
  3941. kvm_flush_remote_tlbs(kvm);
  3942. }
  3943. EXPORT_SYMBOL_GPL(kvm_mmu_slot_set_dirty);
  3944. #define BATCH_ZAP_PAGES 10
  3945. static void kvm_zap_obsolete_pages(struct kvm *kvm)
  3946. {
  3947. struct kvm_mmu_page *sp, *node;
  3948. int batch = 0;
  3949. restart:
  3950. list_for_each_entry_safe_reverse(sp, node,
  3951. &kvm->arch.active_mmu_pages, link) {
  3952. int ret;
  3953. /*
  3954. * No obsolete page exists before new created page since
  3955. * active_mmu_pages is the FIFO list.
  3956. */
  3957. if (!is_obsolete_sp(kvm, sp))
  3958. break;
  3959. /*
  3960. * Since we are reversely walking the list and the invalid
  3961. * list will be moved to the head, skip the invalid page
  3962. * can help us to avoid the infinity list walking.
  3963. */
  3964. if (sp->role.invalid)
  3965. continue;
  3966. /*
  3967. * Need not flush tlb since we only zap the sp with invalid
  3968. * generation number.
  3969. */
  3970. if (batch >= BATCH_ZAP_PAGES &&
  3971. cond_resched_lock(&kvm->mmu_lock)) {
  3972. batch = 0;
  3973. goto restart;
  3974. }
  3975. ret = kvm_mmu_prepare_zap_page(kvm, sp,
  3976. &kvm->arch.zapped_obsolete_pages);
  3977. batch += ret;
  3978. if (ret)
  3979. goto restart;
  3980. }
  3981. /*
  3982. * Should flush tlb before free page tables since lockless-walking
  3983. * may use the pages.
  3984. */
  3985. kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
  3986. }
  3987. /*
  3988. * Fast invalidate all shadow pages and use lock-break technique
  3989. * to zap obsolete pages.
  3990. *
  3991. * It's required when memslot is being deleted or VM is being
  3992. * destroyed, in these cases, we should ensure that KVM MMU does
  3993. * not use any resource of the being-deleted slot or all slots
  3994. * after calling the function.
  3995. */
  3996. void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm)
  3997. {
  3998. spin_lock(&kvm->mmu_lock);
  3999. trace_kvm_mmu_invalidate_zap_all_pages(kvm);
  4000. kvm->arch.mmu_valid_gen++;
  4001. /*
  4002. * Notify all vcpus to reload its shadow page table
  4003. * and flush TLB. Then all vcpus will switch to new
  4004. * shadow page table with the new mmu_valid_gen.
  4005. *
  4006. * Note: we should do this under the protection of
  4007. * mmu-lock, otherwise, vcpu would purge shadow page
  4008. * but miss tlb flush.
  4009. */
  4010. kvm_reload_remote_mmus(kvm);
  4011. kvm_zap_obsolete_pages(kvm);
  4012. spin_unlock(&kvm->mmu_lock);
  4013. }
  4014. static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
  4015. {
  4016. return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
  4017. }
  4018. void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots)
  4019. {
  4020. /*
  4021. * The very rare case: if the generation-number is round,
  4022. * zap all shadow pages.
  4023. */
  4024. if (unlikely((slots->generation & MMIO_GEN_MASK) == 0)) {
  4025. printk_ratelimited(KERN_DEBUG "kvm: zapping shadow pages for mmio generation wraparound\n");
  4026. kvm_mmu_invalidate_zap_all_pages(kvm);
  4027. }
  4028. }
  4029. static unsigned long
  4030. mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc)
  4031. {
  4032. struct kvm *kvm;
  4033. int nr_to_scan = sc->nr_to_scan;
  4034. unsigned long freed = 0;
  4035. spin_lock(&kvm_lock);
  4036. list_for_each_entry(kvm, &vm_list, vm_list) {
  4037. int idx;
  4038. LIST_HEAD(invalid_list);
  4039. /*
  4040. * Never scan more than sc->nr_to_scan VM instances.
  4041. * Will not hit this condition practically since we do not try
  4042. * to shrink more than one VM and it is very unlikely to see
  4043. * !n_used_mmu_pages so many times.
  4044. */
  4045. if (!nr_to_scan--)
  4046. break;
  4047. /*
  4048. * n_used_mmu_pages is accessed without holding kvm->mmu_lock
  4049. * here. We may skip a VM instance errorneosly, but we do not
  4050. * want to shrink a VM that only started to populate its MMU
  4051. * anyway.
  4052. */
  4053. if (!kvm->arch.n_used_mmu_pages &&
  4054. !kvm_has_zapped_obsolete_pages(kvm))
  4055. continue;
  4056. idx = srcu_read_lock(&kvm->srcu);
  4057. spin_lock(&kvm->mmu_lock);
  4058. if (kvm_has_zapped_obsolete_pages(kvm)) {
  4059. kvm_mmu_commit_zap_page(kvm,
  4060. &kvm->arch.zapped_obsolete_pages);
  4061. goto unlock;
  4062. }
  4063. if (prepare_zap_oldest_mmu_page(kvm, &invalid_list))
  4064. freed++;
  4065. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  4066. unlock:
  4067. spin_unlock(&kvm->mmu_lock);
  4068. srcu_read_unlock(&kvm->srcu, idx);
  4069. /*
  4070. * unfair on small ones
  4071. * per-vm shrinkers cry out
  4072. * sadness comes quickly
  4073. */
  4074. list_move_tail(&kvm->vm_list, &vm_list);
  4075. break;
  4076. }
  4077. spin_unlock(&kvm_lock);
  4078. return freed;
  4079. }
  4080. static unsigned long
  4081. mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc)
  4082. {
  4083. return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
  4084. }
  4085. static struct shrinker mmu_shrinker = {
  4086. .count_objects = mmu_shrink_count,
  4087. .scan_objects = mmu_shrink_scan,
  4088. .seeks = DEFAULT_SEEKS * 10,
  4089. };
  4090. static void mmu_destroy_caches(void)
  4091. {
  4092. if (pte_list_desc_cache)
  4093. kmem_cache_destroy(pte_list_desc_cache);
  4094. if (mmu_page_header_cache)
  4095. kmem_cache_destroy(mmu_page_header_cache);
  4096. }
  4097. int kvm_mmu_module_init(void)
  4098. {
  4099. pte_list_desc_cache = kmem_cache_create("pte_list_desc",
  4100. sizeof(struct pte_list_desc),
  4101. 0, 0, NULL);
  4102. if (!pte_list_desc_cache)
  4103. goto nomem;
  4104. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  4105. sizeof(struct kvm_mmu_page),
  4106. 0, 0, NULL);
  4107. if (!mmu_page_header_cache)
  4108. goto nomem;
  4109. if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL))
  4110. goto nomem;
  4111. register_shrinker(&mmu_shrinker);
  4112. return 0;
  4113. nomem:
  4114. mmu_destroy_caches();
  4115. return -ENOMEM;
  4116. }
  4117. /*
  4118. * Caculate mmu pages needed for kvm.
  4119. */
  4120. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  4121. {
  4122. unsigned int nr_mmu_pages;
  4123. unsigned int nr_pages = 0;
  4124. struct kvm_memslots *slots;
  4125. struct kvm_memory_slot *memslot;
  4126. int i;
  4127. for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
  4128. slots = __kvm_memslots(kvm, i);
  4129. kvm_for_each_memslot(memslot, slots)
  4130. nr_pages += memslot->npages;
  4131. }
  4132. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  4133. nr_mmu_pages = max(nr_mmu_pages,
  4134. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  4135. return nr_mmu_pages;
  4136. }
  4137. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  4138. {
  4139. kvm_mmu_unload(vcpu);
  4140. free_mmu_pages(vcpu);
  4141. mmu_free_memory_caches(vcpu);
  4142. }
  4143. void kvm_mmu_module_exit(void)
  4144. {
  4145. mmu_destroy_caches();
  4146. percpu_counter_destroy(&kvm_total_used_mmu_pages);
  4147. unregister_shrinker(&mmu_shrinker);
  4148. mmu_audit_disable();
  4149. }