emulate.c 141 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include <asm/debugreg.h>
  28. #include "x86.h"
  29. #include "tss.h"
  30. /*
  31. * Operand types
  32. */
  33. #define OpNone 0ull
  34. #define OpImplicit 1ull /* No generic decode */
  35. #define OpReg 2ull /* Register */
  36. #define OpMem 3ull /* Memory */
  37. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  38. #define OpDI 5ull /* ES:DI/EDI/RDI */
  39. #define OpMem64 6ull /* Memory, 64-bit */
  40. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  41. #define OpDX 8ull /* DX register */
  42. #define OpCL 9ull /* CL register (for shifts) */
  43. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  44. #define OpOne 11ull /* Implied 1 */
  45. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  46. #define OpMem16 13ull /* Memory operand (16-bit). */
  47. #define OpMem32 14ull /* Memory operand (32-bit). */
  48. #define OpImmU 15ull /* Immediate operand, zero extended */
  49. #define OpSI 16ull /* SI/ESI/RSI */
  50. #define OpImmFAddr 17ull /* Immediate far address */
  51. #define OpMemFAddr 18ull /* Far address in memory */
  52. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  53. #define OpES 20ull /* ES */
  54. #define OpCS 21ull /* CS */
  55. #define OpSS 22ull /* SS */
  56. #define OpDS 23ull /* DS */
  57. #define OpFS 24ull /* FS */
  58. #define OpGS 25ull /* GS */
  59. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  60. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  61. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  62. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  63. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  64. #define OpBits 5 /* Width of operand field */
  65. #define OpMask ((1ull << OpBits) - 1)
  66. /*
  67. * Opcode effective-address decode tables.
  68. * Note that we only emulate instructions that have at least one memory
  69. * operand (excluding implicit stack references). We assume that stack
  70. * references and instruction fetches will never occur in special memory
  71. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  72. * not be handled.
  73. */
  74. /* Operand sizes: 8-bit operands or specified/overridden size. */
  75. #define ByteOp (1<<0) /* 8-bit operands. */
  76. /* Destination operand type. */
  77. #define DstShift 1
  78. #define ImplicitOps (OpImplicit << DstShift)
  79. #define DstReg (OpReg << DstShift)
  80. #define DstMem (OpMem << DstShift)
  81. #define DstAcc (OpAcc << DstShift)
  82. #define DstDI (OpDI << DstShift)
  83. #define DstMem64 (OpMem64 << DstShift)
  84. #define DstMem16 (OpMem16 << DstShift)
  85. #define DstImmUByte (OpImmUByte << DstShift)
  86. #define DstDX (OpDX << DstShift)
  87. #define DstAccLo (OpAccLo << DstShift)
  88. #define DstMask (OpMask << DstShift)
  89. /* Source operand type. */
  90. #define SrcShift 6
  91. #define SrcNone (OpNone << SrcShift)
  92. #define SrcReg (OpReg << SrcShift)
  93. #define SrcMem (OpMem << SrcShift)
  94. #define SrcMem16 (OpMem16 << SrcShift)
  95. #define SrcMem32 (OpMem32 << SrcShift)
  96. #define SrcImm (OpImm << SrcShift)
  97. #define SrcImmByte (OpImmByte << SrcShift)
  98. #define SrcOne (OpOne << SrcShift)
  99. #define SrcImmUByte (OpImmUByte << SrcShift)
  100. #define SrcImmU (OpImmU << SrcShift)
  101. #define SrcSI (OpSI << SrcShift)
  102. #define SrcXLat (OpXLat << SrcShift)
  103. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  104. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  105. #define SrcAcc (OpAcc << SrcShift)
  106. #define SrcImmU16 (OpImmU16 << SrcShift)
  107. #define SrcImm64 (OpImm64 << SrcShift)
  108. #define SrcDX (OpDX << SrcShift)
  109. #define SrcMem8 (OpMem8 << SrcShift)
  110. #define SrcAccHi (OpAccHi << SrcShift)
  111. #define SrcMask (OpMask << SrcShift)
  112. #define BitOp (1<<11)
  113. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  114. #define String (1<<13) /* String instruction (rep capable) */
  115. #define Stack (1<<14) /* Stack instruction (push/pop) */
  116. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  117. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  118. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  119. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  120. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  121. #define Escape (5<<15) /* Escape to coprocessor instruction */
  122. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  123. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  124. #define Sse (1<<18) /* SSE Vector instruction */
  125. /* Generic ModRM decode. */
  126. #define ModRM (1<<19)
  127. /* Destination is only written; never read. */
  128. #define Mov (1<<20)
  129. /* Misc flags */
  130. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  131. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  132. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  133. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  134. #define Undefined (1<<25) /* No Such Instruction */
  135. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  136. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  137. #define No64 (1<<28)
  138. #define PageTable (1 << 29) /* instruction used to write page table */
  139. #define NotImpl (1 << 30) /* instruction is not implemented */
  140. /* Source 2 operand type */
  141. #define Src2Shift (31)
  142. #define Src2None (OpNone << Src2Shift)
  143. #define Src2Mem (OpMem << Src2Shift)
  144. #define Src2CL (OpCL << Src2Shift)
  145. #define Src2ImmByte (OpImmByte << Src2Shift)
  146. #define Src2One (OpOne << Src2Shift)
  147. #define Src2Imm (OpImm << Src2Shift)
  148. #define Src2ES (OpES << Src2Shift)
  149. #define Src2CS (OpCS << Src2Shift)
  150. #define Src2SS (OpSS << Src2Shift)
  151. #define Src2DS (OpDS << Src2Shift)
  152. #define Src2FS (OpFS << Src2Shift)
  153. #define Src2GS (OpGS << Src2Shift)
  154. #define Src2Mask (OpMask << Src2Shift)
  155. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  156. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  157. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  158. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  159. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  160. #define NoWrite ((u64)1 << 45) /* No writeback */
  161. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  162. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  163. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  164. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  165. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  166. #define NearBranch ((u64)1 << 52) /* Near branches */
  167. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  168. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  169. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  170. #define X2(x...) x, x
  171. #define X3(x...) X2(x), x
  172. #define X4(x...) X2(x), X2(x)
  173. #define X5(x...) X4(x), x
  174. #define X6(x...) X4(x), X2(x)
  175. #define X7(x...) X4(x), X3(x)
  176. #define X8(x...) X4(x), X4(x)
  177. #define X16(x...) X8(x), X8(x)
  178. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  179. #define FASTOP_SIZE 8
  180. /*
  181. * fastop functions have a special calling convention:
  182. *
  183. * dst: rax (in/out)
  184. * src: rdx (in/out)
  185. * src2: rcx (in)
  186. * flags: rflags (in/out)
  187. * ex: rsi (in:fastop pointer, out:zero if exception)
  188. *
  189. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  190. * different operand sizes can be reached by calculation, rather than a jump
  191. * table (which would be bigger than the code).
  192. *
  193. * fastop functions are declared as taking a never-defined fastop parameter,
  194. * so they can't be called from C directly.
  195. */
  196. struct fastop;
  197. struct opcode {
  198. u64 flags : 56;
  199. u64 intercept : 8;
  200. union {
  201. int (*execute)(struct x86_emulate_ctxt *ctxt);
  202. const struct opcode *group;
  203. const struct group_dual *gdual;
  204. const struct gprefix *gprefix;
  205. const struct escape *esc;
  206. const struct instr_dual *idual;
  207. const struct mode_dual *mdual;
  208. void (*fastop)(struct fastop *fake);
  209. } u;
  210. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  211. };
  212. struct group_dual {
  213. struct opcode mod012[8];
  214. struct opcode mod3[8];
  215. };
  216. struct gprefix {
  217. struct opcode pfx_no;
  218. struct opcode pfx_66;
  219. struct opcode pfx_f2;
  220. struct opcode pfx_f3;
  221. };
  222. struct escape {
  223. struct opcode op[8];
  224. struct opcode high[64];
  225. };
  226. struct instr_dual {
  227. struct opcode mod012;
  228. struct opcode mod3;
  229. };
  230. struct mode_dual {
  231. struct opcode mode32;
  232. struct opcode mode64;
  233. };
  234. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  235. enum x86_transfer_type {
  236. X86_TRANSFER_NONE,
  237. X86_TRANSFER_CALL_JMP,
  238. X86_TRANSFER_RET,
  239. X86_TRANSFER_TASK_SWITCH,
  240. };
  241. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  242. {
  243. if (!(ctxt->regs_valid & (1 << nr))) {
  244. ctxt->regs_valid |= 1 << nr;
  245. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  246. }
  247. return ctxt->_regs[nr];
  248. }
  249. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  250. {
  251. ctxt->regs_valid |= 1 << nr;
  252. ctxt->regs_dirty |= 1 << nr;
  253. return &ctxt->_regs[nr];
  254. }
  255. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  256. {
  257. reg_read(ctxt, nr);
  258. return reg_write(ctxt, nr);
  259. }
  260. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  261. {
  262. unsigned reg;
  263. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  264. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  265. }
  266. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  267. {
  268. ctxt->regs_dirty = 0;
  269. ctxt->regs_valid = 0;
  270. }
  271. /*
  272. * These EFLAGS bits are restored from saved value during emulation, and
  273. * any changes are written back to the saved value after emulation.
  274. */
  275. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  276. X86_EFLAGS_PF|X86_EFLAGS_CF)
  277. #ifdef CONFIG_X86_64
  278. #define ON64(x) x
  279. #else
  280. #define ON64(x)
  281. #endif
  282. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  283. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  284. #define FOP_RET "ret \n\t"
  285. #define FOP_START(op) \
  286. extern void em_##op(struct fastop *fake); \
  287. asm(".pushsection .text, \"ax\" \n\t" \
  288. ".global em_" #op " \n\t" \
  289. FOP_ALIGN \
  290. "em_" #op ": \n\t"
  291. #define FOP_END \
  292. ".popsection")
  293. #define FOPNOP() FOP_ALIGN FOP_RET
  294. #define FOP1E(op, dst) \
  295. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  296. #define FOP1EEX(op, dst) \
  297. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  298. #define FASTOP1(op) \
  299. FOP_START(op) \
  300. FOP1E(op##b, al) \
  301. FOP1E(op##w, ax) \
  302. FOP1E(op##l, eax) \
  303. ON64(FOP1E(op##q, rax)) \
  304. FOP_END
  305. /* 1-operand, using src2 (for MUL/DIV r/m) */
  306. #define FASTOP1SRC2(op, name) \
  307. FOP_START(name) \
  308. FOP1E(op, cl) \
  309. FOP1E(op, cx) \
  310. FOP1E(op, ecx) \
  311. ON64(FOP1E(op, rcx)) \
  312. FOP_END
  313. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  314. #define FASTOP1SRC2EX(op, name) \
  315. FOP_START(name) \
  316. FOP1EEX(op, cl) \
  317. FOP1EEX(op, cx) \
  318. FOP1EEX(op, ecx) \
  319. ON64(FOP1EEX(op, rcx)) \
  320. FOP_END
  321. #define FOP2E(op, dst, src) \
  322. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  323. #define FASTOP2(op) \
  324. FOP_START(op) \
  325. FOP2E(op##b, al, dl) \
  326. FOP2E(op##w, ax, dx) \
  327. FOP2E(op##l, eax, edx) \
  328. ON64(FOP2E(op##q, rax, rdx)) \
  329. FOP_END
  330. /* 2 operand, word only */
  331. #define FASTOP2W(op) \
  332. FOP_START(op) \
  333. FOPNOP() \
  334. FOP2E(op##w, ax, dx) \
  335. FOP2E(op##l, eax, edx) \
  336. ON64(FOP2E(op##q, rax, rdx)) \
  337. FOP_END
  338. /* 2 operand, src is CL */
  339. #define FASTOP2CL(op) \
  340. FOP_START(op) \
  341. FOP2E(op##b, al, cl) \
  342. FOP2E(op##w, ax, cl) \
  343. FOP2E(op##l, eax, cl) \
  344. ON64(FOP2E(op##q, rax, cl)) \
  345. FOP_END
  346. /* 2 operand, src and dest are reversed */
  347. #define FASTOP2R(op, name) \
  348. FOP_START(name) \
  349. FOP2E(op##b, dl, al) \
  350. FOP2E(op##w, dx, ax) \
  351. FOP2E(op##l, edx, eax) \
  352. ON64(FOP2E(op##q, rdx, rax)) \
  353. FOP_END
  354. #define FOP3E(op, dst, src, src2) \
  355. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  356. /* 3-operand, word-only, src2=cl */
  357. #define FASTOP3WCL(op) \
  358. FOP_START(op) \
  359. FOPNOP() \
  360. FOP3E(op##w, ax, dx, cl) \
  361. FOP3E(op##l, eax, edx, cl) \
  362. ON64(FOP3E(op##q, rax, rdx, cl)) \
  363. FOP_END
  364. /* Special case for SETcc - 1 instruction per cc */
  365. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  366. asm(".global kvm_fastop_exception \n"
  367. "kvm_fastop_exception: xor %esi, %esi; ret");
  368. FOP_START(setcc)
  369. FOP_SETCC(seto)
  370. FOP_SETCC(setno)
  371. FOP_SETCC(setc)
  372. FOP_SETCC(setnc)
  373. FOP_SETCC(setz)
  374. FOP_SETCC(setnz)
  375. FOP_SETCC(setbe)
  376. FOP_SETCC(setnbe)
  377. FOP_SETCC(sets)
  378. FOP_SETCC(setns)
  379. FOP_SETCC(setp)
  380. FOP_SETCC(setnp)
  381. FOP_SETCC(setl)
  382. FOP_SETCC(setnl)
  383. FOP_SETCC(setle)
  384. FOP_SETCC(setnle)
  385. FOP_END;
  386. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  387. FOP_END;
  388. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  389. enum x86_intercept intercept,
  390. enum x86_intercept_stage stage)
  391. {
  392. struct x86_instruction_info info = {
  393. .intercept = intercept,
  394. .rep_prefix = ctxt->rep_prefix,
  395. .modrm_mod = ctxt->modrm_mod,
  396. .modrm_reg = ctxt->modrm_reg,
  397. .modrm_rm = ctxt->modrm_rm,
  398. .src_val = ctxt->src.val64,
  399. .dst_val = ctxt->dst.val64,
  400. .src_bytes = ctxt->src.bytes,
  401. .dst_bytes = ctxt->dst.bytes,
  402. .ad_bytes = ctxt->ad_bytes,
  403. .next_rip = ctxt->eip,
  404. };
  405. return ctxt->ops->intercept(ctxt, &info, stage);
  406. }
  407. static void assign_masked(ulong *dest, ulong src, ulong mask)
  408. {
  409. *dest = (*dest & ~mask) | (src & mask);
  410. }
  411. static void assign_register(unsigned long *reg, u64 val, int bytes)
  412. {
  413. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  414. switch (bytes) {
  415. case 1:
  416. *(u8 *)reg = (u8)val;
  417. break;
  418. case 2:
  419. *(u16 *)reg = (u16)val;
  420. break;
  421. case 4:
  422. *reg = (u32)val;
  423. break; /* 64b: zero-extend */
  424. case 8:
  425. *reg = val;
  426. break;
  427. }
  428. }
  429. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  430. {
  431. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  432. }
  433. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  434. {
  435. u16 sel;
  436. struct desc_struct ss;
  437. if (ctxt->mode == X86EMUL_MODE_PROT64)
  438. return ~0UL;
  439. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  440. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  441. }
  442. static int stack_size(struct x86_emulate_ctxt *ctxt)
  443. {
  444. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  445. }
  446. /* Access/update address held in a register, based on addressing mode. */
  447. static inline unsigned long
  448. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  449. {
  450. if (ctxt->ad_bytes == sizeof(unsigned long))
  451. return reg;
  452. else
  453. return reg & ad_mask(ctxt);
  454. }
  455. static inline unsigned long
  456. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  457. {
  458. return address_mask(ctxt, reg_read(ctxt, reg));
  459. }
  460. static void masked_increment(ulong *reg, ulong mask, int inc)
  461. {
  462. assign_masked(reg, *reg + inc, mask);
  463. }
  464. static inline void
  465. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  466. {
  467. ulong *preg = reg_rmw(ctxt, reg);
  468. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  469. }
  470. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  471. {
  472. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  473. }
  474. static u32 desc_limit_scaled(struct desc_struct *desc)
  475. {
  476. u32 limit = get_desc_limit(desc);
  477. return desc->g ? (limit << 12) | 0xfff : limit;
  478. }
  479. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  480. {
  481. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  482. return 0;
  483. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  484. }
  485. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  486. u32 error, bool valid)
  487. {
  488. WARN_ON(vec > 0x1f);
  489. ctxt->exception.vector = vec;
  490. ctxt->exception.error_code = error;
  491. ctxt->exception.error_code_valid = valid;
  492. return X86EMUL_PROPAGATE_FAULT;
  493. }
  494. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  495. {
  496. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  497. }
  498. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  499. {
  500. return emulate_exception(ctxt, GP_VECTOR, err, true);
  501. }
  502. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  503. {
  504. return emulate_exception(ctxt, SS_VECTOR, err, true);
  505. }
  506. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  507. {
  508. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  509. }
  510. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  511. {
  512. return emulate_exception(ctxt, TS_VECTOR, err, true);
  513. }
  514. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  515. {
  516. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  517. }
  518. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  519. {
  520. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  521. }
  522. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  523. {
  524. u16 selector;
  525. struct desc_struct desc;
  526. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  527. return selector;
  528. }
  529. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  530. unsigned seg)
  531. {
  532. u16 dummy;
  533. u32 base3;
  534. struct desc_struct desc;
  535. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  536. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  537. }
  538. /*
  539. * x86 defines three classes of vector instructions: explicitly
  540. * aligned, explicitly unaligned, and the rest, which change behaviour
  541. * depending on whether they're AVX encoded or not.
  542. *
  543. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  544. * subject to the same check.
  545. */
  546. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  547. {
  548. if (likely(size < 16))
  549. return false;
  550. if (ctxt->d & Aligned)
  551. return true;
  552. else if (ctxt->d & Unaligned)
  553. return false;
  554. else if (ctxt->d & Avx)
  555. return false;
  556. else
  557. return true;
  558. }
  559. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  560. struct segmented_address addr,
  561. unsigned *max_size, unsigned size,
  562. bool write, bool fetch,
  563. enum x86emul_mode mode, ulong *linear)
  564. {
  565. struct desc_struct desc;
  566. bool usable;
  567. ulong la;
  568. u32 lim;
  569. u16 sel;
  570. la = seg_base(ctxt, addr.seg) + addr.ea;
  571. *linear = la;
  572. *max_size = 0;
  573. switch (mode) {
  574. case X86EMUL_MODE_PROT64:
  575. if (is_noncanonical_address(la))
  576. goto bad;
  577. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  578. if (size > *max_size)
  579. goto bad;
  580. break;
  581. default:
  582. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  583. addr.seg);
  584. if (!usable)
  585. goto bad;
  586. /* code segment in protected mode or read-only data segment */
  587. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  588. || !(desc.type & 2)) && write)
  589. goto bad;
  590. /* unreadable code segment */
  591. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  592. goto bad;
  593. lim = desc_limit_scaled(&desc);
  594. if (!(desc.type & 8) && (desc.type & 4)) {
  595. /* expand-down segment */
  596. if (addr.ea <= lim)
  597. goto bad;
  598. lim = desc.d ? 0xffffffff : 0xffff;
  599. }
  600. if (addr.ea > lim)
  601. goto bad;
  602. if (lim == 0xffffffff)
  603. *max_size = ~0u;
  604. else {
  605. *max_size = (u64)lim + 1 - addr.ea;
  606. if (size > *max_size)
  607. goto bad;
  608. }
  609. la &= (u32)-1;
  610. break;
  611. }
  612. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  613. return emulate_gp(ctxt, 0);
  614. return X86EMUL_CONTINUE;
  615. bad:
  616. if (addr.seg == VCPU_SREG_SS)
  617. return emulate_ss(ctxt, 0);
  618. else
  619. return emulate_gp(ctxt, 0);
  620. }
  621. static int linearize(struct x86_emulate_ctxt *ctxt,
  622. struct segmented_address addr,
  623. unsigned size, bool write,
  624. ulong *linear)
  625. {
  626. unsigned max_size;
  627. return __linearize(ctxt, addr, &max_size, size, write, false,
  628. ctxt->mode, linear);
  629. }
  630. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  631. enum x86emul_mode mode)
  632. {
  633. ulong linear;
  634. int rc;
  635. unsigned max_size;
  636. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  637. .ea = dst };
  638. if (ctxt->op_bytes != sizeof(unsigned long))
  639. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  640. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  641. if (rc == X86EMUL_CONTINUE)
  642. ctxt->_eip = addr.ea;
  643. return rc;
  644. }
  645. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  646. {
  647. return assign_eip(ctxt, dst, ctxt->mode);
  648. }
  649. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  650. const struct desc_struct *cs_desc)
  651. {
  652. enum x86emul_mode mode = ctxt->mode;
  653. int rc;
  654. #ifdef CONFIG_X86_64
  655. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  656. if (cs_desc->l) {
  657. u64 efer = 0;
  658. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  659. if (efer & EFER_LMA)
  660. mode = X86EMUL_MODE_PROT64;
  661. } else
  662. mode = X86EMUL_MODE_PROT32; /* temporary value */
  663. }
  664. #endif
  665. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  666. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  667. rc = assign_eip(ctxt, dst, mode);
  668. if (rc == X86EMUL_CONTINUE)
  669. ctxt->mode = mode;
  670. return rc;
  671. }
  672. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  673. {
  674. return assign_eip_near(ctxt, ctxt->_eip + rel);
  675. }
  676. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  677. struct segmented_address addr,
  678. void *data,
  679. unsigned size)
  680. {
  681. int rc;
  682. ulong linear;
  683. rc = linearize(ctxt, addr, size, false, &linear);
  684. if (rc != X86EMUL_CONTINUE)
  685. return rc;
  686. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  687. }
  688. /*
  689. * Prefetch the remaining bytes of the instruction without crossing page
  690. * boundary if they are not in fetch_cache yet.
  691. */
  692. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  693. {
  694. int rc;
  695. unsigned size, max_size;
  696. unsigned long linear;
  697. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  698. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  699. .ea = ctxt->eip + cur_size };
  700. /*
  701. * We do not know exactly how many bytes will be needed, and
  702. * __linearize is expensive, so fetch as much as possible. We
  703. * just have to avoid going beyond the 15 byte limit, the end
  704. * of the segment, or the end of the page.
  705. *
  706. * __linearize is called with size 0 so that it does not do any
  707. * boundary check itself. Instead, we use max_size to check
  708. * against op_size.
  709. */
  710. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  711. &linear);
  712. if (unlikely(rc != X86EMUL_CONTINUE))
  713. return rc;
  714. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  715. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  716. /*
  717. * One instruction can only straddle two pages,
  718. * and one has been loaded at the beginning of
  719. * x86_decode_insn. So, if not enough bytes
  720. * still, we must have hit the 15-byte boundary.
  721. */
  722. if (unlikely(size < op_size))
  723. return emulate_gp(ctxt, 0);
  724. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  725. size, &ctxt->exception);
  726. if (unlikely(rc != X86EMUL_CONTINUE))
  727. return rc;
  728. ctxt->fetch.end += size;
  729. return X86EMUL_CONTINUE;
  730. }
  731. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  732. unsigned size)
  733. {
  734. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  735. if (unlikely(done_size < size))
  736. return __do_insn_fetch_bytes(ctxt, size - done_size);
  737. else
  738. return X86EMUL_CONTINUE;
  739. }
  740. /* Fetch next part of the instruction being emulated. */
  741. #define insn_fetch(_type, _ctxt) \
  742. ({ _type _x; \
  743. \
  744. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  745. if (rc != X86EMUL_CONTINUE) \
  746. goto done; \
  747. ctxt->_eip += sizeof(_type); \
  748. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  749. ctxt->fetch.ptr += sizeof(_type); \
  750. _x; \
  751. })
  752. #define insn_fetch_arr(_arr, _size, _ctxt) \
  753. ({ \
  754. rc = do_insn_fetch_bytes(_ctxt, _size); \
  755. if (rc != X86EMUL_CONTINUE) \
  756. goto done; \
  757. ctxt->_eip += (_size); \
  758. memcpy(_arr, ctxt->fetch.ptr, _size); \
  759. ctxt->fetch.ptr += (_size); \
  760. })
  761. /*
  762. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  763. * pointer into the block that addresses the relevant register.
  764. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  765. */
  766. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  767. int byteop)
  768. {
  769. void *p;
  770. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  771. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  772. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  773. else
  774. p = reg_rmw(ctxt, modrm_reg);
  775. return p;
  776. }
  777. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  778. struct segmented_address addr,
  779. u16 *size, unsigned long *address, int op_bytes)
  780. {
  781. int rc;
  782. if (op_bytes == 2)
  783. op_bytes = 3;
  784. *address = 0;
  785. rc = segmented_read_std(ctxt, addr, size, 2);
  786. if (rc != X86EMUL_CONTINUE)
  787. return rc;
  788. addr.ea += 2;
  789. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  790. return rc;
  791. }
  792. FASTOP2(add);
  793. FASTOP2(or);
  794. FASTOP2(adc);
  795. FASTOP2(sbb);
  796. FASTOP2(and);
  797. FASTOP2(sub);
  798. FASTOP2(xor);
  799. FASTOP2(cmp);
  800. FASTOP2(test);
  801. FASTOP1SRC2(mul, mul_ex);
  802. FASTOP1SRC2(imul, imul_ex);
  803. FASTOP1SRC2EX(div, div_ex);
  804. FASTOP1SRC2EX(idiv, idiv_ex);
  805. FASTOP3WCL(shld);
  806. FASTOP3WCL(shrd);
  807. FASTOP2W(imul);
  808. FASTOP1(not);
  809. FASTOP1(neg);
  810. FASTOP1(inc);
  811. FASTOP1(dec);
  812. FASTOP2CL(rol);
  813. FASTOP2CL(ror);
  814. FASTOP2CL(rcl);
  815. FASTOP2CL(rcr);
  816. FASTOP2CL(shl);
  817. FASTOP2CL(shr);
  818. FASTOP2CL(sar);
  819. FASTOP2W(bsf);
  820. FASTOP2W(bsr);
  821. FASTOP2W(bt);
  822. FASTOP2W(bts);
  823. FASTOP2W(btr);
  824. FASTOP2W(btc);
  825. FASTOP2(xadd);
  826. FASTOP2R(cmp, cmp_r);
  827. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  828. {
  829. /* If src is zero, do not writeback, but update flags */
  830. if (ctxt->src.val == 0)
  831. ctxt->dst.type = OP_NONE;
  832. return fastop(ctxt, em_bsf);
  833. }
  834. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  835. {
  836. /* If src is zero, do not writeback, but update flags */
  837. if (ctxt->src.val == 0)
  838. ctxt->dst.type = OP_NONE;
  839. return fastop(ctxt, em_bsr);
  840. }
  841. static u8 test_cc(unsigned int condition, unsigned long flags)
  842. {
  843. u8 rc;
  844. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  845. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  846. asm("push %[flags]; popf; call *%[fastop]"
  847. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  848. return rc;
  849. }
  850. static void fetch_register_operand(struct operand *op)
  851. {
  852. switch (op->bytes) {
  853. case 1:
  854. op->val = *(u8 *)op->addr.reg;
  855. break;
  856. case 2:
  857. op->val = *(u16 *)op->addr.reg;
  858. break;
  859. case 4:
  860. op->val = *(u32 *)op->addr.reg;
  861. break;
  862. case 8:
  863. op->val = *(u64 *)op->addr.reg;
  864. break;
  865. }
  866. }
  867. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  868. {
  869. ctxt->ops->get_fpu(ctxt);
  870. switch (reg) {
  871. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  872. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  873. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  874. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  875. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  876. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  877. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  878. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  879. #ifdef CONFIG_X86_64
  880. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  881. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  882. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  883. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  884. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  885. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  886. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  887. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  888. #endif
  889. default: BUG();
  890. }
  891. ctxt->ops->put_fpu(ctxt);
  892. }
  893. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  894. int reg)
  895. {
  896. ctxt->ops->get_fpu(ctxt);
  897. switch (reg) {
  898. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  899. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  900. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  901. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  902. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  903. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  904. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  905. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  906. #ifdef CONFIG_X86_64
  907. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  908. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  909. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  910. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  911. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  912. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  913. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  914. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  915. #endif
  916. default: BUG();
  917. }
  918. ctxt->ops->put_fpu(ctxt);
  919. }
  920. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  921. {
  922. ctxt->ops->get_fpu(ctxt);
  923. switch (reg) {
  924. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  925. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  926. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  927. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  928. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  929. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  930. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  931. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  932. default: BUG();
  933. }
  934. ctxt->ops->put_fpu(ctxt);
  935. }
  936. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  937. {
  938. ctxt->ops->get_fpu(ctxt);
  939. switch (reg) {
  940. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  941. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  942. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  943. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  944. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  945. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  946. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  947. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  948. default: BUG();
  949. }
  950. ctxt->ops->put_fpu(ctxt);
  951. }
  952. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  953. {
  954. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  955. return emulate_nm(ctxt);
  956. ctxt->ops->get_fpu(ctxt);
  957. asm volatile("fninit");
  958. ctxt->ops->put_fpu(ctxt);
  959. return X86EMUL_CONTINUE;
  960. }
  961. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  962. {
  963. u16 fcw;
  964. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  965. return emulate_nm(ctxt);
  966. ctxt->ops->get_fpu(ctxt);
  967. asm volatile("fnstcw %0": "+m"(fcw));
  968. ctxt->ops->put_fpu(ctxt);
  969. ctxt->dst.val = fcw;
  970. return X86EMUL_CONTINUE;
  971. }
  972. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  973. {
  974. u16 fsw;
  975. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  976. return emulate_nm(ctxt);
  977. ctxt->ops->get_fpu(ctxt);
  978. asm volatile("fnstsw %0": "+m"(fsw));
  979. ctxt->ops->put_fpu(ctxt);
  980. ctxt->dst.val = fsw;
  981. return X86EMUL_CONTINUE;
  982. }
  983. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  984. struct operand *op)
  985. {
  986. unsigned reg = ctxt->modrm_reg;
  987. if (!(ctxt->d & ModRM))
  988. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  989. if (ctxt->d & Sse) {
  990. op->type = OP_XMM;
  991. op->bytes = 16;
  992. op->addr.xmm = reg;
  993. read_sse_reg(ctxt, &op->vec_val, reg);
  994. return;
  995. }
  996. if (ctxt->d & Mmx) {
  997. reg &= 7;
  998. op->type = OP_MM;
  999. op->bytes = 8;
  1000. op->addr.mm = reg;
  1001. return;
  1002. }
  1003. op->type = OP_REG;
  1004. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1005. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1006. fetch_register_operand(op);
  1007. op->orig_val = op->val;
  1008. }
  1009. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1010. {
  1011. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1012. ctxt->modrm_seg = VCPU_SREG_SS;
  1013. }
  1014. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1015. struct operand *op)
  1016. {
  1017. u8 sib;
  1018. int index_reg, base_reg, scale;
  1019. int rc = X86EMUL_CONTINUE;
  1020. ulong modrm_ea = 0;
  1021. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1022. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1023. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1024. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1025. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1026. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1027. ctxt->modrm_seg = VCPU_SREG_DS;
  1028. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1029. op->type = OP_REG;
  1030. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1031. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1032. ctxt->d & ByteOp);
  1033. if (ctxt->d & Sse) {
  1034. op->type = OP_XMM;
  1035. op->bytes = 16;
  1036. op->addr.xmm = ctxt->modrm_rm;
  1037. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1038. return rc;
  1039. }
  1040. if (ctxt->d & Mmx) {
  1041. op->type = OP_MM;
  1042. op->bytes = 8;
  1043. op->addr.mm = ctxt->modrm_rm & 7;
  1044. return rc;
  1045. }
  1046. fetch_register_operand(op);
  1047. return rc;
  1048. }
  1049. op->type = OP_MEM;
  1050. if (ctxt->ad_bytes == 2) {
  1051. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1052. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1053. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1054. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1055. /* 16-bit ModR/M decode. */
  1056. switch (ctxt->modrm_mod) {
  1057. case 0:
  1058. if (ctxt->modrm_rm == 6)
  1059. modrm_ea += insn_fetch(u16, ctxt);
  1060. break;
  1061. case 1:
  1062. modrm_ea += insn_fetch(s8, ctxt);
  1063. break;
  1064. case 2:
  1065. modrm_ea += insn_fetch(u16, ctxt);
  1066. break;
  1067. }
  1068. switch (ctxt->modrm_rm) {
  1069. case 0:
  1070. modrm_ea += bx + si;
  1071. break;
  1072. case 1:
  1073. modrm_ea += bx + di;
  1074. break;
  1075. case 2:
  1076. modrm_ea += bp + si;
  1077. break;
  1078. case 3:
  1079. modrm_ea += bp + di;
  1080. break;
  1081. case 4:
  1082. modrm_ea += si;
  1083. break;
  1084. case 5:
  1085. modrm_ea += di;
  1086. break;
  1087. case 6:
  1088. if (ctxt->modrm_mod != 0)
  1089. modrm_ea += bp;
  1090. break;
  1091. case 7:
  1092. modrm_ea += bx;
  1093. break;
  1094. }
  1095. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1096. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1097. ctxt->modrm_seg = VCPU_SREG_SS;
  1098. modrm_ea = (u16)modrm_ea;
  1099. } else {
  1100. /* 32/64-bit ModR/M decode. */
  1101. if ((ctxt->modrm_rm & 7) == 4) {
  1102. sib = insn_fetch(u8, ctxt);
  1103. index_reg |= (sib >> 3) & 7;
  1104. base_reg |= sib & 7;
  1105. scale = sib >> 6;
  1106. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1107. modrm_ea += insn_fetch(s32, ctxt);
  1108. else {
  1109. modrm_ea += reg_read(ctxt, base_reg);
  1110. adjust_modrm_seg(ctxt, base_reg);
  1111. /* Increment ESP on POP [ESP] */
  1112. if ((ctxt->d & IncSP) &&
  1113. base_reg == VCPU_REGS_RSP)
  1114. modrm_ea += ctxt->op_bytes;
  1115. }
  1116. if (index_reg != 4)
  1117. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1118. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1119. modrm_ea += insn_fetch(s32, ctxt);
  1120. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1121. ctxt->rip_relative = 1;
  1122. } else {
  1123. base_reg = ctxt->modrm_rm;
  1124. modrm_ea += reg_read(ctxt, base_reg);
  1125. adjust_modrm_seg(ctxt, base_reg);
  1126. }
  1127. switch (ctxt->modrm_mod) {
  1128. case 1:
  1129. modrm_ea += insn_fetch(s8, ctxt);
  1130. break;
  1131. case 2:
  1132. modrm_ea += insn_fetch(s32, ctxt);
  1133. break;
  1134. }
  1135. }
  1136. op->addr.mem.ea = modrm_ea;
  1137. if (ctxt->ad_bytes != 8)
  1138. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1139. done:
  1140. return rc;
  1141. }
  1142. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1143. struct operand *op)
  1144. {
  1145. int rc = X86EMUL_CONTINUE;
  1146. op->type = OP_MEM;
  1147. switch (ctxt->ad_bytes) {
  1148. case 2:
  1149. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1150. break;
  1151. case 4:
  1152. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1153. break;
  1154. case 8:
  1155. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1156. break;
  1157. }
  1158. done:
  1159. return rc;
  1160. }
  1161. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1162. {
  1163. long sv = 0, mask;
  1164. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1165. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1166. if (ctxt->src.bytes == 2)
  1167. sv = (s16)ctxt->src.val & (s16)mask;
  1168. else if (ctxt->src.bytes == 4)
  1169. sv = (s32)ctxt->src.val & (s32)mask;
  1170. else
  1171. sv = (s64)ctxt->src.val & (s64)mask;
  1172. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1173. ctxt->dst.addr.mem.ea + (sv >> 3));
  1174. }
  1175. /* only subword offset */
  1176. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1177. }
  1178. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1179. unsigned long addr, void *dest, unsigned size)
  1180. {
  1181. int rc;
  1182. struct read_cache *mc = &ctxt->mem_read;
  1183. if (mc->pos < mc->end)
  1184. goto read_cached;
  1185. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1186. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1187. &ctxt->exception);
  1188. if (rc != X86EMUL_CONTINUE)
  1189. return rc;
  1190. mc->end += size;
  1191. read_cached:
  1192. memcpy(dest, mc->data + mc->pos, size);
  1193. mc->pos += size;
  1194. return X86EMUL_CONTINUE;
  1195. }
  1196. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1197. struct segmented_address addr,
  1198. void *data,
  1199. unsigned size)
  1200. {
  1201. int rc;
  1202. ulong linear;
  1203. rc = linearize(ctxt, addr, size, false, &linear);
  1204. if (rc != X86EMUL_CONTINUE)
  1205. return rc;
  1206. return read_emulated(ctxt, linear, data, size);
  1207. }
  1208. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1209. struct segmented_address addr,
  1210. const void *data,
  1211. unsigned size)
  1212. {
  1213. int rc;
  1214. ulong linear;
  1215. rc = linearize(ctxt, addr, size, true, &linear);
  1216. if (rc != X86EMUL_CONTINUE)
  1217. return rc;
  1218. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1219. &ctxt->exception);
  1220. }
  1221. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1222. struct segmented_address addr,
  1223. const void *orig_data, const void *data,
  1224. unsigned size)
  1225. {
  1226. int rc;
  1227. ulong linear;
  1228. rc = linearize(ctxt, addr, size, true, &linear);
  1229. if (rc != X86EMUL_CONTINUE)
  1230. return rc;
  1231. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1232. size, &ctxt->exception);
  1233. }
  1234. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1235. unsigned int size, unsigned short port,
  1236. void *dest)
  1237. {
  1238. struct read_cache *rc = &ctxt->io_read;
  1239. if (rc->pos == rc->end) { /* refill pio read ahead */
  1240. unsigned int in_page, n;
  1241. unsigned int count = ctxt->rep_prefix ?
  1242. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1243. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1244. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1245. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1246. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1247. if (n == 0)
  1248. n = 1;
  1249. rc->pos = rc->end = 0;
  1250. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1251. return 0;
  1252. rc->end = n * size;
  1253. }
  1254. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1255. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1256. ctxt->dst.data = rc->data + rc->pos;
  1257. ctxt->dst.type = OP_MEM_STR;
  1258. ctxt->dst.count = (rc->end - rc->pos) / size;
  1259. rc->pos = rc->end;
  1260. } else {
  1261. memcpy(dest, rc->data + rc->pos, size);
  1262. rc->pos += size;
  1263. }
  1264. return 1;
  1265. }
  1266. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1267. u16 index, struct desc_struct *desc)
  1268. {
  1269. struct desc_ptr dt;
  1270. ulong addr;
  1271. ctxt->ops->get_idt(ctxt, &dt);
  1272. if (dt.size < index * 8 + 7)
  1273. return emulate_gp(ctxt, index << 3 | 0x2);
  1274. addr = dt.address + index * 8;
  1275. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1276. &ctxt->exception);
  1277. }
  1278. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1279. u16 selector, struct desc_ptr *dt)
  1280. {
  1281. const struct x86_emulate_ops *ops = ctxt->ops;
  1282. u32 base3 = 0;
  1283. if (selector & 1 << 2) {
  1284. struct desc_struct desc;
  1285. u16 sel;
  1286. memset (dt, 0, sizeof *dt);
  1287. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1288. VCPU_SREG_LDTR))
  1289. return;
  1290. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1291. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1292. } else
  1293. ops->get_gdt(ctxt, dt);
  1294. }
  1295. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1296. u16 selector, ulong *desc_addr_p)
  1297. {
  1298. struct desc_ptr dt;
  1299. u16 index = selector >> 3;
  1300. ulong addr;
  1301. get_descriptor_table_ptr(ctxt, selector, &dt);
  1302. if (dt.size < index * 8 + 7)
  1303. return emulate_gp(ctxt, selector & 0xfffc);
  1304. addr = dt.address + index * 8;
  1305. #ifdef CONFIG_X86_64
  1306. if (addr >> 32 != 0) {
  1307. u64 efer = 0;
  1308. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1309. if (!(efer & EFER_LMA))
  1310. addr &= (u32)-1;
  1311. }
  1312. #endif
  1313. *desc_addr_p = addr;
  1314. return X86EMUL_CONTINUE;
  1315. }
  1316. /* allowed just for 8 bytes segments */
  1317. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1318. u16 selector, struct desc_struct *desc,
  1319. ulong *desc_addr_p)
  1320. {
  1321. int rc;
  1322. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1326. &ctxt->exception);
  1327. }
  1328. /* allowed just for 8 bytes segments */
  1329. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1330. u16 selector, struct desc_struct *desc)
  1331. {
  1332. int rc;
  1333. ulong addr;
  1334. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1335. if (rc != X86EMUL_CONTINUE)
  1336. return rc;
  1337. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1338. &ctxt->exception);
  1339. }
  1340. /* Does not support long mode */
  1341. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1342. u16 selector, int seg, u8 cpl,
  1343. enum x86_transfer_type transfer,
  1344. struct desc_struct *desc)
  1345. {
  1346. struct desc_struct seg_desc, old_desc;
  1347. u8 dpl, rpl;
  1348. unsigned err_vec = GP_VECTOR;
  1349. u32 err_code = 0;
  1350. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1351. ulong desc_addr;
  1352. int ret;
  1353. u16 dummy;
  1354. u32 base3 = 0;
  1355. memset(&seg_desc, 0, sizeof seg_desc);
  1356. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1357. /* set real mode segment descriptor (keep limit etc. for
  1358. * unreal mode) */
  1359. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1360. set_desc_base(&seg_desc, selector << 4);
  1361. goto load;
  1362. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1363. /* VM86 needs a clean new segment descriptor */
  1364. set_desc_base(&seg_desc, selector << 4);
  1365. set_desc_limit(&seg_desc, 0xffff);
  1366. seg_desc.type = 3;
  1367. seg_desc.p = 1;
  1368. seg_desc.s = 1;
  1369. seg_desc.dpl = 3;
  1370. goto load;
  1371. }
  1372. rpl = selector & 3;
  1373. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1374. if ((seg == VCPU_SREG_CS
  1375. || (seg == VCPU_SREG_SS
  1376. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1377. || seg == VCPU_SREG_TR)
  1378. && null_selector)
  1379. goto exception;
  1380. /* TR should be in GDT only */
  1381. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1382. goto exception;
  1383. if (null_selector) /* for NULL selector skip all following checks */
  1384. goto load;
  1385. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1386. if (ret != X86EMUL_CONTINUE)
  1387. return ret;
  1388. err_code = selector & 0xfffc;
  1389. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1390. GP_VECTOR;
  1391. /* can't load system descriptor into segment selector */
  1392. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1393. if (transfer == X86_TRANSFER_CALL_JMP)
  1394. return X86EMUL_UNHANDLEABLE;
  1395. goto exception;
  1396. }
  1397. if (!seg_desc.p) {
  1398. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1399. goto exception;
  1400. }
  1401. dpl = seg_desc.dpl;
  1402. switch (seg) {
  1403. case VCPU_SREG_SS:
  1404. /*
  1405. * segment is not a writable data segment or segment
  1406. * selector's RPL != CPL or segment selector's RPL != CPL
  1407. */
  1408. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1409. goto exception;
  1410. break;
  1411. case VCPU_SREG_CS:
  1412. if (!(seg_desc.type & 8))
  1413. goto exception;
  1414. if (seg_desc.type & 4) {
  1415. /* conforming */
  1416. if (dpl > cpl)
  1417. goto exception;
  1418. } else {
  1419. /* nonconforming */
  1420. if (rpl > cpl || dpl != cpl)
  1421. goto exception;
  1422. }
  1423. /* in long-mode d/b must be clear if l is set */
  1424. if (seg_desc.d && seg_desc.l) {
  1425. u64 efer = 0;
  1426. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1427. if (efer & EFER_LMA)
  1428. goto exception;
  1429. }
  1430. /* CS(RPL) <- CPL */
  1431. selector = (selector & 0xfffc) | cpl;
  1432. break;
  1433. case VCPU_SREG_TR:
  1434. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1435. goto exception;
  1436. old_desc = seg_desc;
  1437. seg_desc.type |= 2; /* busy */
  1438. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1439. sizeof(seg_desc), &ctxt->exception);
  1440. if (ret != X86EMUL_CONTINUE)
  1441. return ret;
  1442. break;
  1443. case VCPU_SREG_LDTR:
  1444. if (seg_desc.s || seg_desc.type != 2)
  1445. goto exception;
  1446. break;
  1447. default: /* DS, ES, FS, or GS */
  1448. /*
  1449. * segment is not a data or readable code segment or
  1450. * ((segment is a data or nonconforming code segment)
  1451. * and (both RPL and CPL > DPL))
  1452. */
  1453. if ((seg_desc.type & 0xa) == 0x8 ||
  1454. (((seg_desc.type & 0xc) != 0xc) &&
  1455. (rpl > dpl && cpl > dpl)))
  1456. goto exception;
  1457. break;
  1458. }
  1459. if (seg_desc.s) {
  1460. /* mark segment as accessed */
  1461. if (!(seg_desc.type & 1)) {
  1462. seg_desc.type |= 1;
  1463. ret = write_segment_descriptor(ctxt, selector,
  1464. &seg_desc);
  1465. if (ret != X86EMUL_CONTINUE)
  1466. return ret;
  1467. }
  1468. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1469. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1470. sizeof(base3), &ctxt->exception);
  1471. if (ret != X86EMUL_CONTINUE)
  1472. return ret;
  1473. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1474. ((u64)base3 << 32)))
  1475. return emulate_gp(ctxt, 0);
  1476. }
  1477. load:
  1478. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1479. if (desc)
  1480. *desc = seg_desc;
  1481. return X86EMUL_CONTINUE;
  1482. exception:
  1483. return emulate_exception(ctxt, err_vec, err_code, true);
  1484. }
  1485. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1486. u16 selector, int seg)
  1487. {
  1488. u8 cpl = ctxt->ops->cpl(ctxt);
  1489. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1490. X86_TRANSFER_NONE, NULL);
  1491. }
  1492. static void write_register_operand(struct operand *op)
  1493. {
  1494. return assign_register(op->addr.reg, op->val, op->bytes);
  1495. }
  1496. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1497. {
  1498. switch (op->type) {
  1499. case OP_REG:
  1500. write_register_operand(op);
  1501. break;
  1502. case OP_MEM:
  1503. if (ctxt->lock_prefix)
  1504. return segmented_cmpxchg(ctxt,
  1505. op->addr.mem,
  1506. &op->orig_val,
  1507. &op->val,
  1508. op->bytes);
  1509. else
  1510. return segmented_write(ctxt,
  1511. op->addr.mem,
  1512. &op->val,
  1513. op->bytes);
  1514. break;
  1515. case OP_MEM_STR:
  1516. return segmented_write(ctxt,
  1517. op->addr.mem,
  1518. op->data,
  1519. op->bytes * op->count);
  1520. break;
  1521. case OP_XMM:
  1522. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1523. break;
  1524. case OP_MM:
  1525. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1526. break;
  1527. case OP_NONE:
  1528. /* no writeback */
  1529. break;
  1530. default:
  1531. break;
  1532. }
  1533. return X86EMUL_CONTINUE;
  1534. }
  1535. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1536. {
  1537. struct segmented_address addr;
  1538. rsp_increment(ctxt, -bytes);
  1539. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1540. addr.seg = VCPU_SREG_SS;
  1541. return segmented_write(ctxt, addr, data, bytes);
  1542. }
  1543. static int em_push(struct x86_emulate_ctxt *ctxt)
  1544. {
  1545. /* Disable writeback. */
  1546. ctxt->dst.type = OP_NONE;
  1547. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1548. }
  1549. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1550. void *dest, int len)
  1551. {
  1552. int rc;
  1553. struct segmented_address addr;
  1554. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1555. addr.seg = VCPU_SREG_SS;
  1556. rc = segmented_read(ctxt, addr, dest, len);
  1557. if (rc != X86EMUL_CONTINUE)
  1558. return rc;
  1559. rsp_increment(ctxt, len);
  1560. return rc;
  1561. }
  1562. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1563. {
  1564. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1565. }
  1566. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1567. void *dest, int len)
  1568. {
  1569. int rc;
  1570. unsigned long val, change_mask;
  1571. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1572. int cpl = ctxt->ops->cpl(ctxt);
  1573. rc = emulate_pop(ctxt, &val, len);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1577. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1578. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1579. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1580. switch(ctxt->mode) {
  1581. case X86EMUL_MODE_PROT64:
  1582. case X86EMUL_MODE_PROT32:
  1583. case X86EMUL_MODE_PROT16:
  1584. if (cpl == 0)
  1585. change_mask |= X86_EFLAGS_IOPL;
  1586. if (cpl <= iopl)
  1587. change_mask |= X86_EFLAGS_IF;
  1588. break;
  1589. case X86EMUL_MODE_VM86:
  1590. if (iopl < 3)
  1591. return emulate_gp(ctxt, 0);
  1592. change_mask |= X86_EFLAGS_IF;
  1593. break;
  1594. default: /* real mode */
  1595. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1596. break;
  1597. }
  1598. *(unsigned long *)dest =
  1599. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1600. return rc;
  1601. }
  1602. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1603. {
  1604. ctxt->dst.type = OP_REG;
  1605. ctxt->dst.addr.reg = &ctxt->eflags;
  1606. ctxt->dst.bytes = ctxt->op_bytes;
  1607. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1608. }
  1609. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1610. {
  1611. int rc;
  1612. unsigned frame_size = ctxt->src.val;
  1613. unsigned nesting_level = ctxt->src2.val & 31;
  1614. ulong rbp;
  1615. if (nesting_level)
  1616. return X86EMUL_UNHANDLEABLE;
  1617. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1618. rc = push(ctxt, &rbp, stack_size(ctxt));
  1619. if (rc != X86EMUL_CONTINUE)
  1620. return rc;
  1621. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1622. stack_mask(ctxt));
  1623. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1624. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1625. stack_mask(ctxt));
  1626. return X86EMUL_CONTINUE;
  1627. }
  1628. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1629. {
  1630. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1631. stack_mask(ctxt));
  1632. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1633. }
  1634. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1635. {
  1636. int seg = ctxt->src2.val;
  1637. ctxt->src.val = get_segment_selector(ctxt, seg);
  1638. if (ctxt->op_bytes == 4) {
  1639. rsp_increment(ctxt, -2);
  1640. ctxt->op_bytes = 2;
  1641. }
  1642. return em_push(ctxt);
  1643. }
  1644. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1645. {
  1646. int seg = ctxt->src2.val;
  1647. unsigned long selector;
  1648. int rc;
  1649. rc = emulate_pop(ctxt, &selector, 2);
  1650. if (rc != X86EMUL_CONTINUE)
  1651. return rc;
  1652. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1653. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1654. if (ctxt->op_bytes > 2)
  1655. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1656. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1657. return rc;
  1658. }
  1659. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1660. {
  1661. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1662. int rc = X86EMUL_CONTINUE;
  1663. int reg = VCPU_REGS_RAX;
  1664. while (reg <= VCPU_REGS_RDI) {
  1665. (reg == VCPU_REGS_RSP) ?
  1666. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1667. rc = em_push(ctxt);
  1668. if (rc != X86EMUL_CONTINUE)
  1669. return rc;
  1670. ++reg;
  1671. }
  1672. return rc;
  1673. }
  1674. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1677. return em_push(ctxt);
  1678. }
  1679. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1680. {
  1681. int rc = X86EMUL_CONTINUE;
  1682. int reg = VCPU_REGS_RDI;
  1683. u32 val;
  1684. while (reg >= VCPU_REGS_RAX) {
  1685. if (reg == VCPU_REGS_RSP) {
  1686. rsp_increment(ctxt, ctxt->op_bytes);
  1687. --reg;
  1688. }
  1689. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1690. if (rc != X86EMUL_CONTINUE)
  1691. break;
  1692. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1693. --reg;
  1694. }
  1695. return rc;
  1696. }
  1697. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1698. {
  1699. const struct x86_emulate_ops *ops = ctxt->ops;
  1700. int rc;
  1701. struct desc_ptr dt;
  1702. gva_t cs_addr;
  1703. gva_t eip_addr;
  1704. u16 cs, eip;
  1705. /* TODO: Add limit checks */
  1706. ctxt->src.val = ctxt->eflags;
  1707. rc = em_push(ctxt);
  1708. if (rc != X86EMUL_CONTINUE)
  1709. return rc;
  1710. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1711. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1712. rc = em_push(ctxt);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. ctxt->src.val = ctxt->_eip;
  1716. rc = em_push(ctxt);
  1717. if (rc != X86EMUL_CONTINUE)
  1718. return rc;
  1719. ops->get_idt(ctxt, &dt);
  1720. eip_addr = dt.address + (irq << 2);
  1721. cs_addr = dt.address + (irq << 2) + 2;
  1722. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1723. if (rc != X86EMUL_CONTINUE)
  1724. return rc;
  1725. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1726. if (rc != X86EMUL_CONTINUE)
  1727. return rc;
  1728. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1729. if (rc != X86EMUL_CONTINUE)
  1730. return rc;
  1731. ctxt->_eip = eip;
  1732. return rc;
  1733. }
  1734. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1735. {
  1736. int rc;
  1737. invalidate_registers(ctxt);
  1738. rc = __emulate_int_real(ctxt, irq);
  1739. if (rc == X86EMUL_CONTINUE)
  1740. writeback_registers(ctxt);
  1741. return rc;
  1742. }
  1743. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1744. {
  1745. switch(ctxt->mode) {
  1746. case X86EMUL_MODE_REAL:
  1747. return __emulate_int_real(ctxt, irq);
  1748. case X86EMUL_MODE_VM86:
  1749. case X86EMUL_MODE_PROT16:
  1750. case X86EMUL_MODE_PROT32:
  1751. case X86EMUL_MODE_PROT64:
  1752. default:
  1753. /* Protected mode interrupts unimplemented yet */
  1754. return X86EMUL_UNHANDLEABLE;
  1755. }
  1756. }
  1757. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1758. {
  1759. int rc = X86EMUL_CONTINUE;
  1760. unsigned long temp_eip = 0;
  1761. unsigned long temp_eflags = 0;
  1762. unsigned long cs = 0;
  1763. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1764. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1765. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1766. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1767. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1768. X86_EFLAGS_FIXED;
  1769. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1770. X86_EFLAGS_VIP;
  1771. /* TODO: Add stack limit check */
  1772. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1773. if (rc != X86EMUL_CONTINUE)
  1774. return rc;
  1775. if (temp_eip & ~0xffff)
  1776. return emulate_gp(ctxt, 0);
  1777. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1778. if (rc != X86EMUL_CONTINUE)
  1779. return rc;
  1780. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1781. if (rc != X86EMUL_CONTINUE)
  1782. return rc;
  1783. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1784. if (rc != X86EMUL_CONTINUE)
  1785. return rc;
  1786. ctxt->_eip = temp_eip;
  1787. if (ctxt->op_bytes == 4)
  1788. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1789. else if (ctxt->op_bytes == 2) {
  1790. ctxt->eflags &= ~0xffff;
  1791. ctxt->eflags |= temp_eflags;
  1792. }
  1793. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1794. ctxt->eflags |= X86_EFLAGS_FIXED;
  1795. ctxt->ops->set_nmi_mask(ctxt, false);
  1796. return rc;
  1797. }
  1798. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1799. {
  1800. switch(ctxt->mode) {
  1801. case X86EMUL_MODE_REAL:
  1802. return emulate_iret_real(ctxt);
  1803. case X86EMUL_MODE_VM86:
  1804. case X86EMUL_MODE_PROT16:
  1805. case X86EMUL_MODE_PROT32:
  1806. case X86EMUL_MODE_PROT64:
  1807. default:
  1808. /* iret from protected mode unimplemented yet */
  1809. return X86EMUL_UNHANDLEABLE;
  1810. }
  1811. }
  1812. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1813. {
  1814. int rc;
  1815. unsigned short sel, old_sel;
  1816. struct desc_struct old_desc, new_desc;
  1817. const struct x86_emulate_ops *ops = ctxt->ops;
  1818. u8 cpl = ctxt->ops->cpl(ctxt);
  1819. /* Assignment of RIP may only fail in 64-bit mode */
  1820. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1821. ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
  1822. VCPU_SREG_CS);
  1823. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1824. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1825. X86_TRANSFER_CALL_JMP,
  1826. &new_desc);
  1827. if (rc != X86EMUL_CONTINUE)
  1828. return rc;
  1829. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1830. if (rc != X86EMUL_CONTINUE) {
  1831. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1832. /* assigning eip failed; restore the old cs */
  1833. ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
  1834. return rc;
  1835. }
  1836. return rc;
  1837. }
  1838. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1839. {
  1840. return assign_eip_near(ctxt, ctxt->src.val);
  1841. }
  1842. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1843. {
  1844. int rc;
  1845. long int old_eip;
  1846. old_eip = ctxt->_eip;
  1847. rc = assign_eip_near(ctxt, ctxt->src.val);
  1848. if (rc != X86EMUL_CONTINUE)
  1849. return rc;
  1850. ctxt->src.val = old_eip;
  1851. rc = em_push(ctxt);
  1852. return rc;
  1853. }
  1854. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1855. {
  1856. u64 old = ctxt->dst.orig_val64;
  1857. if (ctxt->dst.bytes == 16)
  1858. return X86EMUL_UNHANDLEABLE;
  1859. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1860. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1861. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1862. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1863. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1864. } else {
  1865. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1866. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1867. ctxt->eflags |= X86_EFLAGS_ZF;
  1868. }
  1869. return X86EMUL_CONTINUE;
  1870. }
  1871. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1872. {
  1873. int rc;
  1874. unsigned long eip;
  1875. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1876. if (rc != X86EMUL_CONTINUE)
  1877. return rc;
  1878. return assign_eip_near(ctxt, eip);
  1879. }
  1880. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1881. {
  1882. int rc;
  1883. unsigned long eip, cs;
  1884. u16 old_cs;
  1885. int cpl = ctxt->ops->cpl(ctxt);
  1886. struct desc_struct old_desc, new_desc;
  1887. const struct x86_emulate_ops *ops = ctxt->ops;
  1888. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1889. ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
  1890. VCPU_SREG_CS);
  1891. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1892. if (rc != X86EMUL_CONTINUE)
  1893. return rc;
  1894. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1895. if (rc != X86EMUL_CONTINUE)
  1896. return rc;
  1897. /* Outer-privilege level return is not implemented */
  1898. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1899. return X86EMUL_UNHANDLEABLE;
  1900. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1901. X86_TRANSFER_RET,
  1902. &new_desc);
  1903. if (rc != X86EMUL_CONTINUE)
  1904. return rc;
  1905. rc = assign_eip_far(ctxt, eip, &new_desc);
  1906. if (rc != X86EMUL_CONTINUE) {
  1907. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1908. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  1909. }
  1910. return rc;
  1911. }
  1912. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1913. {
  1914. int rc;
  1915. rc = em_ret_far(ctxt);
  1916. if (rc != X86EMUL_CONTINUE)
  1917. return rc;
  1918. rsp_increment(ctxt, ctxt->src.val);
  1919. return X86EMUL_CONTINUE;
  1920. }
  1921. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1922. {
  1923. /* Save real source value, then compare EAX against destination. */
  1924. ctxt->dst.orig_val = ctxt->dst.val;
  1925. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1926. ctxt->src.orig_val = ctxt->src.val;
  1927. ctxt->src.val = ctxt->dst.orig_val;
  1928. fastop(ctxt, em_cmp);
  1929. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1930. /* Success: write back to memory; no update of EAX */
  1931. ctxt->src.type = OP_NONE;
  1932. ctxt->dst.val = ctxt->src.orig_val;
  1933. } else {
  1934. /* Failure: write the value we saw to EAX. */
  1935. ctxt->src.type = OP_REG;
  1936. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1937. ctxt->src.val = ctxt->dst.orig_val;
  1938. /* Create write-cycle to dest by writing the same value */
  1939. ctxt->dst.val = ctxt->dst.orig_val;
  1940. }
  1941. return X86EMUL_CONTINUE;
  1942. }
  1943. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1944. {
  1945. int seg = ctxt->src2.val;
  1946. unsigned short sel;
  1947. int rc;
  1948. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1949. rc = load_segment_descriptor(ctxt, sel, seg);
  1950. if (rc != X86EMUL_CONTINUE)
  1951. return rc;
  1952. ctxt->dst.val = ctxt->src.val;
  1953. return rc;
  1954. }
  1955. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  1956. {
  1957. u32 eax, ebx, ecx, edx;
  1958. eax = 0x80000001;
  1959. ecx = 0;
  1960. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1961. return edx & bit(X86_FEATURE_LM);
  1962. }
  1963. #define GET_SMSTATE(type, smbase, offset) \
  1964. ({ \
  1965. type __val; \
  1966. int r = ctxt->ops->read_std(ctxt, smbase + offset, &__val, \
  1967. sizeof(__val), NULL); \
  1968. if (r != X86EMUL_CONTINUE) \
  1969. return X86EMUL_UNHANDLEABLE; \
  1970. __val; \
  1971. })
  1972. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  1973. {
  1974. desc->g = (flags >> 23) & 1;
  1975. desc->d = (flags >> 22) & 1;
  1976. desc->l = (flags >> 21) & 1;
  1977. desc->avl = (flags >> 20) & 1;
  1978. desc->p = (flags >> 15) & 1;
  1979. desc->dpl = (flags >> 13) & 3;
  1980. desc->s = (flags >> 12) & 1;
  1981. desc->type = (flags >> 8) & 15;
  1982. }
  1983. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  1984. {
  1985. struct desc_struct desc;
  1986. int offset;
  1987. u16 selector;
  1988. selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);
  1989. if (n < 3)
  1990. offset = 0x7f84 + n * 12;
  1991. else
  1992. offset = 0x7f2c + (n - 3) * 12;
  1993. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  1994. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  1995. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
  1996. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  1997. return X86EMUL_CONTINUE;
  1998. }
  1999. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2000. {
  2001. struct desc_struct desc;
  2002. int offset;
  2003. u16 selector;
  2004. u32 base3;
  2005. offset = 0x7e00 + n * 16;
  2006. selector = GET_SMSTATE(u16, smbase, offset);
  2007. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
  2008. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2009. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2010. base3 = GET_SMSTATE(u32, smbase, offset + 12);
  2011. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2012. return X86EMUL_CONTINUE;
  2013. }
  2014. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2015. u64 cr0, u64 cr4)
  2016. {
  2017. int bad;
  2018. /*
  2019. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2020. * Then enable protected mode. However, PCID cannot be enabled
  2021. * if EFER.LMA=0, so set it separately.
  2022. */
  2023. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2024. if (bad)
  2025. return X86EMUL_UNHANDLEABLE;
  2026. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2027. if (bad)
  2028. return X86EMUL_UNHANDLEABLE;
  2029. if (cr4 & X86_CR4_PCIDE) {
  2030. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2031. if (bad)
  2032. return X86EMUL_UNHANDLEABLE;
  2033. }
  2034. return X86EMUL_CONTINUE;
  2035. }
  2036. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2037. {
  2038. struct desc_struct desc;
  2039. struct desc_ptr dt;
  2040. u16 selector;
  2041. u32 val, cr0, cr4;
  2042. int i;
  2043. cr0 = GET_SMSTATE(u32, smbase, 0x7ffc);
  2044. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
  2045. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
  2046. ctxt->_eip = GET_SMSTATE(u32, smbase, 0x7ff0);
  2047. for (i = 0; i < 8; i++)
  2048. *reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);
  2049. val = GET_SMSTATE(u32, smbase, 0x7fcc);
  2050. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2051. val = GET_SMSTATE(u32, smbase, 0x7fc8);
  2052. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2053. selector = GET_SMSTATE(u32, smbase, 0x7fc4);
  2054. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f64));
  2055. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f60));
  2056. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f5c));
  2057. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2058. selector = GET_SMSTATE(u32, smbase, 0x7fc0);
  2059. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f80));
  2060. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f7c));
  2061. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f78));
  2062. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2063. dt.address = GET_SMSTATE(u32, smbase, 0x7f74);
  2064. dt.size = GET_SMSTATE(u32, smbase, 0x7f70);
  2065. ctxt->ops->set_gdt(ctxt, &dt);
  2066. dt.address = GET_SMSTATE(u32, smbase, 0x7f58);
  2067. dt.size = GET_SMSTATE(u32, smbase, 0x7f54);
  2068. ctxt->ops->set_idt(ctxt, &dt);
  2069. for (i = 0; i < 6; i++) {
  2070. int r = rsm_load_seg_32(ctxt, smbase, i);
  2071. if (r != X86EMUL_CONTINUE)
  2072. return r;
  2073. }
  2074. cr4 = GET_SMSTATE(u32, smbase, 0x7f14);
  2075. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));
  2076. return rsm_enter_protected_mode(ctxt, cr0, cr4);
  2077. }
  2078. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2079. {
  2080. struct desc_struct desc;
  2081. struct desc_ptr dt;
  2082. u64 val, cr0, cr4;
  2083. u32 base3;
  2084. u16 selector;
  2085. int i, r;
  2086. for (i = 0; i < 16; i++)
  2087. *reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);
  2088. ctxt->_eip = GET_SMSTATE(u64, smbase, 0x7f78);
  2089. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;
  2090. val = GET_SMSTATE(u32, smbase, 0x7f68);
  2091. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2092. val = GET_SMSTATE(u32, smbase, 0x7f60);
  2093. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2094. cr0 = GET_SMSTATE(u64, smbase, 0x7f58);
  2095. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u64, smbase, 0x7f50));
  2096. cr4 = GET_SMSTATE(u64, smbase, 0x7f48);
  2097. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
  2098. val = GET_SMSTATE(u64, smbase, 0x7ed0);
  2099. ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
  2100. selector = GET_SMSTATE(u32, smbase, 0x7e90);
  2101. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e92) << 8);
  2102. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e94));
  2103. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e98));
  2104. base3 = GET_SMSTATE(u32, smbase, 0x7e9c);
  2105. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2106. dt.size = GET_SMSTATE(u32, smbase, 0x7e84);
  2107. dt.address = GET_SMSTATE(u64, smbase, 0x7e88);
  2108. ctxt->ops->set_idt(ctxt, &dt);
  2109. selector = GET_SMSTATE(u32, smbase, 0x7e70);
  2110. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e72) << 8);
  2111. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e74));
  2112. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e78));
  2113. base3 = GET_SMSTATE(u32, smbase, 0x7e7c);
  2114. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2115. dt.size = GET_SMSTATE(u32, smbase, 0x7e64);
  2116. dt.address = GET_SMSTATE(u64, smbase, 0x7e68);
  2117. ctxt->ops->set_gdt(ctxt, &dt);
  2118. r = rsm_enter_protected_mode(ctxt, cr0, cr4);
  2119. if (r != X86EMUL_CONTINUE)
  2120. return r;
  2121. for (i = 0; i < 6; i++) {
  2122. r = rsm_load_seg_64(ctxt, smbase, i);
  2123. if (r != X86EMUL_CONTINUE)
  2124. return r;
  2125. }
  2126. return X86EMUL_CONTINUE;
  2127. }
  2128. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2129. {
  2130. unsigned long cr0, cr4, efer;
  2131. u64 smbase;
  2132. int ret;
  2133. if ((ctxt->emul_flags & X86EMUL_SMM_MASK) == 0)
  2134. return emulate_ud(ctxt);
  2135. /*
  2136. * Get back to real mode, to prepare a safe state in which to load
  2137. * CR0/CR3/CR4/EFER. Also this will ensure that addresses passed
  2138. * to read_std/write_std are not virtual.
  2139. *
  2140. * CR4.PCIDE must be zero, because it is a 64-bit mode only feature.
  2141. */
  2142. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2143. if (cr0 & X86_CR0_PE)
  2144. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2145. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2146. if (cr4 & X86_CR4_PAE)
  2147. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2148. efer = 0;
  2149. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2150. smbase = ctxt->ops->get_smbase(ctxt);
  2151. if (emulator_has_longmode(ctxt))
  2152. ret = rsm_load_state_64(ctxt, smbase + 0x8000);
  2153. else
  2154. ret = rsm_load_state_32(ctxt, smbase + 0x8000);
  2155. if (ret != X86EMUL_CONTINUE) {
  2156. /* FIXME: should triple fault */
  2157. return X86EMUL_UNHANDLEABLE;
  2158. }
  2159. if ((ctxt->emul_flags & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2160. ctxt->ops->set_nmi_mask(ctxt, false);
  2161. ctxt->emul_flags &= ~X86EMUL_SMM_INSIDE_NMI_MASK;
  2162. ctxt->emul_flags &= ~X86EMUL_SMM_MASK;
  2163. return X86EMUL_CONTINUE;
  2164. }
  2165. static void
  2166. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  2167. struct desc_struct *cs, struct desc_struct *ss)
  2168. {
  2169. cs->l = 0; /* will be adjusted later */
  2170. set_desc_base(cs, 0); /* flat segment */
  2171. cs->g = 1; /* 4kb granularity */
  2172. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2173. cs->type = 0x0b; /* Read, Execute, Accessed */
  2174. cs->s = 1;
  2175. cs->dpl = 0; /* will be adjusted later */
  2176. cs->p = 1;
  2177. cs->d = 1;
  2178. cs->avl = 0;
  2179. set_desc_base(ss, 0); /* flat segment */
  2180. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2181. ss->g = 1; /* 4kb granularity */
  2182. ss->s = 1;
  2183. ss->type = 0x03; /* Read/Write, Accessed */
  2184. ss->d = 1; /* 32bit stack segment */
  2185. ss->dpl = 0;
  2186. ss->p = 1;
  2187. ss->l = 0;
  2188. ss->avl = 0;
  2189. }
  2190. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2191. {
  2192. u32 eax, ebx, ecx, edx;
  2193. eax = ecx = 0;
  2194. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2195. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  2196. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  2197. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  2198. }
  2199. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2200. {
  2201. const struct x86_emulate_ops *ops = ctxt->ops;
  2202. u32 eax, ebx, ecx, edx;
  2203. /*
  2204. * syscall should always be enabled in longmode - so only become
  2205. * vendor specific (cpuid) if other modes are active...
  2206. */
  2207. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2208. return true;
  2209. eax = 0x00000000;
  2210. ecx = 0x00000000;
  2211. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2212. /*
  2213. * Intel ("GenuineIntel")
  2214. * remark: Intel CPUs only support "syscall" in 64bit
  2215. * longmode. Also an 64bit guest with a
  2216. * 32bit compat-app running will #UD !! While this
  2217. * behaviour can be fixed (by emulating) into AMD
  2218. * response - CPUs of AMD can't behave like Intel.
  2219. */
  2220. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2221. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2222. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2223. return false;
  2224. /* AMD ("AuthenticAMD") */
  2225. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2226. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2227. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2228. return true;
  2229. /* AMD ("AMDisbetter!") */
  2230. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2231. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2232. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2233. return true;
  2234. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2235. return false;
  2236. }
  2237. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2238. {
  2239. const struct x86_emulate_ops *ops = ctxt->ops;
  2240. struct desc_struct cs, ss;
  2241. u64 msr_data;
  2242. u16 cs_sel, ss_sel;
  2243. u64 efer = 0;
  2244. /* syscall is not available in real mode */
  2245. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2246. ctxt->mode == X86EMUL_MODE_VM86)
  2247. return emulate_ud(ctxt);
  2248. if (!(em_syscall_is_enabled(ctxt)))
  2249. return emulate_ud(ctxt);
  2250. ops->get_msr(ctxt, MSR_EFER, &efer);
  2251. setup_syscalls_segments(ctxt, &cs, &ss);
  2252. if (!(efer & EFER_SCE))
  2253. return emulate_ud(ctxt);
  2254. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2255. msr_data >>= 32;
  2256. cs_sel = (u16)(msr_data & 0xfffc);
  2257. ss_sel = (u16)(msr_data + 8);
  2258. if (efer & EFER_LMA) {
  2259. cs.d = 0;
  2260. cs.l = 1;
  2261. }
  2262. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2263. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2264. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2265. if (efer & EFER_LMA) {
  2266. #ifdef CONFIG_X86_64
  2267. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2268. ops->get_msr(ctxt,
  2269. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2270. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2271. ctxt->_eip = msr_data;
  2272. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2273. ctxt->eflags &= ~msr_data;
  2274. ctxt->eflags |= X86_EFLAGS_FIXED;
  2275. #endif
  2276. } else {
  2277. /* legacy mode */
  2278. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2279. ctxt->_eip = (u32)msr_data;
  2280. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2281. }
  2282. return X86EMUL_CONTINUE;
  2283. }
  2284. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2285. {
  2286. const struct x86_emulate_ops *ops = ctxt->ops;
  2287. struct desc_struct cs, ss;
  2288. u64 msr_data;
  2289. u16 cs_sel, ss_sel;
  2290. u64 efer = 0;
  2291. ops->get_msr(ctxt, MSR_EFER, &efer);
  2292. /* inject #GP if in real mode */
  2293. if (ctxt->mode == X86EMUL_MODE_REAL)
  2294. return emulate_gp(ctxt, 0);
  2295. /*
  2296. * Not recognized on AMD in compat mode (but is recognized in legacy
  2297. * mode).
  2298. */
  2299. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2300. && !vendor_intel(ctxt))
  2301. return emulate_ud(ctxt);
  2302. /* sysenter/sysexit have not been tested in 64bit mode. */
  2303. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2304. return X86EMUL_UNHANDLEABLE;
  2305. setup_syscalls_segments(ctxt, &cs, &ss);
  2306. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2307. if ((msr_data & 0xfffc) == 0x0)
  2308. return emulate_gp(ctxt, 0);
  2309. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2310. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2311. ss_sel = cs_sel + 8;
  2312. if (efer & EFER_LMA) {
  2313. cs.d = 0;
  2314. cs.l = 1;
  2315. }
  2316. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2317. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2318. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2319. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2320. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2321. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2322. (u32)msr_data;
  2323. return X86EMUL_CONTINUE;
  2324. }
  2325. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2326. {
  2327. const struct x86_emulate_ops *ops = ctxt->ops;
  2328. struct desc_struct cs, ss;
  2329. u64 msr_data, rcx, rdx;
  2330. int usermode;
  2331. u16 cs_sel = 0, ss_sel = 0;
  2332. /* inject #GP if in real mode or Virtual 8086 mode */
  2333. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2334. ctxt->mode == X86EMUL_MODE_VM86)
  2335. return emulate_gp(ctxt, 0);
  2336. setup_syscalls_segments(ctxt, &cs, &ss);
  2337. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2338. usermode = X86EMUL_MODE_PROT64;
  2339. else
  2340. usermode = X86EMUL_MODE_PROT32;
  2341. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2342. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2343. cs.dpl = 3;
  2344. ss.dpl = 3;
  2345. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2346. switch (usermode) {
  2347. case X86EMUL_MODE_PROT32:
  2348. cs_sel = (u16)(msr_data + 16);
  2349. if ((msr_data & 0xfffc) == 0x0)
  2350. return emulate_gp(ctxt, 0);
  2351. ss_sel = (u16)(msr_data + 24);
  2352. rcx = (u32)rcx;
  2353. rdx = (u32)rdx;
  2354. break;
  2355. case X86EMUL_MODE_PROT64:
  2356. cs_sel = (u16)(msr_data + 32);
  2357. if (msr_data == 0x0)
  2358. return emulate_gp(ctxt, 0);
  2359. ss_sel = cs_sel + 8;
  2360. cs.d = 0;
  2361. cs.l = 1;
  2362. if (is_noncanonical_address(rcx) ||
  2363. is_noncanonical_address(rdx))
  2364. return emulate_gp(ctxt, 0);
  2365. break;
  2366. }
  2367. cs_sel |= SEGMENT_RPL_MASK;
  2368. ss_sel |= SEGMENT_RPL_MASK;
  2369. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2370. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2371. ctxt->_eip = rdx;
  2372. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2373. return X86EMUL_CONTINUE;
  2374. }
  2375. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2376. {
  2377. int iopl;
  2378. if (ctxt->mode == X86EMUL_MODE_REAL)
  2379. return false;
  2380. if (ctxt->mode == X86EMUL_MODE_VM86)
  2381. return true;
  2382. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2383. return ctxt->ops->cpl(ctxt) > iopl;
  2384. }
  2385. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2386. u16 port, u16 len)
  2387. {
  2388. const struct x86_emulate_ops *ops = ctxt->ops;
  2389. struct desc_struct tr_seg;
  2390. u32 base3;
  2391. int r;
  2392. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2393. unsigned mask = (1 << len) - 1;
  2394. unsigned long base;
  2395. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2396. if (!tr_seg.p)
  2397. return false;
  2398. if (desc_limit_scaled(&tr_seg) < 103)
  2399. return false;
  2400. base = get_desc_base(&tr_seg);
  2401. #ifdef CONFIG_X86_64
  2402. base |= ((u64)base3) << 32;
  2403. #endif
  2404. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2405. if (r != X86EMUL_CONTINUE)
  2406. return false;
  2407. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2408. return false;
  2409. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2410. if (r != X86EMUL_CONTINUE)
  2411. return false;
  2412. if ((perm >> bit_idx) & mask)
  2413. return false;
  2414. return true;
  2415. }
  2416. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2417. u16 port, u16 len)
  2418. {
  2419. if (ctxt->perm_ok)
  2420. return true;
  2421. if (emulator_bad_iopl(ctxt))
  2422. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2423. return false;
  2424. ctxt->perm_ok = true;
  2425. return true;
  2426. }
  2427. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2428. {
  2429. /*
  2430. * Intel CPUs mask the counter and pointers in quite strange
  2431. * manner when ECX is zero due to REP-string optimizations.
  2432. */
  2433. #ifdef CONFIG_X86_64
  2434. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2435. return;
  2436. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2437. switch (ctxt->b) {
  2438. case 0xa4: /* movsb */
  2439. case 0xa5: /* movsd/w */
  2440. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2441. /* fall through */
  2442. case 0xaa: /* stosb */
  2443. case 0xab: /* stosd/w */
  2444. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2445. }
  2446. #endif
  2447. }
  2448. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2449. struct tss_segment_16 *tss)
  2450. {
  2451. tss->ip = ctxt->_eip;
  2452. tss->flag = ctxt->eflags;
  2453. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2454. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2455. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2456. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2457. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2458. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2459. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2460. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2461. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2462. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2463. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2464. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2465. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2466. }
  2467. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2468. struct tss_segment_16 *tss)
  2469. {
  2470. int ret;
  2471. u8 cpl;
  2472. ctxt->_eip = tss->ip;
  2473. ctxt->eflags = tss->flag | 2;
  2474. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2475. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2476. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2477. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2478. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2479. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2480. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2481. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2482. /*
  2483. * SDM says that segment selectors are loaded before segment
  2484. * descriptors
  2485. */
  2486. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2487. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2488. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2489. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2490. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2491. cpl = tss->cs & 3;
  2492. /*
  2493. * Now load segment descriptors. If fault happens at this stage
  2494. * it is handled in a context of new task
  2495. */
  2496. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2497. X86_TRANSFER_TASK_SWITCH, NULL);
  2498. if (ret != X86EMUL_CONTINUE)
  2499. return ret;
  2500. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2501. X86_TRANSFER_TASK_SWITCH, NULL);
  2502. if (ret != X86EMUL_CONTINUE)
  2503. return ret;
  2504. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2505. X86_TRANSFER_TASK_SWITCH, NULL);
  2506. if (ret != X86EMUL_CONTINUE)
  2507. return ret;
  2508. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2509. X86_TRANSFER_TASK_SWITCH, NULL);
  2510. if (ret != X86EMUL_CONTINUE)
  2511. return ret;
  2512. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2513. X86_TRANSFER_TASK_SWITCH, NULL);
  2514. if (ret != X86EMUL_CONTINUE)
  2515. return ret;
  2516. return X86EMUL_CONTINUE;
  2517. }
  2518. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2519. u16 tss_selector, u16 old_tss_sel,
  2520. ulong old_tss_base, struct desc_struct *new_desc)
  2521. {
  2522. const struct x86_emulate_ops *ops = ctxt->ops;
  2523. struct tss_segment_16 tss_seg;
  2524. int ret;
  2525. u32 new_tss_base = get_desc_base(new_desc);
  2526. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2527. &ctxt->exception);
  2528. if (ret != X86EMUL_CONTINUE)
  2529. return ret;
  2530. save_state_to_tss16(ctxt, &tss_seg);
  2531. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2532. &ctxt->exception);
  2533. if (ret != X86EMUL_CONTINUE)
  2534. return ret;
  2535. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2536. &ctxt->exception);
  2537. if (ret != X86EMUL_CONTINUE)
  2538. return ret;
  2539. if (old_tss_sel != 0xffff) {
  2540. tss_seg.prev_task_link = old_tss_sel;
  2541. ret = ops->write_std(ctxt, new_tss_base,
  2542. &tss_seg.prev_task_link,
  2543. sizeof tss_seg.prev_task_link,
  2544. &ctxt->exception);
  2545. if (ret != X86EMUL_CONTINUE)
  2546. return ret;
  2547. }
  2548. return load_state_from_tss16(ctxt, &tss_seg);
  2549. }
  2550. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2551. struct tss_segment_32 *tss)
  2552. {
  2553. /* CR3 and ldt selector are not saved intentionally */
  2554. tss->eip = ctxt->_eip;
  2555. tss->eflags = ctxt->eflags;
  2556. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2557. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2558. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2559. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2560. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2561. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2562. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2563. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2564. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2565. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2566. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2567. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2568. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2569. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2570. }
  2571. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2572. struct tss_segment_32 *tss)
  2573. {
  2574. int ret;
  2575. u8 cpl;
  2576. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2577. return emulate_gp(ctxt, 0);
  2578. ctxt->_eip = tss->eip;
  2579. ctxt->eflags = tss->eflags | 2;
  2580. /* General purpose registers */
  2581. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2582. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2583. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2584. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2585. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2586. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2587. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2588. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2589. /*
  2590. * SDM says that segment selectors are loaded before segment
  2591. * descriptors. This is important because CPL checks will
  2592. * use CS.RPL.
  2593. */
  2594. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2595. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2596. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2597. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2598. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2599. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2600. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2601. /*
  2602. * If we're switching between Protected Mode and VM86, we need to make
  2603. * sure to update the mode before loading the segment descriptors so
  2604. * that the selectors are interpreted correctly.
  2605. */
  2606. if (ctxt->eflags & X86_EFLAGS_VM) {
  2607. ctxt->mode = X86EMUL_MODE_VM86;
  2608. cpl = 3;
  2609. } else {
  2610. ctxt->mode = X86EMUL_MODE_PROT32;
  2611. cpl = tss->cs & 3;
  2612. }
  2613. /*
  2614. * Now load segment descriptors. If fault happenes at this stage
  2615. * it is handled in a context of new task
  2616. */
  2617. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2618. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2619. if (ret != X86EMUL_CONTINUE)
  2620. return ret;
  2621. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2622. X86_TRANSFER_TASK_SWITCH, NULL);
  2623. if (ret != X86EMUL_CONTINUE)
  2624. return ret;
  2625. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2626. X86_TRANSFER_TASK_SWITCH, NULL);
  2627. if (ret != X86EMUL_CONTINUE)
  2628. return ret;
  2629. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2630. X86_TRANSFER_TASK_SWITCH, NULL);
  2631. if (ret != X86EMUL_CONTINUE)
  2632. return ret;
  2633. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2634. X86_TRANSFER_TASK_SWITCH, NULL);
  2635. if (ret != X86EMUL_CONTINUE)
  2636. return ret;
  2637. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2638. X86_TRANSFER_TASK_SWITCH, NULL);
  2639. if (ret != X86EMUL_CONTINUE)
  2640. return ret;
  2641. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2642. X86_TRANSFER_TASK_SWITCH, NULL);
  2643. return ret;
  2644. }
  2645. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2646. u16 tss_selector, u16 old_tss_sel,
  2647. ulong old_tss_base, struct desc_struct *new_desc)
  2648. {
  2649. const struct x86_emulate_ops *ops = ctxt->ops;
  2650. struct tss_segment_32 tss_seg;
  2651. int ret;
  2652. u32 new_tss_base = get_desc_base(new_desc);
  2653. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2654. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2655. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2656. &ctxt->exception);
  2657. if (ret != X86EMUL_CONTINUE)
  2658. return ret;
  2659. save_state_to_tss32(ctxt, &tss_seg);
  2660. /* Only GP registers and segment selectors are saved */
  2661. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2662. ldt_sel_offset - eip_offset, &ctxt->exception);
  2663. if (ret != X86EMUL_CONTINUE)
  2664. return ret;
  2665. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2666. &ctxt->exception);
  2667. if (ret != X86EMUL_CONTINUE)
  2668. return ret;
  2669. if (old_tss_sel != 0xffff) {
  2670. tss_seg.prev_task_link = old_tss_sel;
  2671. ret = ops->write_std(ctxt, new_tss_base,
  2672. &tss_seg.prev_task_link,
  2673. sizeof tss_seg.prev_task_link,
  2674. &ctxt->exception);
  2675. if (ret != X86EMUL_CONTINUE)
  2676. return ret;
  2677. }
  2678. return load_state_from_tss32(ctxt, &tss_seg);
  2679. }
  2680. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2681. u16 tss_selector, int idt_index, int reason,
  2682. bool has_error_code, u32 error_code)
  2683. {
  2684. const struct x86_emulate_ops *ops = ctxt->ops;
  2685. struct desc_struct curr_tss_desc, next_tss_desc;
  2686. int ret;
  2687. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2688. ulong old_tss_base =
  2689. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2690. u32 desc_limit;
  2691. ulong desc_addr, dr7;
  2692. /* FIXME: old_tss_base == ~0 ? */
  2693. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2694. if (ret != X86EMUL_CONTINUE)
  2695. return ret;
  2696. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2697. if (ret != X86EMUL_CONTINUE)
  2698. return ret;
  2699. /* FIXME: check that next_tss_desc is tss */
  2700. /*
  2701. * Check privileges. The three cases are task switch caused by...
  2702. *
  2703. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2704. * 2. Exception/IRQ/iret: No check is performed
  2705. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2706. * hardware checks it before exiting.
  2707. */
  2708. if (reason == TASK_SWITCH_GATE) {
  2709. if (idt_index != -1) {
  2710. /* Software interrupts */
  2711. struct desc_struct task_gate_desc;
  2712. int dpl;
  2713. ret = read_interrupt_descriptor(ctxt, idt_index,
  2714. &task_gate_desc);
  2715. if (ret != X86EMUL_CONTINUE)
  2716. return ret;
  2717. dpl = task_gate_desc.dpl;
  2718. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2719. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2720. }
  2721. }
  2722. desc_limit = desc_limit_scaled(&next_tss_desc);
  2723. if (!next_tss_desc.p ||
  2724. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2725. desc_limit < 0x2b)) {
  2726. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2727. }
  2728. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2729. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2730. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2731. }
  2732. if (reason == TASK_SWITCH_IRET)
  2733. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2734. /* set back link to prev task only if NT bit is set in eflags
  2735. note that old_tss_sel is not used after this point */
  2736. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2737. old_tss_sel = 0xffff;
  2738. if (next_tss_desc.type & 8)
  2739. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2740. old_tss_base, &next_tss_desc);
  2741. else
  2742. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2743. old_tss_base, &next_tss_desc);
  2744. if (ret != X86EMUL_CONTINUE)
  2745. return ret;
  2746. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2747. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2748. if (reason != TASK_SWITCH_IRET) {
  2749. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2750. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2751. }
  2752. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2753. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2754. if (has_error_code) {
  2755. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2756. ctxt->lock_prefix = 0;
  2757. ctxt->src.val = (unsigned long) error_code;
  2758. ret = em_push(ctxt);
  2759. }
  2760. ops->get_dr(ctxt, 7, &dr7);
  2761. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2762. return ret;
  2763. }
  2764. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2765. u16 tss_selector, int idt_index, int reason,
  2766. bool has_error_code, u32 error_code)
  2767. {
  2768. int rc;
  2769. invalidate_registers(ctxt);
  2770. ctxt->_eip = ctxt->eip;
  2771. ctxt->dst.type = OP_NONE;
  2772. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2773. has_error_code, error_code);
  2774. if (rc == X86EMUL_CONTINUE) {
  2775. ctxt->eip = ctxt->_eip;
  2776. writeback_registers(ctxt);
  2777. }
  2778. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2779. }
  2780. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2781. struct operand *op)
  2782. {
  2783. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2784. register_address_increment(ctxt, reg, df * op->bytes);
  2785. op->addr.mem.ea = register_address(ctxt, reg);
  2786. }
  2787. static int em_das(struct x86_emulate_ctxt *ctxt)
  2788. {
  2789. u8 al, old_al;
  2790. bool af, cf, old_cf;
  2791. cf = ctxt->eflags & X86_EFLAGS_CF;
  2792. al = ctxt->dst.val;
  2793. old_al = al;
  2794. old_cf = cf;
  2795. cf = false;
  2796. af = ctxt->eflags & X86_EFLAGS_AF;
  2797. if ((al & 0x0f) > 9 || af) {
  2798. al -= 6;
  2799. cf = old_cf | (al >= 250);
  2800. af = true;
  2801. } else {
  2802. af = false;
  2803. }
  2804. if (old_al > 0x99 || old_cf) {
  2805. al -= 0x60;
  2806. cf = true;
  2807. }
  2808. ctxt->dst.val = al;
  2809. /* Set PF, ZF, SF */
  2810. ctxt->src.type = OP_IMM;
  2811. ctxt->src.val = 0;
  2812. ctxt->src.bytes = 1;
  2813. fastop(ctxt, em_or);
  2814. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2815. if (cf)
  2816. ctxt->eflags |= X86_EFLAGS_CF;
  2817. if (af)
  2818. ctxt->eflags |= X86_EFLAGS_AF;
  2819. return X86EMUL_CONTINUE;
  2820. }
  2821. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2822. {
  2823. u8 al, ah;
  2824. if (ctxt->src.val == 0)
  2825. return emulate_de(ctxt);
  2826. al = ctxt->dst.val & 0xff;
  2827. ah = al / ctxt->src.val;
  2828. al %= ctxt->src.val;
  2829. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2830. /* Set PF, ZF, SF */
  2831. ctxt->src.type = OP_IMM;
  2832. ctxt->src.val = 0;
  2833. ctxt->src.bytes = 1;
  2834. fastop(ctxt, em_or);
  2835. return X86EMUL_CONTINUE;
  2836. }
  2837. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2838. {
  2839. u8 al = ctxt->dst.val & 0xff;
  2840. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2841. al = (al + (ah * ctxt->src.val)) & 0xff;
  2842. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2843. /* Set PF, ZF, SF */
  2844. ctxt->src.type = OP_IMM;
  2845. ctxt->src.val = 0;
  2846. ctxt->src.bytes = 1;
  2847. fastop(ctxt, em_or);
  2848. return X86EMUL_CONTINUE;
  2849. }
  2850. static int em_call(struct x86_emulate_ctxt *ctxt)
  2851. {
  2852. int rc;
  2853. long rel = ctxt->src.val;
  2854. ctxt->src.val = (unsigned long)ctxt->_eip;
  2855. rc = jmp_rel(ctxt, rel);
  2856. if (rc != X86EMUL_CONTINUE)
  2857. return rc;
  2858. return em_push(ctxt);
  2859. }
  2860. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2861. {
  2862. u16 sel, old_cs;
  2863. ulong old_eip;
  2864. int rc;
  2865. struct desc_struct old_desc, new_desc;
  2866. const struct x86_emulate_ops *ops = ctxt->ops;
  2867. int cpl = ctxt->ops->cpl(ctxt);
  2868. enum x86emul_mode prev_mode = ctxt->mode;
  2869. old_eip = ctxt->_eip;
  2870. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2871. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2872. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2873. X86_TRANSFER_CALL_JMP, &new_desc);
  2874. if (rc != X86EMUL_CONTINUE)
  2875. return rc;
  2876. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2877. if (rc != X86EMUL_CONTINUE)
  2878. goto fail;
  2879. ctxt->src.val = old_cs;
  2880. rc = em_push(ctxt);
  2881. if (rc != X86EMUL_CONTINUE)
  2882. goto fail;
  2883. ctxt->src.val = old_eip;
  2884. rc = em_push(ctxt);
  2885. /* If we failed, we tainted the memory, but the very least we should
  2886. restore cs */
  2887. if (rc != X86EMUL_CONTINUE) {
  2888. pr_warn_once("faulting far call emulation tainted memory\n");
  2889. goto fail;
  2890. }
  2891. return rc;
  2892. fail:
  2893. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2894. ctxt->mode = prev_mode;
  2895. return rc;
  2896. }
  2897. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2898. {
  2899. int rc;
  2900. unsigned long eip;
  2901. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2902. if (rc != X86EMUL_CONTINUE)
  2903. return rc;
  2904. rc = assign_eip_near(ctxt, eip);
  2905. if (rc != X86EMUL_CONTINUE)
  2906. return rc;
  2907. rsp_increment(ctxt, ctxt->src.val);
  2908. return X86EMUL_CONTINUE;
  2909. }
  2910. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2911. {
  2912. /* Write back the register source. */
  2913. ctxt->src.val = ctxt->dst.val;
  2914. write_register_operand(&ctxt->src);
  2915. /* Write back the memory destination with implicit LOCK prefix. */
  2916. ctxt->dst.val = ctxt->src.orig_val;
  2917. ctxt->lock_prefix = 1;
  2918. return X86EMUL_CONTINUE;
  2919. }
  2920. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2921. {
  2922. ctxt->dst.val = ctxt->src2.val;
  2923. return fastop(ctxt, em_imul);
  2924. }
  2925. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2926. {
  2927. ctxt->dst.type = OP_REG;
  2928. ctxt->dst.bytes = ctxt->src.bytes;
  2929. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2930. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2931. return X86EMUL_CONTINUE;
  2932. }
  2933. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2934. {
  2935. u64 tsc = 0;
  2936. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2937. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2938. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2939. return X86EMUL_CONTINUE;
  2940. }
  2941. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2942. {
  2943. u64 pmc;
  2944. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2945. return emulate_gp(ctxt, 0);
  2946. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2947. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2948. return X86EMUL_CONTINUE;
  2949. }
  2950. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2951. {
  2952. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2953. return X86EMUL_CONTINUE;
  2954. }
  2955. #define FFL(x) bit(X86_FEATURE_##x)
  2956. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2957. {
  2958. u32 ebx, ecx, edx, eax = 1;
  2959. u16 tmp;
  2960. /*
  2961. * Check MOVBE is set in the guest-visible CPUID leaf.
  2962. */
  2963. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2964. if (!(ecx & FFL(MOVBE)))
  2965. return emulate_ud(ctxt);
  2966. switch (ctxt->op_bytes) {
  2967. case 2:
  2968. /*
  2969. * From MOVBE definition: "...When the operand size is 16 bits,
  2970. * the upper word of the destination register remains unchanged
  2971. * ..."
  2972. *
  2973. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2974. * rules so we have to do the operation almost per hand.
  2975. */
  2976. tmp = (u16)ctxt->src.val;
  2977. ctxt->dst.val &= ~0xffffUL;
  2978. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2979. break;
  2980. case 4:
  2981. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2982. break;
  2983. case 8:
  2984. ctxt->dst.val = swab64(ctxt->src.val);
  2985. break;
  2986. default:
  2987. BUG();
  2988. }
  2989. return X86EMUL_CONTINUE;
  2990. }
  2991. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2992. {
  2993. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2994. return emulate_gp(ctxt, 0);
  2995. /* Disable writeback. */
  2996. ctxt->dst.type = OP_NONE;
  2997. return X86EMUL_CONTINUE;
  2998. }
  2999. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  3000. {
  3001. unsigned long val;
  3002. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3003. val = ctxt->src.val & ~0ULL;
  3004. else
  3005. val = ctxt->src.val & ~0U;
  3006. /* #UD condition is already handled. */
  3007. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3008. return emulate_gp(ctxt, 0);
  3009. /* Disable writeback. */
  3010. ctxt->dst.type = OP_NONE;
  3011. return X86EMUL_CONTINUE;
  3012. }
  3013. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3014. {
  3015. u64 msr_data;
  3016. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3017. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3018. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  3019. return emulate_gp(ctxt, 0);
  3020. return X86EMUL_CONTINUE;
  3021. }
  3022. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3023. {
  3024. u64 msr_data;
  3025. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  3026. return emulate_gp(ctxt, 0);
  3027. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3028. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3029. return X86EMUL_CONTINUE;
  3030. }
  3031. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3032. {
  3033. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3034. return emulate_ud(ctxt);
  3035. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  3036. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3037. ctxt->dst.bytes = 2;
  3038. return X86EMUL_CONTINUE;
  3039. }
  3040. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3041. {
  3042. u16 sel = ctxt->src.val;
  3043. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3044. return emulate_ud(ctxt);
  3045. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3046. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3047. /* Disable writeback. */
  3048. ctxt->dst.type = OP_NONE;
  3049. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3050. }
  3051. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3052. {
  3053. u16 sel = ctxt->src.val;
  3054. /* Disable writeback. */
  3055. ctxt->dst.type = OP_NONE;
  3056. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3057. }
  3058. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3059. {
  3060. u16 sel = ctxt->src.val;
  3061. /* Disable writeback. */
  3062. ctxt->dst.type = OP_NONE;
  3063. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3064. }
  3065. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3066. {
  3067. int rc;
  3068. ulong linear;
  3069. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3070. if (rc == X86EMUL_CONTINUE)
  3071. ctxt->ops->invlpg(ctxt, linear);
  3072. /* Disable writeback. */
  3073. ctxt->dst.type = OP_NONE;
  3074. return X86EMUL_CONTINUE;
  3075. }
  3076. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3077. {
  3078. ulong cr0;
  3079. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3080. cr0 &= ~X86_CR0_TS;
  3081. ctxt->ops->set_cr(ctxt, 0, cr0);
  3082. return X86EMUL_CONTINUE;
  3083. }
  3084. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3085. {
  3086. int rc = ctxt->ops->fix_hypercall(ctxt);
  3087. if (rc != X86EMUL_CONTINUE)
  3088. return rc;
  3089. /* Let the processor re-execute the fixed hypercall */
  3090. ctxt->_eip = ctxt->eip;
  3091. /* Disable writeback. */
  3092. ctxt->dst.type = OP_NONE;
  3093. return X86EMUL_CONTINUE;
  3094. }
  3095. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3096. void (*get)(struct x86_emulate_ctxt *ctxt,
  3097. struct desc_ptr *ptr))
  3098. {
  3099. struct desc_ptr desc_ptr;
  3100. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3101. ctxt->op_bytes = 8;
  3102. get(ctxt, &desc_ptr);
  3103. if (ctxt->op_bytes == 2) {
  3104. ctxt->op_bytes = 4;
  3105. desc_ptr.address &= 0x00ffffff;
  3106. }
  3107. /* Disable writeback. */
  3108. ctxt->dst.type = OP_NONE;
  3109. return segmented_write(ctxt, ctxt->dst.addr.mem,
  3110. &desc_ptr, 2 + ctxt->op_bytes);
  3111. }
  3112. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3113. {
  3114. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3115. }
  3116. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3117. {
  3118. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3119. }
  3120. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3121. {
  3122. struct desc_ptr desc_ptr;
  3123. int rc;
  3124. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3125. ctxt->op_bytes = 8;
  3126. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3127. &desc_ptr.size, &desc_ptr.address,
  3128. ctxt->op_bytes);
  3129. if (rc != X86EMUL_CONTINUE)
  3130. return rc;
  3131. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3132. is_noncanonical_address(desc_ptr.address))
  3133. return emulate_gp(ctxt, 0);
  3134. if (lgdt)
  3135. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3136. else
  3137. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3138. /* Disable writeback. */
  3139. ctxt->dst.type = OP_NONE;
  3140. return X86EMUL_CONTINUE;
  3141. }
  3142. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3143. {
  3144. return em_lgdt_lidt(ctxt, true);
  3145. }
  3146. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3147. {
  3148. return em_lgdt_lidt(ctxt, false);
  3149. }
  3150. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3151. {
  3152. if (ctxt->dst.type == OP_MEM)
  3153. ctxt->dst.bytes = 2;
  3154. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3155. return X86EMUL_CONTINUE;
  3156. }
  3157. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3158. {
  3159. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3160. | (ctxt->src.val & 0x0f));
  3161. ctxt->dst.type = OP_NONE;
  3162. return X86EMUL_CONTINUE;
  3163. }
  3164. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3165. {
  3166. int rc = X86EMUL_CONTINUE;
  3167. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3168. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3169. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3170. rc = jmp_rel(ctxt, ctxt->src.val);
  3171. return rc;
  3172. }
  3173. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3174. {
  3175. int rc = X86EMUL_CONTINUE;
  3176. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3177. rc = jmp_rel(ctxt, ctxt->src.val);
  3178. return rc;
  3179. }
  3180. static int em_in(struct x86_emulate_ctxt *ctxt)
  3181. {
  3182. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3183. &ctxt->dst.val))
  3184. return X86EMUL_IO_NEEDED;
  3185. return X86EMUL_CONTINUE;
  3186. }
  3187. static int em_out(struct x86_emulate_ctxt *ctxt)
  3188. {
  3189. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3190. &ctxt->src.val, 1);
  3191. /* Disable writeback. */
  3192. ctxt->dst.type = OP_NONE;
  3193. return X86EMUL_CONTINUE;
  3194. }
  3195. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3196. {
  3197. if (emulator_bad_iopl(ctxt))
  3198. return emulate_gp(ctxt, 0);
  3199. ctxt->eflags &= ~X86_EFLAGS_IF;
  3200. return X86EMUL_CONTINUE;
  3201. }
  3202. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3203. {
  3204. if (emulator_bad_iopl(ctxt))
  3205. return emulate_gp(ctxt, 0);
  3206. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3207. ctxt->eflags |= X86_EFLAGS_IF;
  3208. return X86EMUL_CONTINUE;
  3209. }
  3210. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3211. {
  3212. u32 eax, ebx, ecx, edx;
  3213. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3214. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3215. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3216. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3217. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3218. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3219. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3220. return X86EMUL_CONTINUE;
  3221. }
  3222. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3223. {
  3224. u32 flags;
  3225. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3226. X86_EFLAGS_SF;
  3227. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3228. ctxt->eflags &= ~0xffUL;
  3229. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3230. return X86EMUL_CONTINUE;
  3231. }
  3232. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3233. {
  3234. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3235. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3236. return X86EMUL_CONTINUE;
  3237. }
  3238. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3239. {
  3240. switch (ctxt->op_bytes) {
  3241. #ifdef CONFIG_X86_64
  3242. case 8:
  3243. asm("bswap %0" : "+r"(ctxt->dst.val));
  3244. break;
  3245. #endif
  3246. default:
  3247. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3248. break;
  3249. }
  3250. return X86EMUL_CONTINUE;
  3251. }
  3252. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3253. {
  3254. /* emulating clflush regardless of cpuid */
  3255. return X86EMUL_CONTINUE;
  3256. }
  3257. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3258. {
  3259. ctxt->dst.val = (s32) ctxt->src.val;
  3260. return X86EMUL_CONTINUE;
  3261. }
  3262. static bool valid_cr(int nr)
  3263. {
  3264. switch (nr) {
  3265. case 0:
  3266. case 2 ... 4:
  3267. case 8:
  3268. return true;
  3269. default:
  3270. return false;
  3271. }
  3272. }
  3273. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3274. {
  3275. if (!valid_cr(ctxt->modrm_reg))
  3276. return emulate_ud(ctxt);
  3277. return X86EMUL_CONTINUE;
  3278. }
  3279. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3280. {
  3281. u64 new_val = ctxt->src.val64;
  3282. int cr = ctxt->modrm_reg;
  3283. u64 efer = 0;
  3284. static u64 cr_reserved_bits[] = {
  3285. 0xffffffff00000000ULL,
  3286. 0, 0, 0, /* CR3 checked later */
  3287. CR4_RESERVED_BITS,
  3288. 0, 0, 0,
  3289. CR8_RESERVED_BITS,
  3290. };
  3291. if (!valid_cr(cr))
  3292. return emulate_ud(ctxt);
  3293. if (new_val & cr_reserved_bits[cr])
  3294. return emulate_gp(ctxt, 0);
  3295. switch (cr) {
  3296. case 0: {
  3297. u64 cr4;
  3298. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3299. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3300. return emulate_gp(ctxt, 0);
  3301. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3302. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3303. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3304. !(cr4 & X86_CR4_PAE))
  3305. return emulate_gp(ctxt, 0);
  3306. break;
  3307. }
  3308. case 3: {
  3309. u64 rsvd = 0;
  3310. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3311. if (efer & EFER_LMA)
  3312. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3313. if (new_val & rsvd)
  3314. return emulate_gp(ctxt, 0);
  3315. break;
  3316. }
  3317. case 4: {
  3318. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3319. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3320. return emulate_gp(ctxt, 0);
  3321. break;
  3322. }
  3323. }
  3324. return X86EMUL_CONTINUE;
  3325. }
  3326. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3327. {
  3328. unsigned long dr7;
  3329. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3330. /* Check if DR7.Global_Enable is set */
  3331. return dr7 & (1 << 13);
  3332. }
  3333. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3334. {
  3335. int dr = ctxt->modrm_reg;
  3336. u64 cr4;
  3337. if (dr > 7)
  3338. return emulate_ud(ctxt);
  3339. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3340. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3341. return emulate_ud(ctxt);
  3342. if (check_dr7_gd(ctxt)) {
  3343. ulong dr6;
  3344. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3345. dr6 &= ~15;
  3346. dr6 |= DR6_BD | DR6_RTM;
  3347. ctxt->ops->set_dr(ctxt, 6, dr6);
  3348. return emulate_db(ctxt);
  3349. }
  3350. return X86EMUL_CONTINUE;
  3351. }
  3352. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3353. {
  3354. u64 new_val = ctxt->src.val64;
  3355. int dr = ctxt->modrm_reg;
  3356. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3357. return emulate_gp(ctxt, 0);
  3358. return check_dr_read(ctxt);
  3359. }
  3360. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3361. {
  3362. u64 efer;
  3363. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3364. if (!(efer & EFER_SVME))
  3365. return emulate_ud(ctxt);
  3366. return X86EMUL_CONTINUE;
  3367. }
  3368. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3369. {
  3370. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3371. /* Valid physical address? */
  3372. if (rax & 0xffff000000000000ULL)
  3373. return emulate_gp(ctxt, 0);
  3374. return check_svme(ctxt);
  3375. }
  3376. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3377. {
  3378. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3379. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3380. return emulate_ud(ctxt);
  3381. return X86EMUL_CONTINUE;
  3382. }
  3383. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3384. {
  3385. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3386. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3387. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3388. ctxt->ops->check_pmc(ctxt, rcx))
  3389. return emulate_gp(ctxt, 0);
  3390. return X86EMUL_CONTINUE;
  3391. }
  3392. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3393. {
  3394. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3395. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3396. return emulate_gp(ctxt, 0);
  3397. return X86EMUL_CONTINUE;
  3398. }
  3399. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3400. {
  3401. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3402. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3403. return emulate_gp(ctxt, 0);
  3404. return X86EMUL_CONTINUE;
  3405. }
  3406. #define D(_y) { .flags = (_y) }
  3407. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3408. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3409. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3410. #define N D(NotImpl)
  3411. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3412. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3413. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3414. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3415. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3416. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3417. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3418. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3419. #define II(_f, _e, _i) \
  3420. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3421. #define IIP(_f, _e, _i, _p) \
  3422. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3423. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3424. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3425. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3426. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3427. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3428. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3429. #define I2bvIP(_f, _e, _i, _p) \
  3430. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3431. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3432. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3433. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3434. static const struct opcode group7_rm0[] = {
  3435. N,
  3436. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3437. N, N, N, N, N, N,
  3438. };
  3439. static const struct opcode group7_rm1[] = {
  3440. DI(SrcNone | Priv, monitor),
  3441. DI(SrcNone | Priv, mwait),
  3442. N, N, N, N, N, N,
  3443. };
  3444. static const struct opcode group7_rm3[] = {
  3445. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3446. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3447. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3448. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3449. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3450. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3451. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3452. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3453. };
  3454. static const struct opcode group7_rm7[] = {
  3455. N,
  3456. DIP(SrcNone, rdtscp, check_rdtsc),
  3457. N, N, N, N, N, N,
  3458. };
  3459. static const struct opcode group1[] = {
  3460. F(Lock, em_add),
  3461. F(Lock | PageTable, em_or),
  3462. F(Lock, em_adc),
  3463. F(Lock, em_sbb),
  3464. F(Lock | PageTable, em_and),
  3465. F(Lock, em_sub),
  3466. F(Lock, em_xor),
  3467. F(NoWrite, em_cmp),
  3468. };
  3469. static const struct opcode group1A[] = {
  3470. I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
  3471. };
  3472. static const struct opcode group2[] = {
  3473. F(DstMem | ModRM, em_rol),
  3474. F(DstMem | ModRM, em_ror),
  3475. F(DstMem | ModRM, em_rcl),
  3476. F(DstMem | ModRM, em_rcr),
  3477. F(DstMem | ModRM, em_shl),
  3478. F(DstMem | ModRM, em_shr),
  3479. F(DstMem | ModRM, em_shl),
  3480. F(DstMem | ModRM, em_sar),
  3481. };
  3482. static const struct opcode group3[] = {
  3483. F(DstMem | SrcImm | NoWrite, em_test),
  3484. F(DstMem | SrcImm | NoWrite, em_test),
  3485. F(DstMem | SrcNone | Lock, em_not),
  3486. F(DstMem | SrcNone | Lock, em_neg),
  3487. F(DstXacc | Src2Mem, em_mul_ex),
  3488. F(DstXacc | Src2Mem, em_imul_ex),
  3489. F(DstXacc | Src2Mem, em_div_ex),
  3490. F(DstXacc | Src2Mem, em_idiv_ex),
  3491. };
  3492. static const struct opcode group4[] = {
  3493. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3494. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3495. N, N, N, N, N, N,
  3496. };
  3497. static const struct opcode group5[] = {
  3498. F(DstMem | SrcNone | Lock, em_inc),
  3499. F(DstMem | SrcNone | Lock, em_dec),
  3500. I(SrcMem | NearBranch, em_call_near_abs),
  3501. I(SrcMemFAddr | ImplicitOps, em_call_far),
  3502. I(SrcMem | NearBranch, em_jmp_abs),
  3503. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3504. I(SrcMem | Stack, em_push), D(Undefined),
  3505. };
  3506. static const struct opcode group6[] = {
  3507. DI(Prot | DstMem, sldt),
  3508. DI(Prot | DstMem, str),
  3509. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3510. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3511. N, N, N, N,
  3512. };
  3513. static const struct group_dual group7 = { {
  3514. II(Mov | DstMem, em_sgdt, sgdt),
  3515. II(Mov | DstMem, em_sidt, sidt),
  3516. II(SrcMem | Priv, em_lgdt, lgdt),
  3517. II(SrcMem | Priv, em_lidt, lidt),
  3518. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3519. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3520. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3521. }, {
  3522. EXT(0, group7_rm0),
  3523. EXT(0, group7_rm1),
  3524. N, EXT(0, group7_rm3),
  3525. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3526. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3527. EXT(0, group7_rm7),
  3528. } };
  3529. static const struct opcode group8[] = {
  3530. N, N, N, N,
  3531. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3532. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3533. F(DstMem | SrcImmByte | Lock, em_btr),
  3534. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3535. };
  3536. static const struct group_dual group9 = { {
  3537. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3538. }, {
  3539. N, N, N, N, N, N, N, N,
  3540. } };
  3541. static const struct opcode group11[] = {
  3542. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3543. X7(D(Undefined)),
  3544. };
  3545. static const struct gprefix pfx_0f_ae_7 = {
  3546. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3547. };
  3548. static const struct group_dual group15 = { {
  3549. N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3550. }, {
  3551. N, N, N, N, N, N, N, N,
  3552. } };
  3553. static const struct gprefix pfx_0f_6f_0f_7f = {
  3554. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3555. };
  3556. static const struct instr_dual instr_dual_0f_2b = {
  3557. I(0, em_mov), N
  3558. };
  3559. static const struct gprefix pfx_0f_2b = {
  3560. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3561. };
  3562. static const struct gprefix pfx_0f_28_0f_29 = {
  3563. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3564. };
  3565. static const struct gprefix pfx_0f_e7 = {
  3566. N, I(Sse, em_mov), N, N,
  3567. };
  3568. static const struct escape escape_d9 = { {
  3569. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3570. }, {
  3571. /* 0xC0 - 0xC7 */
  3572. N, N, N, N, N, N, N, N,
  3573. /* 0xC8 - 0xCF */
  3574. N, N, N, N, N, N, N, N,
  3575. /* 0xD0 - 0xC7 */
  3576. N, N, N, N, N, N, N, N,
  3577. /* 0xD8 - 0xDF */
  3578. N, N, N, N, N, N, N, N,
  3579. /* 0xE0 - 0xE7 */
  3580. N, N, N, N, N, N, N, N,
  3581. /* 0xE8 - 0xEF */
  3582. N, N, N, N, N, N, N, N,
  3583. /* 0xF0 - 0xF7 */
  3584. N, N, N, N, N, N, N, N,
  3585. /* 0xF8 - 0xFF */
  3586. N, N, N, N, N, N, N, N,
  3587. } };
  3588. static const struct escape escape_db = { {
  3589. N, N, N, N, N, N, N, N,
  3590. }, {
  3591. /* 0xC0 - 0xC7 */
  3592. N, N, N, N, N, N, N, N,
  3593. /* 0xC8 - 0xCF */
  3594. N, N, N, N, N, N, N, N,
  3595. /* 0xD0 - 0xC7 */
  3596. N, N, N, N, N, N, N, N,
  3597. /* 0xD8 - 0xDF */
  3598. N, N, N, N, N, N, N, N,
  3599. /* 0xE0 - 0xE7 */
  3600. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3601. /* 0xE8 - 0xEF */
  3602. N, N, N, N, N, N, N, N,
  3603. /* 0xF0 - 0xF7 */
  3604. N, N, N, N, N, N, N, N,
  3605. /* 0xF8 - 0xFF */
  3606. N, N, N, N, N, N, N, N,
  3607. } };
  3608. static const struct escape escape_dd = { {
  3609. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3610. }, {
  3611. /* 0xC0 - 0xC7 */
  3612. N, N, N, N, N, N, N, N,
  3613. /* 0xC8 - 0xCF */
  3614. N, N, N, N, N, N, N, N,
  3615. /* 0xD0 - 0xC7 */
  3616. N, N, N, N, N, N, N, N,
  3617. /* 0xD8 - 0xDF */
  3618. N, N, N, N, N, N, N, N,
  3619. /* 0xE0 - 0xE7 */
  3620. N, N, N, N, N, N, N, N,
  3621. /* 0xE8 - 0xEF */
  3622. N, N, N, N, N, N, N, N,
  3623. /* 0xF0 - 0xF7 */
  3624. N, N, N, N, N, N, N, N,
  3625. /* 0xF8 - 0xFF */
  3626. N, N, N, N, N, N, N, N,
  3627. } };
  3628. static const struct instr_dual instr_dual_0f_c3 = {
  3629. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3630. };
  3631. static const struct mode_dual mode_dual_63 = {
  3632. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3633. };
  3634. static const struct opcode opcode_table[256] = {
  3635. /* 0x00 - 0x07 */
  3636. F6ALU(Lock, em_add),
  3637. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3638. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3639. /* 0x08 - 0x0F */
  3640. F6ALU(Lock | PageTable, em_or),
  3641. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3642. N,
  3643. /* 0x10 - 0x17 */
  3644. F6ALU(Lock, em_adc),
  3645. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3646. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3647. /* 0x18 - 0x1F */
  3648. F6ALU(Lock, em_sbb),
  3649. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3650. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3651. /* 0x20 - 0x27 */
  3652. F6ALU(Lock | PageTable, em_and), N, N,
  3653. /* 0x28 - 0x2F */
  3654. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3655. /* 0x30 - 0x37 */
  3656. F6ALU(Lock, em_xor), N, N,
  3657. /* 0x38 - 0x3F */
  3658. F6ALU(NoWrite, em_cmp), N, N,
  3659. /* 0x40 - 0x4F */
  3660. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3661. /* 0x50 - 0x57 */
  3662. X8(I(SrcReg | Stack, em_push)),
  3663. /* 0x58 - 0x5F */
  3664. X8(I(DstReg | Stack, em_pop)),
  3665. /* 0x60 - 0x67 */
  3666. I(ImplicitOps | Stack | No64, em_pusha),
  3667. I(ImplicitOps | Stack | No64, em_popa),
  3668. N, MD(ModRM, &mode_dual_63),
  3669. N, N, N, N,
  3670. /* 0x68 - 0x6F */
  3671. I(SrcImm | Mov | Stack, em_push),
  3672. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3673. I(SrcImmByte | Mov | Stack, em_push),
  3674. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3675. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3676. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3677. /* 0x70 - 0x7F */
  3678. X16(D(SrcImmByte | NearBranch)),
  3679. /* 0x80 - 0x87 */
  3680. G(ByteOp | DstMem | SrcImm, group1),
  3681. G(DstMem | SrcImm, group1),
  3682. G(ByteOp | DstMem | SrcImm | No64, group1),
  3683. G(DstMem | SrcImmByte, group1),
  3684. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3685. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3686. /* 0x88 - 0x8F */
  3687. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3688. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3689. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3690. D(ModRM | SrcMem | NoAccess | DstReg),
  3691. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3692. G(0, group1A),
  3693. /* 0x90 - 0x97 */
  3694. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3695. /* 0x98 - 0x9F */
  3696. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3697. I(SrcImmFAddr | No64, em_call_far), N,
  3698. II(ImplicitOps | Stack, em_pushf, pushf),
  3699. II(ImplicitOps | Stack, em_popf, popf),
  3700. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3701. /* 0xA0 - 0xA7 */
  3702. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3703. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3704. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3705. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
  3706. /* 0xA8 - 0xAF */
  3707. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3708. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3709. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3710. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3711. /* 0xB0 - 0xB7 */
  3712. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3713. /* 0xB8 - 0xBF */
  3714. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3715. /* 0xC0 - 0xC7 */
  3716. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3717. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3718. I(ImplicitOps | NearBranch, em_ret),
  3719. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3720. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3721. G(ByteOp, group11), G(0, group11),
  3722. /* 0xC8 - 0xCF */
  3723. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3724. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3725. I(ImplicitOps, em_ret_far),
  3726. D(ImplicitOps), DI(SrcImmByte, intn),
  3727. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3728. /* 0xD0 - 0xD7 */
  3729. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3730. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3731. I(DstAcc | SrcImmUByte | No64, em_aam),
  3732. I(DstAcc | SrcImmUByte | No64, em_aad),
  3733. F(DstAcc | ByteOp | No64, em_salc),
  3734. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3735. /* 0xD8 - 0xDF */
  3736. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3737. /* 0xE0 - 0xE7 */
  3738. X3(I(SrcImmByte | NearBranch, em_loop)),
  3739. I(SrcImmByte | NearBranch, em_jcxz),
  3740. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3741. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3742. /* 0xE8 - 0xEF */
  3743. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3744. I(SrcImmFAddr | No64, em_jmp_far),
  3745. D(SrcImmByte | ImplicitOps | NearBranch),
  3746. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3747. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3748. /* 0xF0 - 0xF7 */
  3749. N, DI(ImplicitOps, icebp), N, N,
  3750. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3751. G(ByteOp, group3), G(0, group3),
  3752. /* 0xF8 - 0xFF */
  3753. D(ImplicitOps), D(ImplicitOps),
  3754. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3755. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3756. };
  3757. static const struct opcode twobyte_table[256] = {
  3758. /* 0x00 - 0x0F */
  3759. G(0, group6), GD(0, &group7), N, N,
  3760. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3761. II(ImplicitOps | Priv, em_clts, clts), N,
  3762. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3763. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3764. /* 0x10 - 0x1F */
  3765. N, N, N, N, N, N, N, N,
  3766. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3767. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3768. /* 0x20 - 0x2F */
  3769. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3770. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3771. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3772. check_cr_write),
  3773. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3774. check_dr_write),
  3775. N, N, N, N,
  3776. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3777. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3778. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3779. N, N, N, N,
  3780. /* 0x30 - 0x3F */
  3781. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3782. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3783. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3784. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3785. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3786. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3787. N, N,
  3788. N, N, N, N, N, N, N, N,
  3789. /* 0x40 - 0x4F */
  3790. X16(D(DstReg | SrcMem | ModRM)),
  3791. /* 0x50 - 0x5F */
  3792. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3793. /* 0x60 - 0x6F */
  3794. N, N, N, N,
  3795. N, N, N, N,
  3796. N, N, N, N,
  3797. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3798. /* 0x70 - 0x7F */
  3799. N, N, N, N,
  3800. N, N, N, N,
  3801. N, N, N, N,
  3802. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3803. /* 0x80 - 0x8F */
  3804. X16(D(SrcImm | NearBranch)),
  3805. /* 0x90 - 0x9F */
  3806. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3807. /* 0xA0 - 0xA7 */
  3808. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3809. II(ImplicitOps, em_cpuid, cpuid),
  3810. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3811. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3812. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3813. /* 0xA8 - 0xAF */
  3814. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3815. II(No64 | EmulateOnUD | ImplicitOps, em_rsm, rsm),
  3816. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3817. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3818. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3819. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3820. /* 0xB0 - 0xB7 */
  3821. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3822. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3823. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3824. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3825. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3826. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3827. /* 0xB8 - 0xBF */
  3828. N, N,
  3829. G(BitOp, group8),
  3830. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3831. I(DstReg | SrcMem | ModRM, em_bsf_c),
  3832. I(DstReg | SrcMem | ModRM, em_bsr_c),
  3833. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3834. /* 0xC0 - 0xC7 */
  3835. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3836. N, ID(0, &instr_dual_0f_c3),
  3837. N, N, N, GD(0, &group9),
  3838. /* 0xC8 - 0xCF */
  3839. X8(I(DstReg, em_bswap)),
  3840. /* 0xD0 - 0xDF */
  3841. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3842. /* 0xE0 - 0xEF */
  3843. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3844. N, N, N, N, N, N, N, N,
  3845. /* 0xF0 - 0xFF */
  3846. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3847. };
  3848. static const struct instr_dual instr_dual_0f_38_f0 = {
  3849. I(DstReg | SrcMem | Mov, em_movbe), N
  3850. };
  3851. static const struct instr_dual instr_dual_0f_38_f1 = {
  3852. I(DstMem | SrcReg | Mov, em_movbe), N
  3853. };
  3854. static const struct gprefix three_byte_0f_38_f0 = {
  3855. ID(0, &instr_dual_0f_38_f0), N, N, N
  3856. };
  3857. static const struct gprefix three_byte_0f_38_f1 = {
  3858. ID(0, &instr_dual_0f_38_f1), N, N, N
  3859. };
  3860. /*
  3861. * Insns below are selected by the prefix which indexed by the third opcode
  3862. * byte.
  3863. */
  3864. static const struct opcode opcode_map_0f_38[256] = {
  3865. /* 0x00 - 0x7f */
  3866. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3867. /* 0x80 - 0xef */
  3868. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3869. /* 0xf0 - 0xf1 */
  3870. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  3871. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  3872. /* 0xf2 - 0xff */
  3873. N, N, X4(N), X8(N)
  3874. };
  3875. #undef D
  3876. #undef N
  3877. #undef G
  3878. #undef GD
  3879. #undef I
  3880. #undef GP
  3881. #undef EXT
  3882. #undef MD
  3883. #undef ID
  3884. #undef D2bv
  3885. #undef D2bvIP
  3886. #undef I2bv
  3887. #undef I2bvIP
  3888. #undef I6ALU
  3889. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3890. {
  3891. unsigned size;
  3892. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3893. if (size == 8)
  3894. size = 4;
  3895. return size;
  3896. }
  3897. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3898. unsigned size, bool sign_extension)
  3899. {
  3900. int rc = X86EMUL_CONTINUE;
  3901. op->type = OP_IMM;
  3902. op->bytes = size;
  3903. op->addr.mem.ea = ctxt->_eip;
  3904. /* NB. Immediates are sign-extended as necessary. */
  3905. switch (op->bytes) {
  3906. case 1:
  3907. op->val = insn_fetch(s8, ctxt);
  3908. break;
  3909. case 2:
  3910. op->val = insn_fetch(s16, ctxt);
  3911. break;
  3912. case 4:
  3913. op->val = insn_fetch(s32, ctxt);
  3914. break;
  3915. case 8:
  3916. op->val = insn_fetch(s64, ctxt);
  3917. break;
  3918. }
  3919. if (!sign_extension) {
  3920. switch (op->bytes) {
  3921. case 1:
  3922. op->val &= 0xff;
  3923. break;
  3924. case 2:
  3925. op->val &= 0xffff;
  3926. break;
  3927. case 4:
  3928. op->val &= 0xffffffff;
  3929. break;
  3930. }
  3931. }
  3932. done:
  3933. return rc;
  3934. }
  3935. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3936. unsigned d)
  3937. {
  3938. int rc = X86EMUL_CONTINUE;
  3939. switch (d) {
  3940. case OpReg:
  3941. decode_register_operand(ctxt, op);
  3942. break;
  3943. case OpImmUByte:
  3944. rc = decode_imm(ctxt, op, 1, false);
  3945. break;
  3946. case OpMem:
  3947. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3948. mem_common:
  3949. *op = ctxt->memop;
  3950. ctxt->memopp = op;
  3951. if (ctxt->d & BitOp)
  3952. fetch_bit_operand(ctxt);
  3953. op->orig_val = op->val;
  3954. break;
  3955. case OpMem64:
  3956. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3957. goto mem_common;
  3958. case OpAcc:
  3959. op->type = OP_REG;
  3960. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3961. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3962. fetch_register_operand(op);
  3963. op->orig_val = op->val;
  3964. break;
  3965. case OpAccLo:
  3966. op->type = OP_REG;
  3967. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3968. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3969. fetch_register_operand(op);
  3970. op->orig_val = op->val;
  3971. break;
  3972. case OpAccHi:
  3973. if (ctxt->d & ByteOp) {
  3974. op->type = OP_NONE;
  3975. break;
  3976. }
  3977. op->type = OP_REG;
  3978. op->bytes = ctxt->op_bytes;
  3979. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3980. fetch_register_operand(op);
  3981. op->orig_val = op->val;
  3982. break;
  3983. case OpDI:
  3984. op->type = OP_MEM;
  3985. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3986. op->addr.mem.ea =
  3987. register_address(ctxt, VCPU_REGS_RDI);
  3988. op->addr.mem.seg = VCPU_SREG_ES;
  3989. op->val = 0;
  3990. op->count = 1;
  3991. break;
  3992. case OpDX:
  3993. op->type = OP_REG;
  3994. op->bytes = 2;
  3995. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3996. fetch_register_operand(op);
  3997. break;
  3998. case OpCL:
  3999. op->type = OP_IMM;
  4000. op->bytes = 1;
  4001. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  4002. break;
  4003. case OpImmByte:
  4004. rc = decode_imm(ctxt, op, 1, true);
  4005. break;
  4006. case OpOne:
  4007. op->type = OP_IMM;
  4008. op->bytes = 1;
  4009. op->val = 1;
  4010. break;
  4011. case OpImm:
  4012. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4013. break;
  4014. case OpImm64:
  4015. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4016. break;
  4017. case OpMem8:
  4018. ctxt->memop.bytes = 1;
  4019. if (ctxt->memop.type == OP_REG) {
  4020. ctxt->memop.addr.reg = decode_register(ctxt,
  4021. ctxt->modrm_rm, true);
  4022. fetch_register_operand(&ctxt->memop);
  4023. }
  4024. goto mem_common;
  4025. case OpMem16:
  4026. ctxt->memop.bytes = 2;
  4027. goto mem_common;
  4028. case OpMem32:
  4029. ctxt->memop.bytes = 4;
  4030. goto mem_common;
  4031. case OpImmU16:
  4032. rc = decode_imm(ctxt, op, 2, false);
  4033. break;
  4034. case OpImmU:
  4035. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4036. break;
  4037. case OpSI:
  4038. op->type = OP_MEM;
  4039. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4040. op->addr.mem.ea =
  4041. register_address(ctxt, VCPU_REGS_RSI);
  4042. op->addr.mem.seg = ctxt->seg_override;
  4043. op->val = 0;
  4044. op->count = 1;
  4045. break;
  4046. case OpXLat:
  4047. op->type = OP_MEM;
  4048. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4049. op->addr.mem.ea =
  4050. address_mask(ctxt,
  4051. reg_read(ctxt, VCPU_REGS_RBX) +
  4052. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4053. op->addr.mem.seg = ctxt->seg_override;
  4054. op->val = 0;
  4055. break;
  4056. case OpImmFAddr:
  4057. op->type = OP_IMM;
  4058. op->addr.mem.ea = ctxt->_eip;
  4059. op->bytes = ctxt->op_bytes + 2;
  4060. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4061. break;
  4062. case OpMemFAddr:
  4063. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4064. goto mem_common;
  4065. case OpES:
  4066. op->type = OP_IMM;
  4067. op->val = VCPU_SREG_ES;
  4068. break;
  4069. case OpCS:
  4070. op->type = OP_IMM;
  4071. op->val = VCPU_SREG_CS;
  4072. break;
  4073. case OpSS:
  4074. op->type = OP_IMM;
  4075. op->val = VCPU_SREG_SS;
  4076. break;
  4077. case OpDS:
  4078. op->type = OP_IMM;
  4079. op->val = VCPU_SREG_DS;
  4080. break;
  4081. case OpFS:
  4082. op->type = OP_IMM;
  4083. op->val = VCPU_SREG_FS;
  4084. break;
  4085. case OpGS:
  4086. op->type = OP_IMM;
  4087. op->val = VCPU_SREG_GS;
  4088. break;
  4089. case OpImplicit:
  4090. /* Special instructions do their own operand decoding. */
  4091. default:
  4092. op->type = OP_NONE; /* Disable writeback. */
  4093. break;
  4094. }
  4095. done:
  4096. return rc;
  4097. }
  4098. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  4099. {
  4100. int rc = X86EMUL_CONTINUE;
  4101. int mode = ctxt->mode;
  4102. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4103. bool op_prefix = false;
  4104. bool has_seg_override = false;
  4105. struct opcode opcode;
  4106. ctxt->memop.type = OP_NONE;
  4107. ctxt->memopp = NULL;
  4108. ctxt->_eip = ctxt->eip;
  4109. ctxt->fetch.ptr = ctxt->fetch.data;
  4110. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4111. ctxt->opcode_len = 1;
  4112. if (insn_len > 0)
  4113. memcpy(ctxt->fetch.data, insn, insn_len);
  4114. else {
  4115. rc = __do_insn_fetch_bytes(ctxt, 1);
  4116. if (rc != X86EMUL_CONTINUE)
  4117. return rc;
  4118. }
  4119. switch (mode) {
  4120. case X86EMUL_MODE_REAL:
  4121. case X86EMUL_MODE_VM86:
  4122. case X86EMUL_MODE_PROT16:
  4123. def_op_bytes = def_ad_bytes = 2;
  4124. break;
  4125. case X86EMUL_MODE_PROT32:
  4126. def_op_bytes = def_ad_bytes = 4;
  4127. break;
  4128. #ifdef CONFIG_X86_64
  4129. case X86EMUL_MODE_PROT64:
  4130. def_op_bytes = 4;
  4131. def_ad_bytes = 8;
  4132. break;
  4133. #endif
  4134. default:
  4135. return EMULATION_FAILED;
  4136. }
  4137. ctxt->op_bytes = def_op_bytes;
  4138. ctxt->ad_bytes = def_ad_bytes;
  4139. /* Legacy prefixes. */
  4140. for (;;) {
  4141. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4142. case 0x66: /* operand-size override */
  4143. op_prefix = true;
  4144. /* switch between 2/4 bytes */
  4145. ctxt->op_bytes = def_op_bytes ^ 6;
  4146. break;
  4147. case 0x67: /* address-size override */
  4148. if (mode == X86EMUL_MODE_PROT64)
  4149. /* switch between 4/8 bytes */
  4150. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4151. else
  4152. /* switch between 2/4 bytes */
  4153. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4154. break;
  4155. case 0x26: /* ES override */
  4156. case 0x2e: /* CS override */
  4157. case 0x36: /* SS override */
  4158. case 0x3e: /* DS override */
  4159. has_seg_override = true;
  4160. ctxt->seg_override = (ctxt->b >> 3) & 3;
  4161. break;
  4162. case 0x64: /* FS override */
  4163. case 0x65: /* GS override */
  4164. has_seg_override = true;
  4165. ctxt->seg_override = ctxt->b & 7;
  4166. break;
  4167. case 0x40 ... 0x4f: /* REX */
  4168. if (mode != X86EMUL_MODE_PROT64)
  4169. goto done_prefixes;
  4170. ctxt->rex_prefix = ctxt->b;
  4171. continue;
  4172. case 0xf0: /* LOCK */
  4173. ctxt->lock_prefix = 1;
  4174. break;
  4175. case 0xf2: /* REPNE/REPNZ */
  4176. case 0xf3: /* REP/REPE/REPZ */
  4177. ctxt->rep_prefix = ctxt->b;
  4178. break;
  4179. default:
  4180. goto done_prefixes;
  4181. }
  4182. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4183. ctxt->rex_prefix = 0;
  4184. }
  4185. done_prefixes:
  4186. /* REX prefix. */
  4187. if (ctxt->rex_prefix & 8)
  4188. ctxt->op_bytes = 8; /* REX.W */
  4189. /* Opcode byte(s). */
  4190. opcode = opcode_table[ctxt->b];
  4191. /* Two-byte opcode? */
  4192. if (ctxt->b == 0x0f) {
  4193. ctxt->opcode_len = 2;
  4194. ctxt->b = insn_fetch(u8, ctxt);
  4195. opcode = twobyte_table[ctxt->b];
  4196. /* 0F_38 opcode map */
  4197. if (ctxt->b == 0x38) {
  4198. ctxt->opcode_len = 3;
  4199. ctxt->b = insn_fetch(u8, ctxt);
  4200. opcode = opcode_map_0f_38[ctxt->b];
  4201. }
  4202. }
  4203. ctxt->d = opcode.flags;
  4204. if (ctxt->d & ModRM)
  4205. ctxt->modrm = insn_fetch(u8, ctxt);
  4206. /* vex-prefix instructions are not implemented */
  4207. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4208. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4209. ctxt->d = NotImpl;
  4210. }
  4211. while (ctxt->d & GroupMask) {
  4212. switch (ctxt->d & GroupMask) {
  4213. case Group:
  4214. goffset = (ctxt->modrm >> 3) & 7;
  4215. opcode = opcode.u.group[goffset];
  4216. break;
  4217. case GroupDual:
  4218. goffset = (ctxt->modrm >> 3) & 7;
  4219. if ((ctxt->modrm >> 6) == 3)
  4220. opcode = opcode.u.gdual->mod3[goffset];
  4221. else
  4222. opcode = opcode.u.gdual->mod012[goffset];
  4223. break;
  4224. case RMExt:
  4225. goffset = ctxt->modrm & 7;
  4226. opcode = opcode.u.group[goffset];
  4227. break;
  4228. case Prefix:
  4229. if (ctxt->rep_prefix && op_prefix)
  4230. return EMULATION_FAILED;
  4231. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4232. switch (simd_prefix) {
  4233. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4234. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4235. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4236. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4237. }
  4238. break;
  4239. case Escape:
  4240. if (ctxt->modrm > 0xbf)
  4241. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4242. else
  4243. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4244. break;
  4245. case InstrDual:
  4246. if ((ctxt->modrm >> 6) == 3)
  4247. opcode = opcode.u.idual->mod3;
  4248. else
  4249. opcode = opcode.u.idual->mod012;
  4250. break;
  4251. case ModeDual:
  4252. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4253. opcode = opcode.u.mdual->mode64;
  4254. else
  4255. opcode = opcode.u.mdual->mode32;
  4256. break;
  4257. default:
  4258. return EMULATION_FAILED;
  4259. }
  4260. ctxt->d &= ~(u64)GroupMask;
  4261. ctxt->d |= opcode.flags;
  4262. }
  4263. /* Unrecognised? */
  4264. if (ctxt->d == 0)
  4265. return EMULATION_FAILED;
  4266. ctxt->execute = opcode.u.execute;
  4267. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4268. return EMULATION_FAILED;
  4269. if (unlikely(ctxt->d &
  4270. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4271. No16))) {
  4272. /*
  4273. * These are copied unconditionally here, and checked unconditionally
  4274. * in x86_emulate_insn.
  4275. */
  4276. ctxt->check_perm = opcode.check_perm;
  4277. ctxt->intercept = opcode.intercept;
  4278. if (ctxt->d & NotImpl)
  4279. return EMULATION_FAILED;
  4280. if (mode == X86EMUL_MODE_PROT64) {
  4281. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4282. ctxt->op_bytes = 8;
  4283. else if (ctxt->d & NearBranch)
  4284. ctxt->op_bytes = 8;
  4285. }
  4286. if (ctxt->d & Op3264) {
  4287. if (mode == X86EMUL_MODE_PROT64)
  4288. ctxt->op_bytes = 8;
  4289. else
  4290. ctxt->op_bytes = 4;
  4291. }
  4292. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4293. ctxt->op_bytes = 4;
  4294. if (ctxt->d & Sse)
  4295. ctxt->op_bytes = 16;
  4296. else if (ctxt->d & Mmx)
  4297. ctxt->op_bytes = 8;
  4298. }
  4299. /* ModRM and SIB bytes. */
  4300. if (ctxt->d & ModRM) {
  4301. rc = decode_modrm(ctxt, &ctxt->memop);
  4302. if (!has_seg_override) {
  4303. has_seg_override = true;
  4304. ctxt->seg_override = ctxt->modrm_seg;
  4305. }
  4306. } else if (ctxt->d & MemAbs)
  4307. rc = decode_abs(ctxt, &ctxt->memop);
  4308. if (rc != X86EMUL_CONTINUE)
  4309. goto done;
  4310. if (!has_seg_override)
  4311. ctxt->seg_override = VCPU_SREG_DS;
  4312. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4313. /*
  4314. * Decode and fetch the source operand: register, memory
  4315. * or immediate.
  4316. */
  4317. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4318. if (rc != X86EMUL_CONTINUE)
  4319. goto done;
  4320. /*
  4321. * Decode and fetch the second source operand: register, memory
  4322. * or immediate.
  4323. */
  4324. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4325. if (rc != X86EMUL_CONTINUE)
  4326. goto done;
  4327. /* Decode and fetch the destination operand: register or memory. */
  4328. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4329. if (ctxt->rip_relative)
  4330. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4331. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4332. done:
  4333. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4334. }
  4335. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4336. {
  4337. return ctxt->d & PageTable;
  4338. }
  4339. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4340. {
  4341. /* The second termination condition only applies for REPE
  4342. * and REPNE. Test if the repeat string operation prefix is
  4343. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4344. * corresponding termination condition according to:
  4345. * - if REPE/REPZ and ZF = 0 then done
  4346. * - if REPNE/REPNZ and ZF = 1 then done
  4347. */
  4348. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4349. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4350. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4351. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4352. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4353. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4354. return true;
  4355. return false;
  4356. }
  4357. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4358. {
  4359. bool fault = false;
  4360. ctxt->ops->get_fpu(ctxt);
  4361. asm volatile("1: fwait \n\t"
  4362. "2: \n\t"
  4363. ".pushsection .fixup,\"ax\" \n\t"
  4364. "3: \n\t"
  4365. "movb $1, %[fault] \n\t"
  4366. "jmp 2b \n\t"
  4367. ".popsection \n\t"
  4368. _ASM_EXTABLE(1b, 3b)
  4369. : [fault]"+qm"(fault));
  4370. ctxt->ops->put_fpu(ctxt);
  4371. if (unlikely(fault))
  4372. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4373. return X86EMUL_CONTINUE;
  4374. }
  4375. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4376. struct operand *op)
  4377. {
  4378. if (op->type == OP_MM)
  4379. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4380. }
  4381. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4382. {
  4383. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4384. if (!(ctxt->d & ByteOp))
  4385. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4386. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4387. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4388. [fastop]"+S"(fop)
  4389. : "c"(ctxt->src2.val));
  4390. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4391. if (!fop) /* exception is returned in fop variable */
  4392. return emulate_de(ctxt);
  4393. return X86EMUL_CONTINUE;
  4394. }
  4395. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4396. {
  4397. memset(&ctxt->rip_relative, 0,
  4398. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4399. ctxt->io_read.pos = 0;
  4400. ctxt->io_read.end = 0;
  4401. ctxt->mem_read.end = 0;
  4402. }
  4403. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4404. {
  4405. const struct x86_emulate_ops *ops = ctxt->ops;
  4406. int rc = X86EMUL_CONTINUE;
  4407. int saved_dst_type = ctxt->dst.type;
  4408. ctxt->mem_read.pos = 0;
  4409. /* LOCK prefix is allowed only with some instructions */
  4410. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4411. rc = emulate_ud(ctxt);
  4412. goto done;
  4413. }
  4414. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4415. rc = emulate_ud(ctxt);
  4416. goto done;
  4417. }
  4418. if (unlikely(ctxt->d &
  4419. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4420. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4421. (ctxt->d & Undefined)) {
  4422. rc = emulate_ud(ctxt);
  4423. goto done;
  4424. }
  4425. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4426. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4427. rc = emulate_ud(ctxt);
  4428. goto done;
  4429. }
  4430. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4431. rc = emulate_nm(ctxt);
  4432. goto done;
  4433. }
  4434. if (ctxt->d & Mmx) {
  4435. rc = flush_pending_x87_faults(ctxt);
  4436. if (rc != X86EMUL_CONTINUE)
  4437. goto done;
  4438. /*
  4439. * Now that we know the fpu is exception safe, we can fetch
  4440. * operands from it.
  4441. */
  4442. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4443. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4444. if (!(ctxt->d & Mov))
  4445. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4446. }
  4447. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4448. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4449. X86_ICPT_PRE_EXCEPT);
  4450. if (rc != X86EMUL_CONTINUE)
  4451. goto done;
  4452. }
  4453. /* Instruction can only be executed in protected mode */
  4454. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4455. rc = emulate_ud(ctxt);
  4456. goto done;
  4457. }
  4458. /* Privileged instruction can be executed only in CPL=0 */
  4459. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4460. if (ctxt->d & PrivUD)
  4461. rc = emulate_ud(ctxt);
  4462. else
  4463. rc = emulate_gp(ctxt, 0);
  4464. goto done;
  4465. }
  4466. /* Do instruction specific permission checks */
  4467. if (ctxt->d & CheckPerm) {
  4468. rc = ctxt->check_perm(ctxt);
  4469. if (rc != X86EMUL_CONTINUE)
  4470. goto done;
  4471. }
  4472. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4473. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4474. X86_ICPT_POST_EXCEPT);
  4475. if (rc != X86EMUL_CONTINUE)
  4476. goto done;
  4477. }
  4478. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4479. /* All REP prefixes have the same first termination condition */
  4480. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4481. string_registers_quirk(ctxt);
  4482. ctxt->eip = ctxt->_eip;
  4483. ctxt->eflags &= ~X86_EFLAGS_RF;
  4484. goto done;
  4485. }
  4486. }
  4487. }
  4488. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4489. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4490. ctxt->src.valptr, ctxt->src.bytes);
  4491. if (rc != X86EMUL_CONTINUE)
  4492. goto done;
  4493. ctxt->src.orig_val64 = ctxt->src.val64;
  4494. }
  4495. if (ctxt->src2.type == OP_MEM) {
  4496. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4497. &ctxt->src2.val, ctxt->src2.bytes);
  4498. if (rc != X86EMUL_CONTINUE)
  4499. goto done;
  4500. }
  4501. if ((ctxt->d & DstMask) == ImplicitOps)
  4502. goto special_insn;
  4503. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4504. /* optimisation - avoid slow emulated read if Mov */
  4505. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4506. &ctxt->dst.val, ctxt->dst.bytes);
  4507. if (rc != X86EMUL_CONTINUE) {
  4508. if (!(ctxt->d & NoWrite) &&
  4509. rc == X86EMUL_PROPAGATE_FAULT &&
  4510. ctxt->exception.vector == PF_VECTOR)
  4511. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4512. goto done;
  4513. }
  4514. }
  4515. /* Copy full 64-bit value for CMPXCHG8B. */
  4516. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4517. special_insn:
  4518. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4519. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4520. X86_ICPT_POST_MEMACCESS);
  4521. if (rc != X86EMUL_CONTINUE)
  4522. goto done;
  4523. }
  4524. if (ctxt->rep_prefix && (ctxt->d & String))
  4525. ctxt->eflags |= X86_EFLAGS_RF;
  4526. else
  4527. ctxt->eflags &= ~X86_EFLAGS_RF;
  4528. if (ctxt->execute) {
  4529. if (ctxt->d & Fastop) {
  4530. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4531. rc = fastop(ctxt, fop);
  4532. if (rc != X86EMUL_CONTINUE)
  4533. goto done;
  4534. goto writeback;
  4535. }
  4536. rc = ctxt->execute(ctxt);
  4537. if (rc != X86EMUL_CONTINUE)
  4538. goto done;
  4539. goto writeback;
  4540. }
  4541. if (ctxt->opcode_len == 2)
  4542. goto twobyte_insn;
  4543. else if (ctxt->opcode_len == 3)
  4544. goto threebyte_insn;
  4545. switch (ctxt->b) {
  4546. case 0x70 ... 0x7f: /* jcc (short) */
  4547. if (test_cc(ctxt->b, ctxt->eflags))
  4548. rc = jmp_rel(ctxt, ctxt->src.val);
  4549. break;
  4550. case 0x8d: /* lea r16/r32, m */
  4551. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4552. break;
  4553. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4554. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4555. ctxt->dst.type = OP_NONE;
  4556. else
  4557. rc = em_xchg(ctxt);
  4558. break;
  4559. case 0x98: /* cbw/cwde/cdqe */
  4560. switch (ctxt->op_bytes) {
  4561. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4562. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4563. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4564. }
  4565. break;
  4566. case 0xcc: /* int3 */
  4567. rc = emulate_int(ctxt, 3);
  4568. break;
  4569. case 0xcd: /* int n */
  4570. rc = emulate_int(ctxt, ctxt->src.val);
  4571. break;
  4572. case 0xce: /* into */
  4573. if (ctxt->eflags & X86_EFLAGS_OF)
  4574. rc = emulate_int(ctxt, 4);
  4575. break;
  4576. case 0xe9: /* jmp rel */
  4577. case 0xeb: /* jmp rel short */
  4578. rc = jmp_rel(ctxt, ctxt->src.val);
  4579. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4580. break;
  4581. case 0xf4: /* hlt */
  4582. ctxt->ops->halt(ctxt);
  4583. break;
  4584. case 0xf5: /* cmc */
  4585. /* complement carry flag from eflags reg */
  4586. ctxt->eflags ^= X86_EFLAGS_CF;
  4587. break;
  4588. case 0xf8: /* clc */
  4589. ctxt->eflags &= ~X86_EFLAGS_CF;
  4590. break;
  4591. case 0xf9: /* stc */
  4592. ctxt->eflags |= X86_EFLAGS_CF;
  4593. break;
  4594. case 0xfc: /* cld */
  4595. ctxt->eflags &= ~X86_EFLAGS_DF;
  4596. break;
  4597. case 0xfd: /* std */
  4598. ctxt->eflags |= X86_EFLAGS_DF;
  4599. break;
  4600. default:
  4601. goto cannot_emulate;
  4602. }
  4603. if (rc != X86EMUL_CONTINUE)
  4604. goto done;
  4605. writeback:
  4606. if (ctxt->d & SrcWrite) {
  4607. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4608. rc = writeback(ctxt, &ctxt->src);
  4609. if (rc != X86EMUL_CONTINUE)
  4610. goto done;
  4611. }
  4612. if (!(ctxt->d & NoWrite)) {
  4613. rc = writeback(ctxt, &ctxt->dst);
  4614. if (rc != X86EMUL_CONTINUE)
  4615. goto done;
  4616. }
  4617. /*
  4618. * restore dst type in case the decoding will be reused
  4619. * (happens for string instruction )
  4620. */
  4621. ctxt->dst.type = saved_dst_type;
  4622. if ((ctxt->d & SrcMask) == SrcSI)
  4623. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4624. if ((ctxt->d & DstMask) == DstDI)
  4625. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4626. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4627. unsigned int count;
  4628. struct read_cache *r = &ctxt->io_read;
  4629. if ((ctxt->d & SrcMask) == SrcSI)
  4630. count = ctxt->src.count;
  4631. else
  4632. count = ctxt->dst.count;
  4633. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4634. if (!string_insn_completed(ctxt)) {
  4635. /*
  4636. * Re-enter guest when pio read ahead buffer is empty
  4637. * or, if it is not used, after each 1024 iteration.
  4638. */
  4639. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4640. (r->end == 0 || r->end != r->pos)) {
  4641. /*
  4642. * Reset read cache. Usually happens before
  4643. * decode, but since instruction is restarted
  4644. * we have to do it here.
  4645. */
  4646. ctxt->mem_read.end = 0;
  4647. writeback_registers(ctxt);
  4648. return EMULATION_RESTART;
  4649. }
  4650. goto done; /* skip rip writeback */
  4651. }
  4652. ctxt->eflags &= ~X86_EFLAGS_RF;
  4653. }
  4654. ctxt->eip = ctxt->_eip;
  4655. done:
  4656. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4657. WARN_ON(ctxt->exception.vector > 0x1f);
  4658. ctxt->have_exception = true;
  4659. }
  4660. if (rc == X86EMUL_INTERCEPTED)
  4661. return EMULATION_INTERCEPTED;
  4662. if (rc == X86EMUL_CONTINUE)
  4663. writeback_registers(ctxt);
  4664. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4665. twobyte_insn:
  4666. switch (ctxt->b) {
  4667. case 0x09: /* wbinvd */
  4668. (ctxt->ops->wbinvd)(ctxt);
  4669. break;
  4670. case 0x08: /* invd */
  4671. case 0x0d: /* GrpP (prefetch) */
  4672. case 0x18: /* Grp16 (prefetch/nop) */
  4673. case 0x1f: /* nop */
  4674. break;
  4675. case 0x20: /* mov cr, reg */
  4676. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4677. break;
  4678. case 0x21: /* mov from dr to reg */
  4679. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4680. break;
  4681. case 0x40 ... 0x4f: /* cmov */
  4682. if (test_cc(ctxt->b, ctxt->eflags))
  4683. ctxt->dst.val = ctxt->src.val;
  4684. else if (ctxt->op_bytes != 4)
  4685. ctxt->dst.type = OP_NONE; /* no writeback */
  4686. break;
  4687. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4688. if (test_cc(ctxt->b, ctxt->eflags))
  4689. rc = jmp_rel(ctxt, ctxt->src.val);
  4690. break;
  4691. case 0x90 ... 0x9f: /* setcc r/m8 */
  4692. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4693. break;
  4694. case 0xb6 ... 0xb7: /* movzx */
  4695. ctxt->dst.bytes = ctxt->op_bytes;
  4696. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4697. : (u16) ctxt->src.val;
  4698. break;
  4699. case 0xbe ... 0xbf: /* movsx */
  4700. ctxt->dst.bytes = ctxt->op_bytes;
  4701. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4702. (s16) ctxt->src.val;
  4703. break;
  4704. default:
  4705. goto cannot_emulate;
  4706. }
  4707. threebyte_insn:
  4708. if (rc != X86EMUL_CONTINUE)
  4709. goto done;
  4710. goto writeback;
  4711. cannot_emulate:
  4712. return EMULATION_FAILED;
  4713. }
  4714. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4715. {
  4716. invalidate_registers(ctxt);
  4717. }
  4718. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4719. {
  4720. writeback_registers(ctxt);
  4721. }