head_8xx.S 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/ptrace.h>
  32. /* Macro to make the code more readable. */
  33. #ifdef CONFIG_8xx_CPU6
  34. #define SPRN_MI_TWC_ADDR 0x2b80
  35. #define SPRN_MI_RPN_ADDR 0x2d80
  36. #define SPRN_MD_TWC_ADDR 0x3b80
  37. #define SPRN_MD_RPN_ADDR 0x3d80
  38. #define MTSPR_CPU6(spr, reg, treg) \
  39. li treg, spr##_ADDR; \
  40. stw treg, 12(r0); \
  41. lwz treg, 12(r0); \
  42. mtspr spr, reg
  43. #else
  44. #define MTSPR_CPU6(spr, reg, treg) \
  45. mtspr spr, reg
  46. #endif
  47. /* Macro to test if an address is a kernel address */
  48. #if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
  49. #define IS_KERNEL(tmp, addr) \
  50. andis. tmp, addr, 0x8000 /* Address >= 0x80000000 */
  51. #define BRANCH_UNLESS_KERNEL(label) beq label
  52. #else
  53. #define IS_KERNEL(tmp, addr) \
  54. rlwinm tmp, addr, 16, 16, 31; \
  55. cmpli cr0, tmp, PAGE_OFFSET >> 16
  56. #define BRANCH_UNLESS_KERNEL(label) blt label
  57. #endif
  58. /*
  59. * Value for the bits that have fixed value in RPN entries.
  60. * Also used for tagging DAR for DTLBerror.
  61. */
  62. #ifdef CONFIG_PPC_16K_PAGES
  63. #define RPN_PATTERN (0x00f0 | MD_SPS16K)
  64. #else
  65. #define RPN_PATTERN 0x00f0
  66. #endif
  67. __HEAD
  68. _ENTRY(_stext);
  69. _ENTRY(_start);
  70. /* MPC8xx
  71. * This port was done on an MBX board with an 860. Right now I only
  72. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  73. * code there loads up some registers before calling us:
  74. * r3: ptr to board info data
  75. * r4: initrd_start or if no initrd then 0
  76. * r5: initrd_end - unused if r4 is 0
  77. * r6: Start of command line string
  78. * r7: End of command line string
  79. *
  80. * I decided to use conditional compilation instead of checking PVR and
  81. * adding more processor specific branches around code I don't need.
  82. * Since this is an embedded processor, I also appreciate any memory
  83. * savings I can get.
  84. *
  85. * The MPC8xx does not have any BATs, but it supports large page sizes.
  86. * We first initialize the MMU to support 8M byte pages, then load one
  87. * entry into each of the instruction and data TLBs to map the first
  88. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  89. * the "internal" processor registers before MMU_init is called.
  90. *
  91. * -- Dan
  92. */
  93. .globl __start
  94. __start:
  95. mr r31,r3 /* save device tree ptr */
  96. /* We have to turn on the MMU right away so we get cache modes
  97. * set correctly.
  98. */
  99. bl initial_mmu
  100. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  101. * ready to work.
  102. */
  103. turn_on_mmu:
  104. mfmsr r0
  105. ori r0,r0,MSR_DR|MSR_IR
  106. mtspr SPRN_SRR1,r0
  107. lis r0,start_here@h
  108. ori r0,r0,start_here@l
  109. mtspr SPRN_SRR0,r0
  110. SYNC
  111. rfi /* enables MMU */
  112. /*
  113. * Exception entry code. This code runs with address translation
  114. * turned off, i.e. using physical addresses.
  115. * We assume sprg3 has the physical address of the current
  116. * task's thread_struct.
  117. */
  118. #define EXCEPTION_PROLOG \
  119. EXCEPTION_PROLOG_0; \
  120. mfcr r10; \
  121. EXCEPTION_PROLOG_1; \
  122. EXCEPTION_PROLOG_2
  123. #define EXCEPTION_PROLOG_0 \
  124. mtspr SPRN_SPRG_SCRATCH0,r10; \
  125. mtspr SPRN_SPRG_SCRATCH1,r11
  126. #define EXCEPTION_PROLOG_1 \
  127. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  128. andi. r11,r11,MSR_PR; \
  129. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  130. beq 1f; \
  131. mfspr r11,SPRN_SPRG_THREAD; \
  132. lwz r11,THREAD_INFO-THREAD(r11); \
  133. addi r11,r11,THREAD_SIZE; \
  134. tophys(r11,r11); \
  135. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  136. #define EXCEPTION_PROLOG_2 \
  137. CLR_TOP32(r11); \
  138. stw r10,_CCR(r11); /* save registers */ \
  139. stw r12,GPR12(r11); \
  140. stw r9,GPR9(r11); \
  141. mfspr r10,SPRN_SPRG_SCRATCH0; \
  142. stw r10,GPR10(r11); \
  143. mfspr r12,SPRN_SPRG_SCRATCH1; \
  144. stw r12,GPR11(r11); \
  145. mflr r10; \
  146. stw r10,_LINK(r11); \
  147. mfspr r12,SPRN_SRR0; \
  148. mfspr r9,SPRN_SRR1; \
  149. stw r1,GPR1(r11); \
  150. stw r1,0(r11); \
  151. tovirt(r1,r11); /* set new kernel sp */ \
  152. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  153. MTMSRD(r10); /* (except for mach check in rtas) */ \
  154. stw r0,GPR0(r11); \
  155. SAVE_4GPRS(3, r11); \
  156. SAVE_2GPRS(7, r11)
  157. /*
  158. * Exception exit code.
  159. */
  160. #define EXCEPTION_EPILOG_0 \
  161. mfspr r10,SPRN_SPRG_SCRATCH0; \
  162. mfspr r11,SPRN_SPRG_SCRATCH1
  163. /*
  164. * Note: code which follows this uses cr0.eq (set if from kernel),
  165. * r11, r12 (SRR0), and r9 (SRR1).
  166. *
  167. * Note2: once we have set r1 we are in a position to take exceptions
  168. * again, and we could thus set MSR:RI at that point.
  169. */
  170. /*
  171. * Exception vectors.
  172. */
  173. #define EXCEPTION(n, label, hdlr, xfer) \
  174. . = n; \
  175. label: \
  176. EXCEPTION_PROLOG; \
  177. addi r3,r1,STACK_FRAME_OVERHEAD; \
  178. xfer(n, hdlr)
  179. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  180. li r10,trap; \
  181. stw r10,_TRAP(r11); \
  182. li r10,MSR_KERNEL; \
  183. copyee(r10, r9); \
  184. bl tfer; \
  185. i##n: \
  186. .long hdlr; \
  187. .long ret
  188. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  189. #define NOCOPY(d, s)
  190. #define EXC_XFER_STD(n, hdlr) \
  191. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  192. ret_from_except_full)
  193. #define EXC_XFER_LITE(n, hdlr) \
  194. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  195. ret_from_except)
  196. #define EXC_XFER_EE(n, hdlr) \
  197. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  198. ret_from_except_full)
  199. #define EXC_XFER_EE_LITE(n, hdlr) \
  200. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  201. ret_from_except)
  202. /* System reset */
  203. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  204. /* Machine check */
  205. . = 0x200
  206. MachineCheck:
  207. EXCEPTION_PROLOG
  208. mfspr r4,SPRN_DAR
  209. stw r4,_DAR(r11)
  210. li r5,RPN_PATTERN
  211. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  212. mfspr r5,SPRN_DSISR
  213. stw r5,_DSISR(r11)
  214. addi r3,r1,STACK_FRAME_OVERHEAD
  215. EXC_XFER_STD(0x200, machine_check_exception)
  216. /* Data access exception.
  217. * This is "never generated" by the MPC8xx.
  218. */
  219. . = 0x300
  220. DataAccess:
  221. /* Instruction access exception.
  222. * This is "never generated" by the MPC8xx.
  223. */
  224. . = 0x400
  225. InstructionAccess:
  226. /* External interrupt */
  227. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  228. /* Alignment exception */
  229. . = 0x600
  230. Alignment:
  231. EXCEPTION_PROLOG
  232. mfspr r4,SPRN_DAR
  233. stw r4,_DAR(r11)
  234. li r5,RPN_PATTERN
  235. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  236. mfspr r5,SPRN_DSISR
  237. stw r5,_DSISR(r11)
  238. addi r3,r1,STACK_FRAME_OVERHEAD
  239. EXC_XFER_EE(0x600, alignment_exception)
  240. /* Program check exception */
  241. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  242. /* No FPU on MPC8xx. This exception is not supposed to happen.
  243. */
  244. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  245. /* Decrementer */
  246. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  247. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  248. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  249. /* System call */
  250. . = 0xc00
  251. SystemCall:
  252. EXCEPTION_PROLOG
  253. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  254. /* Single step - not used on 601 */
  255. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  256. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  257. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  258. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  259. * for all unimplemented and illegal instructions.
  260. */
  261. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  262. . = 0x1100
  263. /*
  264. * For the MPC8xx, this is a software tablewalk to load the instruction
  265. * TLB. The task switch loads the M_TW register with the pointer to the first
  266. * level table.
  267. * If we discover there is no second level table (value is zero) or if there
  268. * is an invalid pte, we load that into the TLB, which causes another fault
  269. * into the TLB Error interrupt where we can handle such problems.
  270. * We have to use the MD_xxx registers for the tablewalk because the
  271. * equivalent MI_xxx registers only perform the attribute functions.
  272. */
  273. #ifdef CONFIG_8xx_CPU15
  274. #define INVALIDATE_ADJACENT_PAGES_CPU15(tmp, addr) \
  275. addi tmp, addr, PAGE_SIZE; \
  276. tlbie tmp; \
  277. addi tmp, addr, -PAGE_SIZE; \
  278. tlbie tmp
  279. #else
  280. #define INVALIDATE_ADJACENT_PAGES_CPU15(tmp, addr)
  281. #endif
  282. InstructionTLBMiss:
  283. #ifdef CONFIG_8xx_CPU6
  284. mtspr SPRN_SPRG_SCRATCH2, r3
  285. #endif
  286. EXCEPTION_PROLOG_0
  287. /* If we are faulting a kernel address, we have to use the
  288. * kernel page tables.
  289. */
  290. #ifdef CONFIG_MODULES
  291. /* Only modules will cause ITLB Misses as we always
  292. * pin the first 8MB of kernel memory */
  293. mfspr r11, SPRN_SRR0 /* Get effective address of fault */
  294. INVALIDATE_ADJACENT_PAGES_CPU15(r10, r11)
  295. mfcr r10
  296. IS_KERNEL(r11, r11)
  297. mfspr r11, SPRN_M_TW /* Get level 1 table */
  298. BRANCH_UNLESS_KERNEL(3f)
  299. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  300. 3:
  301. mtcr r10
  302. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  303. #else
  304. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  305. INVALIDATE_ADJACENT_PAGES_CPU15(r11, r10)
  306. mfspr r11, SPRN_M_TW /* Get level 1 table base address */
  307. #endif
  308. /* Insert level 1 index */
  309. rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  310. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  311. /* Extract level 2 index */
  312. rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  313. rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
  314. lwz r10, 0(r10) /* Get the pte */
  315. /* Insert the APG into the TWC from the Linux PTE. */
  316. rlwimi r11, r10, 0, 25, 26
  317. /* Load the MI_TWC with the attributes for this "segment." */
  318. MTSPR_CPU6(SPRN_MI_TWC, r11, r3) /* Set segment attributes */
  319. #ifdef CONFIG_SWAP
  320. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  321. and r11, r11, r10
  322. rlwimi r10, r11, 0, _PAGE_PRESENT
  323. #endif
  324. li r11, RPN_PATTERN
  325. /* The Linux PTE won't go exactly into the MMU TLB.
  326. * Software indicator bits 20-23 and 28 must be clear.
  327. * Software indicator bits 24, 25, 26, and 27 must be
  328. * set. All other Linux PTE bits control the behavior
  329. * of the MMU.
  330. */
  331. rlwimi r10, r11, 0, 0x0ff8 /* Set 24-27, clear 20-23,28 */
  332. MTSPR_CPU6(SPRN_MI_RPN, r10, r3) /* Update TLB entry */
  333. /* Restore registers */
  334. #ifdef CONFIG_8xx_CPU6
  335. mfspr r3, SPRN_SPRG_SCRATCH2
  336. #endif
  337. EXCEPTION_EPILOG_0
  338. rfi
  339. . = 0x1200
  340. DataStoreTLBMiss:
  341. #ifdef CONFIG_8xx_CPU6
  342. mtspr SPRN_SPRG_SCRATCH2, r3
  343. #endif
  344. EXCEPTION_PROLOG_0
  345. mfcr r10
  346. /* If we are faulting a kernel address, we have to use the
  347. * kernel page tables.
  348. */
  349. mfspr r11, SPRN_MD_EPN
  350. IS_KERNEL(r11, r11)
  351. mfspr r11, SPRN_M_TW /* Get level 1 table */
  352. BRANCH_UNLESS_KERNEL(3f)
  353. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  354. 3:
  355. mtcr r10
  356. mfspr r10, SPRN_MD_EPN
  357. /* Insert level 1 index */
  358. rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  359. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  360. /* We have a pte table, so load fetch the pte from the table.
  361. */
  362. /* Extract level 2 index */
  363. rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  364. rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
  365. lwz r10, 0(r10) /* Get the pte */
  366. /* Insert the Guarded flag and APG into the TWC from the Linux PTE.
  367. * It is bit 26-27 of both the Linux PTE and the TWC (at least
  368. * I got that right :-). It will be better when we can put
  369. * this into the Linux pgd/pmd and load it in the operation
  370. * above.
  371. */
  372. rlwimi r11, r10, 0, 26, 27
  373. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  374. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  375. */
  376. rlwimi r11, r10, 32-5, 30, 30
  377. MTSPR_CPU6(SPRN_MD_TWC, r11, r3)
  378. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  379. * We also need to know if the insn is a load/store, so:
  380. * Clear _PAGE_PRESENT and load that which will
  381. * trap into DTLB Error with store bit set accordinly.
  382. */
  383. /* PRESENT=0x1, ACCESSED=0x20
  384. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  385. * r10 = (r10 & ~PRESENT) | r11;
  386. */
  387. #ifdef CONFIG_SWAP
  388. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  389. and r11, r11, r10
  390. rlwimi r10, r11, 0, _PAGE_PRESENT
  391. #endif
  392. /* The Linux PTE won't go exactly into the MMU TLB.
  393. * Software indicator bits 22 and 28 must be clear.
  394. * Software indicator bits 24, 25, 26, and 27 must be
  395. * set. All other Linux PTE bits control the behavior
  396. * of the MMU.
  397. */
  398. li r11, RPN_PATTERN
  399. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  400. rlwimi r10, r11, 0, 20, 20 /* clear 20 */
  401. MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
  402. /* Restore registers */
  403. #ifdef CONFIG_8xx_CPU6
  404. mfspr r3, SPRN_SPRG_SCRATCH2
  405. #endif
  406. mtspr SPRN_DAR, r11 /* Tag DAR */
  407. EXCEPTION_EPILOG_0
  408. rfi
  409. /* This is an instruction TLB error on the MPC8xx. This could be due
  410. * to many reasons, such as executing guarded memory or illegal instruction
  411. * addresses. There is nothing to do but handle a big time error fault.
  412. */
  413. . = 0x1300
  414. InstructionTLBError:
  415. EXCEPTION_PROLOG
  416. mr r4,r12
  417. mr r5,r9
  418. andis. r10,r5,0x4000
  419. beq+ 1f
  420. tlbie r4
  421. /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
  422. 1: EXC_XFER_LITE(0x400, handle_page_fault)
  423. /* This is the data TLB error on the MPC8xx. This could be due to
  424. * many reasons, including a dirty update to a pte. We bail out to
  425. * a higher level function that can handle it.
  426. */
  427. . = 0x1400
  428. DataTLBError:
  429. EXCEPTION_PROLOG_0
  430. mfcr r10
  431. mfspr r11, SPRN_DAR
  432. cmpwi cr0, r11, RPN_PATTERN
  433. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  434. DARFixed:/* Return from dcbx instruction bug workaround */
  435. EXCEPTION_PROLOG_1
  436. EXCEPTION_PROLOG_2
  437. mfspr r5,SPRN_DSISR
  438. stw r5,_DSISR(r11)
  439. mfspr r4,SPRN_DAR
  440. andis. r10,r5,0x4000
  441. beq+ 1f
  442. tlbie r4
  443. 1: li r10,RPN_PATTERN
  444. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  445. /* 0x300 is DataAccess exception, needed by bad_page_fault() */
  446. EXC_XFER_LITE(0x300, handle_page_fault)
  447. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  448. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  449. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  450. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  451. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  452. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  453. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  454. /* On the MPC8xx, these next four traps are used for development
  455. * support of breakpoints and such. Someday I will get around to
  456. * using them.
  457. */
  458. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  459. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  460. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  461. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  462. . = 0x2000
  463. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  464. * by decoding the registers used by the dcbx instruction and adding them.
  465. * DAR is set to the calculated address.
  466. */
  467. /* define if you don't want to use self modifying code */
  468. #define NO_SELF_MODIFYING_CODE
  469. FixupDAR:/* Entry point for dcbx workaround. */
  470. mtspr SPRN_SPRG_SCRATCH2, r10
  471. /* fetch instruction from memory. */
  472. mfspr r10, SPRN_SRR0
  473. IS_KERNEL(r11, r10)
  474. mfspr r11, SPRN_M_TW /* Get level 1 table */
  475. BRANCH_UNLESS_KERNEL(3f)
  476. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  477. /* Insert level 1 index */
  478. 3: rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  479. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  480. rlwinm r11, r11,0,0,19 /* Extract page descriptor page address */
  481. /* Insert level 2 index */
  482. rlwimi r11, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  483. lwz r11, 0(r11) /* Get the pte */
  484. /* concat physical page address(r11) and page offset(r10) */
  485. rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
  486. lwz r11,0(r11)
  487. /* Check if it really is a dcbx instruction. */
  488. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  489. * no need to include them here */
  490. xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
  491. rlwinm r10, r10, 0, 21, 5
  492. cmpwi cr0, r10, 2028 /* Is dcbz? */
  493. beq+ 142f
  494. cmpwi cr0, r10, 940 /* Is dcbi? */
  495. beq+ 142f
  496. cmpwi cr0, r10, 108 /* Is dcbst? */
  497. beq+ 144f /* Fix up store bit! */
  498. cmpwi cr0, r10, 172 /* Is dcbf? */
  499. beq+ 142f
  500. cmpwi cr0, r10, 1964 /* Is icbi? */
  501. beq+ 142f
  502. 141: mfspr r10,SPRN_SPRG_SCRATCH2
  503. b DARFixed /* Nope, go back to normal TLB processing */
  504. 144: mfspr r10, SPRN_DSISR
  505. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  506. mtspr SPRN_DSISR, r10
  507. 142: /* continue, it was a dcbx, dcbi instruction. */
  508. #ifndef NO_SELF_MODIFYING_CODE
  509. andis. r10,r11,0x1f /* test if reg RA is r0 */
  510. li r10,modified_instr@l
  511. dcbtst r0,r10 /* touch for store */
  512. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  513. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  514. ori r11,r11,532
  515. stw r11,0(r10) /* store add/and instruction */
  516. dcbf 0,r10 /* flush new instr. to memory. */
  517. icbi 0,r10 /* invalidate instr. cache line */
  518. mfspr r11, SPRN_SPRG_SCRATCH1 /* restore r11 */
  519. mfspr r10, SPRN_SPRG_SCRATCH0 /* restore r10 */
  520. isync /* Wait until new instr is loaded from memory */
  521. modified_instr:
  522. .space 4 /* this is where the add instr. is stored */
  523. bne+ 143f
  524. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  525. 143: mtdar r10 /* store faulting EA in DAR */
  526. mfspr r10,SPRN_SPRG_SCRATCH2
  527. b DARFixed /* Go back to normal TLB handling */
  528. #else
  529. mfctr r10
  530. mtdar r10 /* save ctr reg in DAR */
  531. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  532. addi r10, r10, 150f@l /* add start of table */
  533. mtctr r10 /* load ctr with jump address */
  534. xor r10, r10, r10 /* sum starts at zero */
  535. bctr /* jump into table */
  536. 150:
  537. add r10, r10, r0 ;b 151f
  538. add r10, r10, r1 ;b 151f
  539. add r10, r10, r2 ;b 151f
  540. add r10, r10, r3 ;b 151f
  541. add r10, r10, r4 ;b 151f
  542. add r10, r10, r5 ;b 151f
  543. add r10, r10, r6 ;b 151f
  544. add r10, r10, r7 ;b 151f
  545. add r10, r10, r8 ;b 151f
  546. add r10, r10, r9 ;b 151f
  547. mtctr r11 ;b 154f /* r10 needs special handling */
  548. mtctr r11 ;b 153f /* r11 needs special handling */
  549. add r10, r10, r12 ;b 151f
  550. add r10, r10, r13 ;b 151f
  551. add r10, r10, r14 ;b 151f
  552. add r10, r10, r15 ;b 151f
  553. add r10, r10, r16 ;b 151f
  554. add r10, r10, r17 ;b 151f
  555. add r10, r10, r18 ;b 151f
  556. add r10, r10, r19 ;b 151f
  557. add r10, r10, r20 ;b 151f
  558. add r10, r10, r21 ;b 151f
  559. add r10, r10, r22 ;b 151f
  560. add r10, r10, r23 ;b 151f
  561. add r10, r10, r24 ;b 151f
  562. add r10, r10, r25 ;b 151f
  563. add r10, r10, r26 ;b 151f
  564. add r10, r10, r27 ;b 151f
  565. add r10, r10, r28 ;b 151f
  566. add r10, r10, r29 ;b 151f
  567. add r10, r10, r30 ;b 151f
  568. add r10, r10, r31
  569. 151:
  570. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  571. beq 152f /* if reg RA is zero, don't add it */
  572. addi r11, r11, 150b@l /* add start of table */
  573. mtctr r11 /* load ctr with jump address */
  574. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  575. bctr /* jump into table */
  576. 152:
  577. mfdar r11
  578. mtctr r11 /* restore ctr reg from DAR */
  579. mtdar r10 /* save fault EA to DAR */
  580. mfspr r10,SPRN_SPRG_SCRATCH2
  581. b DARFixed /* Go back to normal TLB handling */
  582. /* special handling for r10,r11 since these are modified already */
  583. 153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
  584. add r10, r10, r11 /* add it */
  585. mfctr r11 /* restore r11 */
  586. b 151b
  587. 154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
  588. add r10, r10, r11 /* add it */
  589. mfctr r11 /* restore r11 */
  590. b 151b
  591. #endif
  592. /*
  593. * This is where the main kernel code starts.
  594. */
  595. start_here:
  596. /* ptr to current */
  597. lis r2,init_task@h
  598. ori r2,r2,init_task@l
  599. /* ptr to phys current thread */
  600. tophys(r4,r2)
  601. addi r4,r4,THREAD /* init task's THREAD */
  602. mtspr SPRN_SPRG_THREAD,r4
  603. /* stack */
  604. lis r1,init_thread_union@ha
  605. addi r1,r1,init_thread_union@l
  606. li r0,0
  607. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  608. bl early_init /* We have to do this with MMU on */
  609. /*
  610. * Decide what sort of machine this is and initialize the MMU.
  611. */
  612. li r3,0
  613. mr r4,r31
  614. bl machine_init
  615. bl MMU_init
  616. /*
  617. * Go back to running unmapped so we can load up new values
  618. * and change to using our exception vectors.
  619. * On the 8xx, all we have to do is invalidate the TLB to clear
  620. * the old 8M byte TLB mappings and load the page table base register.
  621. */
  622. /* The right way to do this would be to track it down through
  623. * init's THREAD like the context switch code does, but this is
  624. * easier......until someone changes init's static structures.
  625. */
  626. lis r6, swapper_pg_dir@ha
  627. tophys(r6,r6)
  628. #ifdef CONFIG_8xx_CPU6
  629. lis r4, cpu6_errata_word@h
  630. ori r4, r4, cpu6_errata_word@l
  631. li r3, 0x3f80
  632. stw r3, 12(r4)
  633. lwz r3, 12(r4)
  634. #endif
  635. mtspr SPRN_M_TW, r6
  636. lis r4,2f@h
  637. ori r4,r4,2f@l
  638. tophys(r4,r4)
  639. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  640. mtspr SPRN_SRR0,r4
  641. mtspr SPRN_SRR1,r3
  642. rfi
  643. /* Load up the kernel context */
  644. 2:
  645. SYNC /* Force all PTE updates to finish */
  646. tlbia /* Clear all TLB entries */
  647. sync /* wait for tlbia/tlbie to finish */
  648. TLBSYNC /* ... on all CPUs */
  649. /* set up the PTE pointers for the Abatron bdiGDB.
  650. */
  651. tovirt(r6,r6)
  652. lis r5, abatron_pteptrs@h
  653. ori r5, r5, abatron_pteptrs@l
  654. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  655. tophys(r5,r5)
  656. stw r6, 0(r5)
  657. /* Now turn on the MMU for real! */
  658. li r4,MSR_KERNEL
  659. lis r3,start_kernel@h
  660. ori r3,r3,start_kernel@l
  661. mtspr SPRN_SRR0,r3
  662. mtspr SPRN_SRR1,r4
  663. rfi /* enable MMU and jump to start_kernel */
  664. /* Set up the initial MMU state so we can do the first level of
  665. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  666. * virtual to physical. Also, set the cache mode since that is defined
  667. * by TLB entries and perform any additional mapping (like of the IMMR).
  668. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  669. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  670. * these mappings is mapped by page tables.
  671. */
  672. initial_mmu:
  673. tlbia /* Invalidate all TLB entries */
  674. /* Always pin the first 8 MB ITLB to prevent ITLB
  675. misses while mucking around with SRR0/SRR1 in asm
  676. */
  677. lis r8, MI_RSV4I@h
  678. ori r8, r8, 0x1c00
  679. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  680. #ifdef CONFIG_PIN_TLB
  681. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  682. ori r10, r10, 0x1c00
  683. mr r8, r10
  684. #else
  685. lis r10, MD_RESETVAL@h
  686. #endif
  687. #ifndef CONFIG_8xx_COPYBACK
  688. oris r10, r10, MD_WTDEF@h
  689. #endif
  690. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  691. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  692. * we can load the instruction and data TLB registers with the
  693. * same values.
  694. */
  695. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  696. ori r8, r8, MI_EVALID /* Mark it valid */
  697. mtspr SPRN_MI_EPN, r8
  698. mtspr SPRN_MD_EPN, r8
  699. li r8, MI_PS8MEG | (2 << 5) /* Set 8M byte page, APG 2 */
  700. ori r8, r8, MI_SVALID /* Make it valid */
  701. mtspr SPRN_MI_TWC, r8
  702. li r8, MI_PS8MEG /* Set 8M byte page, APG 0 */
  703. ori r8, r8, MI_SVALID /* Make it valid */
  704. mtspr SPRN_MD_TWC, r8
  705. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  706. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  707. mtspr SPRN_MD_RPN, r8
  708. lis r8, MI_APG_INIT@h /* Set protection modes */
  709. ori r8, r8, MI_APG_INIT@l
  710. mtspr SPRN_MI_AP, r8
  711. lis r8, MD_APG_INIT@h
  712. ori r8, r8, MD_APG_INIT@l
  713. mtspr SPRN_MD_AP, r8
  714. /* Map another 8 MByte at the IMMR to get the processor
  715. * internal registers (among other things).
  716. */
  717. #ifdef CONFIG_PIN_TLB
  718. addi r10, r10, 0x0100
  719. mtspr SPRN_MD_CTR, r10
  720. #endif
  721. mfspr r9, 638 /* Get current IMMR */
  722. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  723. mr r8, r9 /* Create vaddr for TLB */
  724. ori r8, r8, MD_EVALID /* Mark it valid */
  725. mtspr SPRN_MD_EPN, r8
  726. li r8, MD_PS8MEG /* Set 8M byte page */
  727. ori r8, r8, MD_SVALID /* Make it valid */
  728. mtspr SPRN_MD_TWC, r8
  729. mr r8, r9 /* Create paddr for TLB */
  730. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  731. mtspr SPRN_MD_RPN, r8
  732. #ifdef CONFIG_PIN_TLB
  733. /* Map two more 8M kernel data pages.
  734. */
  735. addi r10, r10, 0x0100
  736. mtspr SPRN_MD_CTR, r10
  737. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  738. addis r8, r8, 0x0080 /* Add 8M */
  739. ori r8, r8, MI_EVALID /* Mark it valid */
  740. mtspr SPRN_MD_EPN, r8
  741. li r9, MI_PS8MEG /* Set 8M byte page */
  742. ori r9, r9, MI_SVALID /* Make it valid */
  743. mtspr SPRN_MD_TWC, r9
  744. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  745. addis r11, r11, 0x0080 /* Add 8M */
  746. mtspr SPRN_MD_RPN, r11
  747. addi r10, r10, 0x0100
  748. mtspr SPRN_MD_CTR, r10
  749. addis r8, r8, 0x0080 /* Add 8M */
  750. mtspr SPRN_MD_EPN, r8
  751. mtspr SPRN_MD_TWC, r9
  752. addis r11, r11, 0x0080 /* Add 8M */
  753. mtspr SPRN_MD_RPN, r11
  754. #endif
  755. /* Since the cache is enabled according to the information we
  756. * just loaded into the TLB, invalidate and enable the caches here.
  757. * We should probably check/set other modes....later.
  758. */
  759. lis r8, IDC_INVALL@h
  760. mtspr SPRN_IC_CST, r8
  761. mtspr SPRN_DC_CST, r8
  762. lis r8, IDC_ENABLE@h
  763. mtspr SPRN_IC_CST, r8
  764. #ifdef CONFIG_8xx_COPYBACK
  765. mtspr SPRN_DC_CST, r8
  766. #else
  767. /* For a debug option, I left this here to easily enable
  768. * the write through cache mode
  769. */
  770. lis r8, DC_SFWT@h
  771. mtspr SPRN_DC_CST, r8
  772. lis r8, IDC_ENABLE@h
  773. mtspr SPRN_DC_CST, r8
  774. #endif
  775. blr
  776. /*
  777. * Set up to use a given MMU context.
  778. * r3 is context number, r4 is PGD pointer.
  779. *
  780. * We place the physical address of the new task page directory loaded
  781. * into the MMU base register, and set the ASID compare register with
  782. * the new "context."
  783. */
  784. _GLOBAL(set_context)
  785. #ifdef CONFIG_BDI_SWITCH
  786. /* Context switch the PTE pointer for the Abatron BDI2000.
  787. * The PGDIR is passed as second argument.
  788. */
  789. lis r5, KERNELBASE@h
  790. lwz r5, 0xf0(r5)
  791. stw r4, 0x4(r5)
  792. #endif
  793. /* Register M_TW will contain base address of level 1 table minus the
  794. * lower part of the kernel PGDIR base address, so that all accesses to
  795. * level 1 table are done relative to lower part of kernel PGDIR base
  796. * address.
  797. */
  798. li r5, (swapper_pg_dir-PAGE_OFFSET)@l
  799. sub r4, r4, r5
  800. tophys (r4, r4)
  801. #ifdef CONFIG_8xx_CPU6
  802. lis r6, cpu6_errata_word@h
  803. ori r6, r6, cpu6_errata_word@l
  804. li r7, 0x3f80
  805. stw r7, 12(r6)
  806. lwz r7, 12(r6)
  807. #endif
  808. mtspr SPRN_M_TW, r4 /* Update pointeur to level 1 table */
  809. #ifdef CONFIG_8xx_CPU6
  810. li r7, 0x3380
  811. stw r7, 12(r6)
  812. lwz r7, 12(r6)
  813. #endif
  814. mtspr SPRN_M_CASID, r3 /* Update context */
  815. SYNC
  816. blr
  817. #ifdef CONFIG_8xx_CPU6
  818. /* It's here because it is unique to the 8xx.
  819. * It is important we get called with interrupts disabled. I used to
  820. * do that, but it appears that all code that calls this already had
  821. * interrupt disabled.
  822. */
  823. .globl set_dec_cpu6
  824. set_dec_cpu6:
  825. lis r7, cpu6_errata_word@h
  826. ori r7, r7, cpu6_errata_word@l
  827. li r4, 0x2c00
  828. stw r4, 8(r7)
  829. lwz r4, 8(r7)
  830. mtspr 22, r3 /* Update Decrementer */
  831. SYNC
  832. blr
  833. #endif
  834. /*
  835. * We put a few things here that have to be page-aligned.
  836. * This stuff goes at the beginning of the data segment,
  837. * which is page-aligned.
  838. */
  839. .data
  840. .globl sdata
  841. sdata:
  842. .globl empty_zero_page
  843. .align PAGE_SHIFT
  844. empty_zero_page:
  845. .space PAGE_SIZE
  846. .globl swapper_pg_dir
  847. swapper_pg_dir:
  848. .space PGD_TABLE_SIZE
  849. /* Room for two PTE table poiners, usually the kernel and current user
  850. * pointer to their respective root page table (pgdir).
  851. */
  852. abatron_pteptrs:
  853. .space 8
  854. #ifdef CONFIG_8xx_CPU6
  855. .globl cpu6_errata_word
  856. cpu6_errata_word:
  857. .space 16
  858. #endif