head.S 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * Low-level CPU initialisation
  3. * Based on arch/arm/kernel/head.S
  4. *
  5. * Copyright (C) 1994-2002 Russell King
  6. * Copyright (C) 2003-2012 ARM Ltd.
  7. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  8. * Will Deacon <will.deacon@arm.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include <linux/linkage.h>
  23. #include <linux/init.h>
  24. #include <linux/irqchip/arm-gic-v3.h>
  25. #include <asm/assembler.h>
  26. #include <asm/ptrace.h>
  27. #include <asm/asm-offsets.h>
  28. #include <asm/cache.h>
  29. #include <asm/cputype.h>
  30. #include <asm/memory.h>
  31. #include <asm/thread_info.h>
  32. #include <asm/pgtable-hwdef.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/page.h>
  35. #include <asm/virt.h>
  36. #define __PHYS_OFFSET (KERNEL_START - TEXT_OFFSET)
  37. #if (TEXT_OFFSET & 0xfff) != 0
  38. #error TEXT_OFFSET must be at least 4KB aligned
  39. #elif (PAGE_OFFSET & 0x1fffff) != 0
  40. #error PAGE_OFFSET must be at least 2MB aligned
  41. #elif TEXT_OFFSET > 0x1fffff
  42. #error TEXT_OFFSET must be less than 2MB
  43. #endif
  44. #ifdef CONFIG_ARM64_64K_PAGES
  45. #define BLOCK_SHIFT PAGE_SHIFT
  46. #define BLOCK_SIZE PAGE_SIZE
  47. #define TABLE_SHIFT PMD_SHIFT
  48. #else
  49. #define BLOCK_SHIFT SECTION_SHIFT
  50. #define BLOCK_SIZE SECTION_SIZE
  51. #define TABLE_SHIFT PUD_SHIFT
  52. #endif
  53. #define KERNEL_START _text
  54. #define KERNEL_END _end
  55. /*
  56. * Initial memory map attributes.
  57. */
  58. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
  59. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
  60. #ifdef CONFIG_ARM64_64K_PAGES
  61. #define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
  62. #else
  63. #define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
  64. #endif
  65. /*
  66. * Kernel startup entry point.
  67. * ---------------------------
  68. *
  69. * The requirements are:
  70. * MMU = off, D-cache = off, I-cache = on or off,
  71. * x0 = physical address to the FDT blob.
  72. *
  73. * This code is mostly position independent so you call this at
  74. * __pa(PAGE_OFFSET + TEXT_OFFSET).
  75. *
  76. * Note that the callee-saved registers are used for storing variables
  77. * that are useful before the MMU is enabled. The allocations are described
  78. * in the entry routines.
  79. */
  80. __HEAD
  81. /*
  82. * DO NOT MODIFY. Image header expected by Linux boot-loaders.
  83. */
  84. #ifdef CONFIG_EFI
  85. efi_head:
  86. /*
  87. * This add instruction has no meaningful effect except that
  88. * its opcode forms the magic "MZ" signature required by UEFI.
  89. */
  90. add x13, x18, #0x16
  91. b stext
  92. #else
  93. b stext // branch to kernel start, magic
  94. .long 0 // reserved
  95. #endif
  96. .quad _kernel_offset_le // Image load offset from start of RAM, little-endian
  97. .quad _kernel_size_le // Effective size of kernel image, little-endian
  98. .quad _kernel_flags_le // Informative flags, little-endian
  99. .quad 0 // reserved
  100. .quad 0 // reserved
  101. .quad 0 // reserved
  102. .byte 0x41 // Magic number, "ARM\x64"
  103. .byte 0x52
  104. .byte 0x4d
  105. .byte 0x64
  106. #ifdef CONFIG_EFI
  107. .long pe_header - efi_head // Offset to the PE header.
  108. #else
  109. .word 0 // reserved
  110. #endif
  111. #ifdef CONFIG_EFI
  112. .globl stext_offset
  113. .set stext_offset, stext - efi_head
  114. .align 3
  115. pe_header:
  116. .ascii "PE"
  117. .short 0
  118. coff_header:
  119. .short 0xaa64 // AArch64
  120. .short 2 // nr_sections
  121. .long 0 // TimeDateStamp
  122. .long 0 // PointerToSymbolTable
  123. .long 1 // NumberOfSymbols
  124. .short section_table - optional_header // SizeOfOptionalHeader
  125. .short 0x206 // Characteristics.
  126. // IMAGE_FILE_DEBUG_STRIPPED |
  127. // IMAGE_FILE_EXECUTABLE_IMAGE |
  128. // IMAGE_FILE_LINE_NUMS_STRIPPED
  129. optional_header:
  130. .short 0x20b // PE32+ format
  131. .byte 0x02 // MajorLinkerVersion
  132. .byte 0x14 // MinorLinkerVersion
  133. .long _end - stext // SizeOfCode
  134. .long 0 // SizeOfInitializedData
  135. .long 0 // SizeOfUninitializedData
  136. .long efi_stub_entry - efi_head // AddressOfEntryPoint
  137. .long stext_offset // BaseOfCode
  138. extra_header_fields:
  139. .quad 0 // ImageBase
  140. .long 0x1000 // SectionAlignment
  141. .long PECOFF_FILE_ALIGNMENT // FileAlignment
  142. .short 0 // MajorOperatingSystemVersion
  143. .short 0 // MinorOperatingSystemVersion
  144. .short 0 // MajorImageVersion
  145. .short 0 // MinorImageVersion
  146. .short 0 // MajorSubsystemVersion
  147. .short 0 // MinorSubsystemVersion
  148. .long 0 // Win32VersionValue
  149. .long _end - efi_head // SizeOfImage
  150. // Everything before the kernel image is considered part of the header
  151. .long stext_offset // SizeOfHeaders
  152. .long 0 // CheckSum
  153. .short 0xa // Subsystem (EFI application)
  154. .short 0 // DllCharacteristics
  155. .quad 0 // SizeOfStackReserve
  156. .quad 0 // SizeOfStackCommit
  157. .quad 0 // SizeOfHeapReserve
  158. .quad 0 // SizeOfHeapCommit
  159. .long 0 // LoaderFlags
  160. .long 0x6 // NumberOfRvaAndSizes
  161. .quad 0 // ExportTable
  162. .quad 0 // ImportTable
  163. .quad 0 // ResourceTable
  164. .quad 0 // ExceptionTable
  165. .quad 0 // CertificationTable
  166. .quad 0 // BaseRelocationTable
  167. // Section table
  168. section_table:
  169. /*
  170. * The EFI application loader requires a relocation section
  171. * because EFI applications must be relocatable. This is a
  172. * dummy section as far as we are concerned.
  173. */
  174. .ascii ".reloc"
  175. .byte 0
  176. .byte 0 // end of 0 padding of section name
  177. .long 0
  178. .long 0
  179. .long 0 // SizeOfRawData
  180. .long 0 // PointerToRawData
  181. .long 0 // PointerToRelocations
  182. .long 0 // PointerToLineNumbers
  183. .short 0 // NumberOfRelocations
  184. .short 0 // NumberOfLineNumbers
  185. .long 0x42100040 // Characteristics (section flags)
  186. .ascii ".text"
  187. .byte 0
  188. .byte 0
  189. .byte 0 // end of 0 padding of section name
  190. .long _end - stext // VirtualSize
  191. .long stext_offset // VirtualAddress
  192. .long _edata - stext // SizeOfRawData
  193. .long stext_offset // PointerToRawData
  194. .long 0 // PointerToRelocations (0 for executables)
  195. .long 0 // PointerToLineNumbers (0 for executables)
  196. .short 0 // NumberOfRelocations (0 for executables)
  197. .short 0 // NumberOfLineNumbers (0 for executables)
  198. .long 0xe0500020 // Characteristics (section flags)
  199. /*
  200. * EFI will load stext onwards at the 4k section alignment
  201. * described in the PE/COFF header. To ensure that instruction
  202. * sequences using an adrp and a :lo12: immediate will function
  203. * correctly at this alignment, we must ensure that stext is
  204. * placed at a 4k boundary in the Image to begin with.
  205. */
  206. .align 12
  207. #endif
  208. ENTRY(stext)
  209. bl preserve_boot_args
  210. bl el2_setup // Drop to EL1, w20=cpu_boot_mode
  211. adrp x24, __PHYS_OFFSET
  212. bl set_cpu_boot_mode_flag
  213. bl __create_page_tables // x25=TTBR0, x26=TTBR1
  214. /*
  215. * The following calls CPU setup code, see arch/arm64/mm/proc.S for
  216. * details.
  217. * On return, the CPU will be ready for the MMU to be turned on and
  218. * the TCR will have been set.
  219. */
  220. ldr x27, =__mmap_switched // address to jump to after
  221. // MMU has been enabled
  222. adr_l lr, __enable_mmu // return (PIC) address
  223. b __cpu_setup // initialise processor
  224. ENDPROC(stext)
  225. /*
  226. * Preserve the arguments passed by the bootloader in x0 .. x3
  227. */
  228. preserve_boot_args:
  229. mov x21, x0 // x21=FDT
  230. adr_l x0, boot_args // record the contents of
  231. stp x21, x1, [x0] // x0 .. x3 at kernel entry
  232. stp x2, x3, [x0, #16]
  233. dmb sy // needed before dc ivac with
  234. // MMU off
  235. add x1, x0, #0x20 // 4 x 8 bytes
  236. b __inval_cache_range // tail call
  237. ENDPROC(preserve_boot_args)
  238. /*
  239. * Macro to create a table entry to the next page.
  240. *
  241. * tbl: page table address
  242. * virt: virtual address
  243. * shift: #imm page table shift
  244. * ptrs: #imm pointers per table page
  245. *
  246. * Preserves: virt
  247. * Corrupts: tmp1, tmp2
  248. * Returns: tbl -> next level table page address
  249. */
  250. .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
  251. lsr \tmp1, \virt, #\shift
  252. and \tmp1, \tmp1, #\ptrs - 1 // table index
  253. add \tmp2, \tbl, #PAGE_SIZE
  254. orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
  255. str \tmp2, [\tbl, \tmp1, lsl #3]
  256. add \tbl, \tbl, #PAGE_SIZE // next level table page
  257. .endm
  258. /*
  259. * Macro to populate the PGD (and possibily PUD) for the corresponding
  260. * block entry in the next level (tbl) for the given virtual address.
  261. *
  262. * Preserves: tbl, next, virt
  263. * Corrupts: tmp1, tmp2
  264. */
  265. .macro create_pgd_entry, tbl, virt, tmp1, tmp2
  266. create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
  267. #if SWAPPER_PGTABLE_LEVELS == 3
  268. create_table_entry \tbl, \virt, TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
  269. #endif
  270. .endm
  271. /*
  272. * Macro to populate block entries in the page table for the start..end
  273. * virtual range (inclusive).
  274. *
  275. * Preserves: tbl, flags
  276. * Corrupts: phys, start, end, pstate
  277. */
  278. .macro create_block_map, tbl, flags, phys, start, end
  279. lsr \phys, \phys, #BLOCK_SHIFT
  280. lsr \start, \start, #BLOCK_SHIFT
  281. and \start, \start, #PTRS_PER_PTE - 1 // table index
  282. orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
  283. lsr \end, \end, #BLOCK_SHIFT
  284. and \end, \end, #PTRS_PER_PTE - 1 // table end index
  285. 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
  286. add \start, \start, #1 // next entry
  287. add \phys, \phys, #BLOCK_SIZE // next block
  288. cmp \start, \end
  289. b.ls 9999b
  290. .endm
  291. /*
  292. * Setup the initial page tables. We only setup the barest amount which is
  293. * required to get the kernel running. The following sections are required:
  294. * - identity mapping to enable the MMU (low address, TTBR0)
  295. * - first few MB of the kernel linear mapping to jump to once the MMU has
  296. * been enabled
  297. */
  298. __create_page_tables:
  299. adrp x25, idmap_pg_dir
  300. adrp x26, swapper_pg_dir
  301. mov x27, lr
  302. /*
  303. * Invalidate the idmap and swapper page tables to avoid potential
  304. * dirty cache lines being evicted.
  305. */
  306. mov x0, x25
  307. add x1, x26, #SWAPPER_DIR_SIZE
  308. bl __inval_cache_range
  309. /*
  310. * Clear the idmap and swapper page tables.
  311. */
  312. mov x0, x25
  313. add x6, x26, #SWAPPER_DIR_SIZE
  314. 1: stp xzr, xzr, [x0], #16
  315. stp xzr, xzr, [x0], #16
  316. stp xzr, xzr, [x0], #16
  317. stp xzr, xzr, [x0], #16
  318. cmp x0, x6
  319. b.lo 1b
  320. ldr x7, =MM_MMUFLAGS
  321. /*
  322. * Create the identity mapping.
  323. */
  324. mov x0, x25 // idmap_pg_dir
  325. adrp x3, __idmap_text_start // __pa(__idmap_text_start)
  326. #ifndef CONFIG_ARM64_VA_BITS_48
  327. #define EXTRA_SHIFT (PGDIR_SHIFT + PAGE_SHIFT - 3)
  328. #define EXTRA_PTRS (1 << (48 - EXTRA_SHIFT))
  329. /*
  330. * If VA_BITS < 48, it may be too small to allow for an ID mapping to be
  331. * created that covers system RAM if that is located sufficiently high
  332. * in the physical address space. So for the ID map, use an extended
  333. * virtual range in that case, by configuring an additional translation
  334. * level.
  335. * First, we have to verify our assumption that the current value of
  336. * VA_BITS was chosen such that all translation levels are fully
  337. * utilised, and that lowering T0SZ will always result in an additional
  338. * translation level to be configured.
  339. */
  340. #if VA_BITS != EXTRA_SHIFT
  341. #error "Mismatch between VA_BITS and page size/number of translation levels"
  342. #endif
  343. /*
  344. * Calculate the maximum allowed value for TCR_EL1.T0SZ so that the
  345. * entire ID map region can be mapped. As T0SZ == (64 - #bits used),
  346. * this number conveniently equals the number of leading zeroes in
  347. * the physical address of __idmap_text_end.
  348. */
  349. adrp x5, __idmap_text_end
  350. clz x5, x5
  351. cmp x5, TCR_T0SZ(VA_BITS) // default T0SZ small enough?
  352. b.ge 1f // .. then skip additional level
  353. adr_l x6, idmap_t0sz
  354. str x5, [x6]
  355. dmb sy
  356. dc ivac, x6 // Invalidate potentially stale cache line
  357. create_table_entry x0, x3, EXTRA_SHIFT, EXTRA_PTRS, x5, x6
  358. 1:
  359. #endif
  360. create_pgd_entry x0, x3, x5, x6
  361. mov x5, x3 // __pa(__idmap_text_start)
  362. adr_l x6, __idmap_text_end // __pa(__idmap_text_end)
  363. create_block_map x0, x7, x3, x5, x6
  364. /*
  365. * Map the kernel image (starting with PHYS_OFFSET).
  366. */
  367. mov x0, x26 // swapper_pg_dir
  368. mov x5, #PAGE_OFFSET
  369. create_pgd_entry x0, x5, x3, x6
  370. ldr x6, =KERNEL_END // __va(KERNEL_END)
  371. mov x3, x24 // phys offset
  372. create_block_map x0, x7, x3, x5, x6
  373. /*
  374. * Since the page tables have been populated with non-cacheable
  375. * accesses (MMU disabled), invalidate the idmap and swapper page
  376. * tables again to remove any speculatively loaded cache lines.
  377. */
  378. mov x0, x25
  379. add x1, x26, #SWAPPER_DIR_SIZE
  380. dmb sy
  381. bl __inval_cache_range
  382. mov lr, x27
  383. ret
  384. ENDPROC(__create_page_tables)
  385. .ltorg
  386. /*
  387. * The following fragment of code is executed with the MMU enabled.
  388. */
  389. .set initial_sp, init_thread_union + THREAD_START_SP
  390. __mmap_switched:
  391. adr_l x6, __bss_start
  392. adr_l x7, __bss_stop
  393. 1: cmp x6, x7
  394. b.hs 2f
  395. str xzr, [x6], #8 // Clear BSS
  396. b 1b
  397. 2:
  398. adr_l sp, initial_sp, x4
  399. str_l x21, __fdt_pointer, x5 // Save FDT pointer
  400. str_l x24, memstart_addr, x6 // Save PHYS_OFFSET
  401. mov x29, #0
  402. b start_kernel
  403. ENDPROC(__mmap_switched)
  404. /*
  405. * end early head section, begin head code that is also used for
  406. * hotplug and needs to have the same protections as the text region
  407. */
  408. .section ".text","ax"
  409. /*
  410. * If we're fortunate enough to boot at EL2, ensure that the world is
  411. * sane before dropping to EL1.
  412. *
  413. * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
  414. * booted in EL1 or EL2 respectively.
  415. */
  416. ENTRY(el2_setup)
  417. mrs x0, CurrentEL
  418. cmp x0, #CurrentEL_EL2
  419. b.ne 1f
  420. mrs x0, sctlr_el2
  421. CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
  422. CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
  423. msr sctlr_el2, x0
  424. b 2f
  425. 1: mrs x0, sctlr_el1
  426. CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
  427. CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
  428. msr sctlr_el1, x0
  429. mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
  430. isb
  431. ret
  432. /* Hyp configuration. */
  433. 2: mov x0, #(1 << 31) // 64-bit EL1
  434. msr hcr_el2, x0
  435. /* Generic timers. */
  436. mrs x0, cnthctl_el2
  437. orr x0, x0, #3 // Enable EL1 physical timers
  438. msr cnthctl_el2, x0
  439. msr cntvoff_el2, xzr // Clear virtual offset
  440. #ifdef CONFIG_ARM_GIC_V3
  441. /* GICv3 system register access */
  442. mrs x0, id_aa64pfr0_el1
  443. ubfx x0, x0, #24, #4
  444. cmp x0, #1
  445. b.ne 3f
  446. mrs_s x0, ICC_SRE_EL2
  447. orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
  448. orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
  449. msr_s ICC_SRE_EL2, x0
  450. isb // Make sure SRE is now set
  451. msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
  452. 3:
  453. #endif
  454. /* Populate ID registers. */
  455. mrs x0, midr_el1
  456. mrs x1, mpidr_el1
  457. msr vpidr_el2, x0
  458. msr vmpidr_el2, x1
  459. /* sctlr_el1 */
  460. mov x0, #0x0800 // Set/clear RES{1,0} bits
  461. CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
  462. CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
  463. msr sctlr_el1, x0
  464. /* Coprocessor traps. */
  465. mov x0, #0x33ff
  466. msr cptr_el2, x0 // Disable copro. traps to EL2
  467. #ifdef CONFIG_COMPAT
  468. msr hstr_el2, xzr // Disable CP15 traps to EL2
  469. #endif
  470. /* EL2 debug */
  471. mrs x0, pmcr_el0 // Disable debug access traps
  472. ubfx x0, x0, #11, #5 // to EL2 and allow access to
  473. msr mdcr_el2, x0 // all PMU counters from EL1
  474. /* Stage-2 translation */
  475. msr vttbr_el2, xzr
  476. /* Hypervisor stub */
  477. adrp x0, __hyp_stub_vectors
  478. add x0, x0, #:lo12:__hyp_stub_vectors
  479. msr vbar_el2, x0
  480. /* spsr */
  481. mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
  482. PSR_MODE_EL1h)
  483. msr spsr_el2, x0
  484. msr elr_el2, lr
  485. mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
  486. eret
  487. ENDPROC(el2_setup)
  488. /*
  489. * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
  490. * in x20. See arch/arm64/include/asm/virt.h for more info.
  491. */
  492. ENTRY(set_cpu_boot_mode_flag)
  493. adr_l x1, __boot_cpu_mode
  494. cmp w20, #BOOT_CPU_MODE_EL2
  495. b.ne 1f
  496. add x1, x1, #4
  497. 1: str w20, [x1] // This CPU has booted in EL1
  498. dmb sy
  499. dc ivac, x1 // Invalidate potentially stale cache line
  500. ret
  501. ENDPROC(set_cpu_boot_mode_flag)
  502. /*
  503. * We need to find out the CPU boot mode long after boot, so we need to
  504. * store it in a writable variable.
  505. *
  506. * This is not in .bss, because we set it sufficiently early that the boot-time
  507. * zeroing of .bss would clobber it.
  508. */
  509. .pushsection .data..cacheline_aligned
  510. .align L1_CACHE_SHIFT
  511. ENTRY(__boot_cpu_mode)
  512. .long BOOT_CPU_MODE_EL2
  513. .long BOOT_CPU_MODE_EL1
  514. .popsection
  515. /*
  516. * This provides a "holding pen" for platforms to hold all secondary
  517. * cores are held until we're ready for them to initialise.
  518. */
  519. ENTRY(secondary_holding_pen)
  520. bl el2_setup // Drop to EL1, w20=cpu_boot_mode
  521. bl set_cpu_boot_mode_flag
  522. mrs x0, mpidr_el1
  523. ldr x1, =MPIDR_HWID_BITMASK
  524. and x0, x0, x1
  525. adr_l x3, secondary_holding_pen_release
  526. pen: ldr x4, [x3]
  527. cmp x4, x0
  528. b.eq secondary_startup
  529. wfe
  530. b pen
  531. ENDPROC(secondary_holding_pen)
  532. /*
  533. * Secondary entry point that jumps straight into the kernel. Only to
  534. * be used where CPUs are brought online dynamically by the kernel.
  535. */
  536. ENTRY(secondary_entry)
  537. bl el2_setup // Drop to EL1
  538. bl set_cpu_boot_mode_flag
  539. b secondary_startup
  540. ENDPROC(secondary_entry)
  541. ENTRY(secondary_startup)
  542. /*
  543. * Common entry point for secondary CPUs.
  544. */
  545. adrp x25, idmap_pg_dir
  546. adrp x26, swapper_pg_dir
  547. bl __cpu_setup // initialise processor
  548. ldr x21, =secondary_data
  549. ldr x27, =__secondary_switched // address to jump to after enabling the MMU
  550. b __enable_mmu
  551. ENDPROC(secondary_startup)
  552. ENTRY(__secondary_switched)
  553. ldr x0, [x21] // get secondary_data.stack
  554. mov sp, x0
  555. mov x29, #0
  556. b secondary_start_kernel
  557. ENDPROC(__secondary_switched)
  558. /*
  559. * Enable the MMU.
  560. *
  561. * x0 = SCTLR_EL1 value for turning on the MMU.
  562. * x27 = *virtual* address to jump to upon completion
  563. *
  564. * other registers depend on the function called upon completion
  565. */
  566. .section ".idmap.text", "ax"
  567. __enable_mmu:
  568. ldr x5, =vectors
  569. msr vbar_el1, x5
  570. msr ttbr0_el1, x25 // load TTBR0
  571. msr ttbr1_el1, x26 // load TTBR1
  572. isb
  573. msr sctlr_el1, x0
  574. isb
  575. /*
  576. * Invalidate the local I-cache so that any instructions fetched
  577. * speculatively from the PoC are discarded, since they may have
  578. * been dynamically patched at the PoU.
  579. */
  580. ic iallu
  581. dsb nsh
  582. isb
  583. br x27
  584. ENDPROC(__enable_mmu)