pgtable.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_H
  17. #define __ASM_PGTABLE_H
  18. #include <asm/bug.h>
  19. #include <asm/proc-fns.h>
  20. #include <asm/memory.h>
  21. #include <asm/pgtable-hwdef.h>
  22. /*
  23. * Software defined PTE bits definition.
  24. */
  25. #define PTE_VALID (_AT(pteval_t, 1) << 0)
  26. #define PTE_WRITE (PTE_DBM) /* same as DBM (51) */
  27. #define PTE_DIRTY (_AT(pteval_t, 1) << 55)
  28. #define PTE_SPECIAL (_AT(pteval_t, 1) << 56)
  29. #define PTE_PROT_NONE (_AT(pteval_t, 1) << 58) /* only when !PTE_VALID */
  30. /*
  31. * VMALLOC and SPARSEMEM_VMEMMAP ranges.
  32. *
  33. * VMEMAP_SIZE: allows the whole VA space to be covered by a struct page array
  34. * (rounded up to PUD_SIZE).
  35. * VMALLOC_START: beginning of the kernel VA space
  36. * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space,
  37. * fixed mappings and modules
  38. */
  39. #define VMEMMAP_SIZE ALIGN((1UL << (VA_BITS - PAGE_SHIFT)) * sizeof(struct page), PUD_SIZE)
  40. #define VMALLOC_START (UL(0xffffffffffffffff) << VA_BITS)
  41. #define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
  42. #define vmemmap ((struct page *)(VMALLOC_END + SZ_64K))
  43. #define FIRST_USER_ADDRESS 0UL
  44. #ifndef __ASSEMBLY__
  45. #include <linux/mmdebug.h>
  46. extern void __pte_error(const char *file, int line, unsigned long val);
  47. extern void __pmd_error(const char *file, int line, unsigned long val);
  48. extern void __pud_error(const char *file, int line, unsigned long val);
  49. extern void __pgd_error(const char *file, int line, unsigned long val);
  50. #define PROT_DEFAULT (PTE_TYPE_PAGE | PTE_AF | PTE_SHARED)
  51. #define PROT_SECT_DEFAULT (PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S)
  52. #define PROT_DEVICE_nGnRE (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_ATTRINDX(MT_DEVICE_nGnRE))
  53. #define PROT_NORMAL_NC (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_ATTRINDX(MT_NORMAL_NC))
  54. #define PROT_NORMAL (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_ATTRINDX(MT_NORMAL))
  55. #define PROT_SECT_DEVICE_nGnRE (PROT_SECT_DEFAULT | PMD_SECT_PXN | PMD_SECT_UXN | PMD_ATTRINDX(MT_DEVICE_nGnRE))
  56. #define PROT_SECT_NORMAL (PROT_SECT_DEFAULT | PMD_SECT_PXN | PMD_SECT_UXN | PMD_ATTRINDX(MT_NORMAL))
  57. #define PROT_SECT_NORMAL_EXEC (PROT_SECT_DEFAULT | PMD_SECT_UXN | PMD_ATTRINDX(MT_NORMAL))
  58. #define _PAGE_DEFAULT (PROT_DEFAULT | PTE_ATTRINDX(MT_NORMAL))
  59. #define PAGE_KERNEL __pgprot(_PAGE_DEFAULT | PTE_PXN | PTE_UXN | PTE_DIRTY | PTE_WRITE)
  60. #define PAGE_KERNEL_EXEC __pgprot(_PAGE_DEFAULT | PTE_UXN | PTE_DIRTY | PTE_WRITE)
  61. #define PAGE_HYP __pgprot(_PAGE_DEFAULT | PTE_HYP)
  62. #define PAGE_HYP_DEVICE __pgprot(PROT_DEVICE_nGnRE | PTE_HYP)
  63. #define PAGE_S2 __pgprot(PROT_DEFAULT | PTE_S2_MEMATTR(MT_S2_NORMAL) | PTE_S2_RDONLY)
  64. #define PAGE_S2_DEVICE __pgprot(PROT_DEFAULT | PTE_S2_MEMATTR(MT_S2_DEVICE_nGnRE) | PTE_S2_RDONLY | PTE_UXN)
  65. #define PAGE_NONE __pgprot(((_PAGE_DEFAULT) & ~PTE_VALID) | PTE_PROT_NONE | PTE_PXN | PTE_UXN)
  66. #define PAGE_SHARED __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_UXN | PTE_WRITE)
  67. #define PAGE_SHARED_EXEC __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_WRITE)
  68. #define PAGE_COPY __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_UXN)
  69. #define PAGE_COPY_EXEC __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN)
  70. #define PAGE_READONLY __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN | PTE_UXN)
  71. #define PAGE_READONLY_EXEC __pgprot(_PAGE_DEFAULT | PTE_USER | PTE_NG | PTE_PXN)
  72. #define __P000 PAGE_NONE
  73. #define __P001 PAGE_READONLY
  74. #define __P010 PAGE_COPY
  75. #define __P011 PAGE_COPY
  76. #define __P100 PAGE_READONLY_EXEC
  77. #define __P101 PAGE_READONLY_EXEC
  78. #define __P110 PAGE_COPY_EXEC
  79. #define __P111 PAGE_COPY_EXEC
  80. #define __S000 PAGE_NONE
  81. #define __S001 PAGE_READONLY
  82. #define __S010 PAGE_SHARED
  83. #define __S011 PAGE_SHARED
  84. #define __S100 PAGE_READONLY_EXEC
  85. #define __S101 PAGE_READONLY_EXEC
  86. #define __S110 PAGE_SHARED_EXEC
  87. #define __S111 PAGE_SHARED_EXEC
  88. /*
  89. * ZERO_PAGE is a global shared page that is always zero: used
  90. * for zero-mapped memory areas etc..
  91. */
  92. extern struct page *empty_zero_page;
  93. #define ZERO_PAGE(vaddr) (empty_zero_page)
  94. #define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
  95. #define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
  96. #define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  97. #define pte_none(pte) (!pte_val(pte))
  98. #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
  99. #define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
  100. /* Find an entry in the third-level page table. */
  101. #define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  102. #define pte_offset_kernel(dir,addr) (pmd_page_vaddr(*(dir)) + pte_index(addr))
  103. #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
  104. #define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
  105. #define pte_unmap(pte) do { } while (0)
  106. #define pte_unmap_nested(pte) do { } while (0)
  107. /*
  108. * The following only work if pte_present(). Undefined behaviour otherwise.
  109. */
  110. #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
  111. #define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
  112. #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
  113. #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
  114. #define pte_exec(pte) (!(pte_val(pte) & PTE_UXN))
  115. #ifdef CONFIG_ARM64_HW_AFDBM
  116. #define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
  117. #else
  118. #define pte_hw_dirty(pte) (0)
  119. #endif
  120. #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
  121. #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
  122. #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
  123. #define pte_valid_user(pte) \
  124. ((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER))
  125. #define pte_valid_not_user(pte) \
  126. ((pte_val(pte) & (PTE_VALID | PTE_USER)) == PTE_VALID)
  127. static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
  128. {
  129. pte_val(pte) &= ~pgprot_val(prot);
  130. return pte;
  131. }
  132. static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
  133. {
  134. pte_val(pte) |= pgprot_val(prot);
  135. return pte;
  136. }
  137. static inline pte_t pte_wrprotect(pte_t pte)
  138. {
  139. return clear_pte_bit(pte, __pgprot(PTE_WRITE));
  140. }
  141. static inline pte_t pte_mkwrite(pte_t pte)
  142. {
  143. return set_pte_bit(pte, __pgprot(PTE_WRITE));
  144. }
  145. static inline pte_t pte_mkclean(pte_t pte)
  146. {
  147. return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
  148. }
  149. static inline pte_t pte_mkdirty(pte_t pte)
  150. {
  151. return set_pte_bit(pte, __pgprot(PTE_DIRTY));
  152. }
  153. static inline pte_t pte_mkold(pte_t pte)
  154. {
  155. return clear_pte_bit(pte, __pgprot(PTE_AF));
  156. }
  157. static inline pte_t pte_mkyoung(pte_t pte)
  158. {
  159. return set_pte_bit(pte, __pgprot(PTE_AF));
  160. }
  161. static inline pte_t pte_mkspecial(pte_t pte)
  162. {
  163. return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
  164. }
  165. static inline void set_pte(pte_t *ptep, pte_t pte)
  166. {
  167. *ptep = pte;
  168. /*
  169. * Only if the new pte is valid and kernel, otherwise TLB maintenance
  170. * or update_mmu_cache() have the necessary barriers.
  171. */
  172. if (pte_valid_not_user(pte)) {
  173. dsb(ishst);
  174. isb();
  175. }
  176. }
  177. struct mm_struct;
  178. struct vm_area_struct;
  179. extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
  180. /*
  181. * PTE bits configuration in the presence of hardware Dirty Bit Management
  182. * (PTE_WRITE == PTE_DBM):
  183. *
  184. * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
  185. * 0 0 | 1 0 0
  186. * 0 1 | 1 1 0
  187. * 1 0 | 1 0 1
  188. * 1 1 | 0 1 x
  189. *
  190. * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
  191. * the page fault mechanism. Checking the dirty status of a pte becomes:
  192. *
  193. * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
  194. */
  195. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  196. pte_t *ptep, pte_t pte)
  197. {
  198. if (pte_valid_user(pte)) {
  199. if (!pte_special(pte) && pte_exec(pte))
  200. __sync_icache_dcache(pte, addr);
  201. if (pte_sw_dirty(pte) && pte_write(pte))
  202. pte_val(pte) &= ~PTE_RDONLY;
  203. else
  204. pte_val(pte) |= PTE_RDONLY;
  205. }
  206. /*
  207. * If the existing pte is valid, check for potential race with
  208. * hardware updates of the pte (ptep_set_access_flags safely changes
  209. * valid ptes without going through an invalid entry).
  210. */
  211. if (IS_ENABLED(CONFIG_DEBUG_VM) && IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
  212. pte_valid(*ptep)) {
  213. BUG_ON(!pte_young(pte));
  214. BUG_ON(pte_write(*ptep) && !pte_dirty(pte));
  215. }
  216. set_pte(ptep, pte);
  217. }
  218. /*
  219. * Huge pte definitions.
  220. */
  221. #define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
  222. #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
  223. /*
  224. * Hugetlb definitions.
  225. */
  226. #define HUGE_MAX_HSTATE 2
  227. #define HPAGE_SHIFT PMD_SHIFT
  228. #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
  229. #define HPAGE_MASK (~(HPAGE_SIZE - 1))
  230. #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
  231. #define __HAVE_ARCH_PTE_SPECIAL
  232. static inline pte_t pud_pte(pud_t pud)
  233. {
  234. return __pte(pud_val(pud));
  235. }
  236. static inline pmd_t pud_pmd(pud_t pud)
  237. {
  238. return __pmd(pud_val(pud));
  239. }
  240. static inline pte_t pmd_pte(pmd_t pmd)
  241. {
  242. return __pte(pmd_val(pmd));
  243. }
  244. static inline pmd_t pte_pmd(pte_t pte)
  245. {
  246. return __pmd(pte_val(pte));
  247. }
  248. static inline pgprot_t mk_sect_prot(pgprot_t prot)
  249. {
  250. return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
  251. }
  252. /*
  253. * THP definitions.
  254. */
  255. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  256. #define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
  257. #define pmd_trans_splitting(pmd) pte_special(pmd_pte(pmd))
  258. #ifdef CONFIG_HAVE_RCU_TABLE_FREE
  259. #define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
  260. struct vm_area_struct;
  261. void pmdp_splitting_flush(struct vm_area_struct *vma, unsigned long address,
  262. pmd_t *pmdp);
  263. #endif /* CONFIG_HAVE_RCU_TABLE_FREE */
  264. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  265. #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
  266. #define pmd_young(pmd) pte_young(pmd_pte(pmd))
  267. #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
  268. #define pmd_mksplitting(pmd) pte_pmd(pte_mkspecial(pmd_pte(pmd)))
  269. #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
  270. #define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
  271. #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
  272. #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
  273. #define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_TYPE_MASK))
  274. #define __HAVE_ARCH_PMD_WRITE
  275. #define pmd_write(pmd) pte_write(pmd_pte(pmd))
  276. #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
  277. #define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  278. #define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  279. #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
  280. #define pud_write(pud) pte_write(pud_pte(pud))
  281. #define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  282. #define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
  283. static inline int has_transparent_hugepage(void)
  284. {
  285. return 1;
  286. }
  287. #define __pgprot_modify(prot,mask,bits) \
  288. __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
  289. /*
  290. * Mark the prot value as uncacheable and unbufferable.
  291. */
  292. #define pgprot_noncached(prot) \
  293. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
  294. #define pgprot_writecombine(prot) \
  295. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
  296. #define pgprot_device(prot) \
  297. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
  298. #define __HAVE_PHYS_MEM_ACCESS_PROT
  299. struct file;
  300. extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  301. unsigned long size, pgprot_t vma_prot);
  302. #define pmd_none(pmd) (!pmd_val(pmd))
  303. #define pmd_present(pmd) (pmd_val(pmd))
  304. #define pmd_bad(pmd) (!(pmd_val(pmd) & 2))
  305. #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  306. PMD_TYPE_TABLE)
  307. #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  308. PMD_TYPE_SECT)
  309. #ifdef CONFIG_ARM64_64K_PAGES
  310. #define pud_sect(pud) (0)
  311. #define pud_table(pud) (1)
  312. #else
  313. #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  314. PUD_TYPE_SECT)
  315. #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  316. PUD_TYPE_TABLE)
  317. #endif
  318. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  319. {
  320. *pmdp = pmd;
  321. dsb(ishst);
  322. isb();
  323. }
  324. static inline void pmd_clear(pmd_t *pmdp)
  325. {
  326. set_pmd(pmdp, __pmd(0));
  327. }
  328. static inline pte_t *pmd_page_vaddr(pmd_t pmd)
  329. {
  330. return __va(pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK);
  331. }
  332. #define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
  333. /*
  334. * Conversion functions: convert a page and protection to a page entry,
  335. * and a page entry and page directory to the page they refer to.
  336. */
  337. #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
  338. #if CONFIG_PGTABLE_LEVELS > 2
  339. #define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
  340. #define pud_none(pud) (!pud_val(pud))
  341. #define pud_bad(pud) (!(pud_val(pud) & 2))
  342. #define pud_present(pud) (pud_val(pud))
  343. static inline void set_pud(pud_t *pudp, pud_t pud)
  344. {
  345. *pudp = pud;
  346. dsb(ishst);
  347. isb();
  348. }
  349. static inline void pud_clear(pud_t *pudp)
  350. {
  351. set_pud(pudp, __pud(0));
  352. }
  353. static inline pmd_t *pud_page_vaddr(pud_t pud)
  354. {
  355. return __va(pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK);
  356. }
  357. /* Find an entry in the second-level page table. */
  358. #define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  359. static inline pmd_t *pmd_offset(pud_t *pud, unsigned long addr)
  360. {
  361. return (pmd_t *)pud_page_vaddr(*pud) + pmd_index(addr);
  362. }
  363. #define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
  364. #endif /* CONFIG_PGTABLE_LEVELS > 2 */
  365. #if CONFIG_PGTABLE_LEVELS > 3
  366. #define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
  367. #define pgd_none(pgd) (!pgd_val(pgd))
  368. #define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
  369. #define pgd_present(pgd) (pgd_val(pgd))
  370. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  371. {
  372. *pgdp = pgd;
  373. dsb(ishst);
  374. }
  375. static inline void pgd_clear(pgd_t *pgdp)
  376. {
  377. set_pgd(pgdp, __pgd(0));
  378. }
  379. static inline pud_t *pgd_page_vaddr(pgd_t pgd)
  380. {
  381. return __va(pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK);
  382. }
  383. /* Find an entry in the frst-level page table. */
  384. #define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  385. static inline pud_t *pud_offset(pgd_t *pgd, unsigned long addr)
  386. {
  387. return (pud_t *)pgd_page_vaddr(*pgd) + pud_index(addr);
  388. }
  389. #define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
  390. #endif /* CONFIG_PGTABLE_LEVELS > 3 */
  391. #define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
  392. /* to find an entry in a page-table-directory */
  393. #define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  394. #define pgd_offset(mm, addr) ((mm)->pgd+pgd_index(addr))
  395. /* to find an entry in a kernel page-table-directory */
  396. #define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
  397. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  398. {
  399. const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
  400. PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
  401. /* preserve the hardware dirty information */
  402. if (pte_hw_dirty(pte))
  403. pte = pte_mkdirty(pte);
  404. pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
  405. return pte;
  406. }
  407. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  408. {
  409. return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
  410. }
  411. #ifdef CONFIG_ARM64_HW_AFDBM
  412. /*
  413. * Atomic pte/pmd modifications.
  414. */
  415. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  416. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  417. unsigned long address,
  418. pte_t *ptep)
  419. {
  420. pteval_t pteval;
  421. unsigned int tmp, res;
  422. asm volatile("// ptep_test_and_clear_young\n"
  423. " prfm pstl1strm, %2\n"
  424. "1: ldxr %0, %2\n"
  425. " ubfx %w3, %w0, %5, #1 // extract PTE_AF (young)\n"
  426. " and %0, %0, %4 // clear PTE_AF\n"
  427. " stxr %w1, %0, %2\n"
  428. " cbnz %w1, 1b\n"
  429. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)), "=&r" (res)
  430. : "L" (~PTE_AF), "I" (ilog2(PTE_AF)));
  431. return res;
  432. }
  433. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  434. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  435. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  436. unsigned long address,
  437. pmd_t *pmdp)
  438. {
  439. return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
  440. }
  441. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  442. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  443. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  444. unsigned long address, pte_t *ptep)
  445. {
  446. pteval_t old_pteval;
  447. unsigned int tmp;
  448. asm volatile("// ptep_get_and_clear\n"
  449. " prfm pstl1strm, %2\n"
  450. "1: ldxr %0, %2\n"
  451. " stxr %w1, xzr, %2\n"
  452. " cbnz %w1, 1b\n"
  453. : "=&r" (old_pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)));
  454. return __pte(old_pteval);
  455. }
  456. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  457. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  458. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  459. unsigned long address, pmd_t *pmdp)
  460. {
  461. return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
  462. }
  463. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  464. /*
  465. * ptep_set_wrprotect - mark read-only while trasferring potential hardware
  466. * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
  467. */
  468. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  469. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
  470. {
  471. pteval_t pteval;
  472. unsigned long tmp;
  473. asm volatile("// ptep_set_wrprotect\n"
  474. " prfm pstl1strm, %2\n"
  475. "1: ldxr %0, %2\n"
  476. " tst %0, %4 // check for hw dirty (!PTE_RDONLY)\n"
  477. " csel %1, %3, xzr, eq // set PTE_DIRTY|PTE_RDONLY if dirty\n"
  478. " orr %0, %0, %1 // if !dirty, PTE_RDONLY is already set\n"
  479. " and %0, %0, %5 // clear PTE_WRITE/PTE_DBM\n"
  480. " stxr %w1, %0, %2\n"
  481. " cbnz %w1, 1b\n"
  482. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep))
  483. : "r" (PTE_DIRTY|PTE_RDONLY), "L" (PTE_RDONLY), "L" (~PTE_WRITE)
  484. : "cc");
  485. }
  486. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  487. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  488. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  489. unsigned long address, pmd_t *pmdp)
  490. {
  491. ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
  492. }
  493. #endif
  494. #endif /* CONFIG_ARM64_HW_AFDBM */
  495. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  496. extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
  497. /*
  498. * Encode and decode a swap entry:
  499. * bits 0-1: present (must be zero)
  500. * bits 2-7: swap type
  501. * bits 8-57: swap offset
  502. */
  503. #define __SWP_TYPE_SHIFT 2
  504. #define __SWP_TYPE_BITS 6
  505. #define __SWP_OFFSET_BITS 50
  506. #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
  507. #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
  508. #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
  509. #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
  510. #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
  511. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
  512. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  513. #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
  514. /*
  515. * Ensure that there are not more swap files than can be encoded in the kernel
  516. * PTEs.
  517. */
  518. #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
  519. extern int kern_addr_valid(unsigned long addr);
  520. #include <asm-generic/pgtable.h>
  521. #define pgtable_cache_init() do { } while (0)
  522. /*
  523. * On AArch64, the cache coherency is handled via the set_pte_at() function.
  524. */
  525. static inline void update_mmu_cache(struct vm_area_struct *vma,
  526. unsigned long addr, pte_t *ptep)
  527. {
  528. /*
  529. * set_pte() does not have a DSB for user mappings, so make sure that
  530. * the page table write is visible.
  531. */
  532. dsb(ishst);
  533. }
  534. #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
  535. #endif /* !__ASSEMBLY__ */
  536. #endif /* __ASM_PGTABLE_H */