abort-lv4t.S 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. #include <linux/linkage.h>
  2. #include <asm/assembler.h>
  3. /*
  4. * Function: v4t_late_abort
  5. *
  6. * Params : r2 = pt_regs
  7. * : r4 = aborted context pc
  8. * : r5 = aborted context psr
  9. *
  10. * Returns : r4-r5, r10-r11, r13 preserved
  11. *
  12. * Purpose : obtain information about current aborted instruction.
  13. * Note: we read user space. This means we might cause a data
  14. * abort here if the I-TLB and D-TLB aren't seeing the same
  15. * picture. Unfortunately, this does happen. We live with it.
  16. */
  17. ENTRY(v4t_late_abort)
  18. tst r5, #PSR_T_BIT @ check for thumb mode
  19. #ifdef CONFIG_CPU_CP15_MMU
  20. mrc p15, 0, r1, c5, c0, 0 @ get FSR
  21. mrc p15, 0, r0, c6, c0, 0 @ get FAR
  22. bic r1, r1, #1 << 11 | 1 << 10 @ clear bits 11 and 10 of FSR
  23. #else
  24. mov r0, #0 @ clear r0, r1 (no FSR/FAR)
  25. mov r1, #0
  26. #endif
  27. bne .data_thumb_abort
  28. ldr r8, [r4] @ read arm instruction
  29. uaccess_disable ip @ disable userspace access
  30. tst r8, #1 << 20 @ L = 1 -> write?
  31. orreq r1, r1, #1 << 11 @ yes.
  32. and r7, r8, #15 << 24
  33. add pc, pc, r7, lsr #22 @ Now branch to the relevant processing routine
  34. nop
  35. /* 0 */ b .data_arm_lateldrhpost @ ldrh rd, [rn], #m/rm
  36. /* 1 */ b .data_arm_lateldrhpre @ ldrh rd, [rn, #m/rm]
  37. /* 2 */ b .data_unknown
  38. /* 3 */ b .data_unknown
  39. /* 4 */ b .data_arm_lateldrpostconst @ ldr rd, [rn], #m
  40. /* 5 */ b .data_arm_lateldrpreconst @ ldr rd, [rn, #m]
  41. /* 6 */ b .data_arm_lateldrpostreg @ ldr rd, [rn], rm
  42. /* 7 */ b .data_arm_lateldrprereg @ ldr rd, [rn, rm]
  43. /* 8 */ b .data_arm_ldmstm @ ldm*a rn, <rlist>
  44. /* 9 */ b .data_arm_ldmstm @ ldm*b rn, <rlist>
  45. /* a */ b .data_unknown
  46. /* b */ b .data_unknown
  47. /* c */ b do_DataAbort @ ldc rd, [rn], #m @ Same as ldr rd, [rn], #m
  48. /* d */ b do_DataAbort @ ldc rd, [rn, #m]
  49. /* e */ b .data_unknown
  50. /* f */
  51. .data_unknown: @ Part of jumptable
  52. mov r0, r4
  53. mov r1, r8
  54. b baddataabort
  55. .data_arm_ldmstm:
  56. tst r8, #1 << 21 @ check writeback bit
  57. beq do_DataAbort @ no writeback -> no fixup
  58. mov r7, #0x11
  59. orr r7, r7, #0x1100
  60. and r6, r8, r7
  61. and r9, r8, r7, lsl #1
  62. add r6, r6, r9, lsr #1
  63. and r9, r8, r7, lsl #2
  64. add r6, r6, r9, lsr #2
  65. and r9, r8, r7, lsl #3
  66. add r6, r6, r9, lsr #3
  67. add r6, r6, r6, lsr #8
  68. add r6, r6, r6, lsr #4
  69. and r6, r6, #15 @ r6 = no. of registers to transfer.
  70. and r9, r8, #15 << 16 @ Extract 'n' from instruction
  71. ldr r7, [r2, r9, lsr #14] @ Get register 'Rn'
  72. tst r8, #1 << 23 @ Check U bit
  73. subne r7, r7, r6, lsl #2 @ Undo increment
  74. addeq r7, r7, r6, lsl #2 @ Undo decrement
  75. str r7, [r2, r9, lsr #14] @ Put register 'Rn'
  76. b do_DataAbort
  77. .data_arm_lateldrhpre:
  78. tst r8, #1 << 21 @ Check writeback bit
  79. beq do_DataAbort @ No writeback -> no fixup
  80. .data_arm_lateldrhpost:
  81. and r9, r8, #0x00f @ get Rm / low nibble of immediate value
  82. tst r8, #1 << 22 @ if (immediate offset)
  83. andne r6, r8, #0xf00 @ { immediate high nibble
  84. orrne r6, r9, r6, lsr #4 @ combine nibbles } else
  85. ldreq r6, [r2, r9, lsl #2] @ { load Rm value }
  86. .data_arm_apply_r6_and_rn:
  87. and r9, r8, #15 << 16 @ Extract 'n' from instruction
  88. ldr r7, [r2, r9, lsr #14] @ Get register 'Rn'
  89. tst r8, #1 << 23 @ Check U bit
  90. subne r7, r7, r6 @ Undo incrmenet
  91. addeq r7, r7, r6 @ Undo decrement
  92. str r7, [r2, r9, lsr #14] @ Put register 'Rn'
  93. b do_DataAbort
  94. .data_arm_lateldrpreconst:
  95. tst r8, #1 << 21 @ check writeback bit
  96. beq do_DataAbort @ no writeback -> no fixup
  97. .data_arm_lateldrpostconst:
  98. movs r6, r8, lsl #20 @ Get offset
  99. beq do_DataAbort @ zero -> no fixup
  100. and r9, r8, #15 << 16 @ Extract 'n' from instruction
  101. ldr r7, [r2, r9, lsr #14] @ Get register 'Rn'
  102. tst r8, #1 << 23 @ Check U bit
  103. subne r7, r7, r6, lsr #20 @ Undo increment
  104. addeq r7, r7, r6, lsr #20 @ Undo decrement
  105. str r7, [r2, r9, lsr #14] @ Put register 'Rn'
  106. b do_DataAbort
  107. .data_arm_lateldrprereg:
  108. tst r8, #1 << 21 @ check writeback bit
  109. beq do_DataAbort @ no writeback -> no fixup
  110. .data_arm_lateldrpostreg:
  111. and r7, r8, #15 @ Extract 'm' from instruction
  112. ldr r6, [r2, r7, lsl #2] @ Get register 'Rm'
  113. mov r9, r8, lsr #7 @ get shift count
  114. ands r9, r9, #31
  115. and r7, r8, #0x70 @ get shift type
  116. orreq r7, r7, #8 @ shift count = 0
  117. add pc, pc, r7
  118. nop
  119. mov r6, r6, lsl r9 @ 0: LSL #!0
  120. b .data_arm_apply_r6_and_rn
  121. b .data_arm_apply_r6_and_rn @ 1: LSL #0
  122. nop
  123. b .data_unknown @ 2: MUL?
  124. nop
  125. b .data_unknown @ 3: MUL?
  126. nop
  127. mov r6, r6, lsr r9 @ 4: LSR #!0
  128. b .data_arm_apply_r6_and_rn
  129. mov r6, r6, lsr #32 @ 5: LSR #32
  130. b .data_arm_apply_r6_and_rn
  131. b .data_unknown @ 6: MUL?
  132. nop
  133. b .data_unknown @ 7: MUL?
  134. nop
  135. mov r6, r6, asr r9 @ 8: ASR #!0
  136. b .data_arm_apply_r6_and_rn
  137. mov r6, r6, asr #32 @ 9: ASR #32
  138. b .data_arm_apply_r6_and_rn
  139. b .data_unknown @ A: MUL?
  140. nop
  141. b .data_unknown @ B: MUL?
  142. nop
  143. mov r6, r6, ror r9 @ C: ROR #!0
  144. b .data_arm_apply_r6_and_rn
  145. mov r6, r6, rrx @ D: RRX
  146. b .data_arm_apply_r6_and_rn
  147. b .data_unknown @ E: MUL?
  148. nop
  149. b .data_unknown @ F: MUL?
  150. .data_thumb_abort:
  151. ldrh r8, [r4] @ read instruction
  152. uaccess_disable ip @ disable userspace access
  153. tst r8, #1 << 11 @ L = 1 -> write?
  154. orreq r1, r1, #1 << 8 @ yes
  155. and r7, r8, #15 << 12
  156. add pc, pc, r7, lsr #10 @ lookup in table
  157. nop
  158. /* 0 */ b .data_unknown
  159. /* 1 */ b .data_unknown
  160. /* 2 */ b .data_unknown
  161. /* 3 */ b .data_unknown
  162. /* 4 */ b .data_unknown
  163. /* 5 */ b .data_thumb_reg
  164. /* 6 */ b do_DataAbort
  165. /* 7 */ b do_DataAbort
  166. /* 8 */ b do_DataAbort
  167. /* 9 */ b do_DataAbort
  168. /* A */ b .data_unknown
  169. /* B */ b .data_thumb_pushpop
  170. /* C */ b .data_thumb_ldmstm
  171. /* D */ b .data_unknown
  172. /* E */ b .data_unknown
  173. /* F */ b .data_unknown
  174. .data_thumb_reg:
  175. tst r8, #1 << 9
  176. beq do_DataAbort
  177. tst r8, #1 << 10 @ If 'S' (signed) bit is set
  178. movne r1, #0 @ it must be a load instr
  179. b do_DataAbort
  180. .data_thumb_pushpop:
  181. tst r8, #1 << 10
  182. beq .data_unknown
  183. and r6, r8, #0x55 @ hweight8(r8) + R bit
  184. and r9, r8, #0xaa
  185. add r6, r6, r9, lsr #1
  186. and r9, r6, #0xcc
  187. and r6, r6, #0x33
  188. add r6, r6, r9, lsr #2
  189. movs r7, r8, lsr #9 @ C = r8 bit 8 (R bit)
  190. adc r6, r6, r6, lsr #4 @ high + low nibble + R bit
  191. and r6, r6, #15 @ number of regs to transfer
  192. ldr r7, [r2, #13 << 2]
  193. tst r8, #1 << 11
  194. addeq r7, r7, r6, lsl #2 @ increment SP if PUSH
  195. subne r7, r7, r6, lsl #2 @ decrement SP if POP
  196. str r7, [r2, #13 << 2]
  197. b do_DataAbort
  198. .data_thumb_ldmstm:
  199. and r6, r8, #0x55 @ hweight8(r8)
  200. and r9, r8, #0xaa
  201. add r6, r6, r9, lsr #1
  202. and r9, r6, #0xcc
  203. and r6, r6, #0x33
  204. add r6, r6, r9, lsr #2
  205. add r6, r6, r6, lsr #4
  206. and r9, r8, #7 << 8
  207. ldr r7, [r2, r9, lsr #6]
  208. and r6, r6, #15 @ number of regs to transfer
  209. sub r7, r7, r6, lsl #2 @ always decrement
  210. str r7, [r2, r9, lsr #6]
  211. b do_DataAbort