cache-l2x0.c 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2011
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/io.h>
  7. #include <linux/of.h>
  8. #include <linux/of_address.h>
  9. #include <asm/outercache.h>
  10. #include <asm/hardware/cache-l2x0.h>
  11. #include "db8500-regs.h"
  12. #include "id.h"
  13. static int __init ux500_l2x0_unlock(void)
  14. {
  15. int i;
  16. struct device_node *np;
  17. void __iomem *l2x0_base;
  18. np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
  19. l2x0_base = of_iomap(np, 0);
  20. of_node_put(np);
  21. if (!l2x0_base)
  22. return -ENODEV;
  23. /*
  24. * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
  25. * apparently locks both caches before jumping to the kernel. The
  26. * l2x0 core will not touch the unlock registers if the l2x0 is
  27. * already enabled, so we do it right here instead. The PL310 has
  28. * 8 sets of registers, one per possible CPU.
  29. */
  30. for (i = 0; i < 8; i++) {
  31. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  32. i * L2X0_LOCKDOWN_STRIDE);
  33. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  34. i * L2X0_LOCKDOWN_STRIDE);
  35. }
  36. iounmap(l2x0_base);
  37. return 0;
  38. }
  39. static void ux500_l2c310_write_sec(unsigned long val, unsigned reg)
  40. {
  41. /*
  42. * We can't write to secure registers as we are in non-secure
  43. * mode, until we have some SMI service available.
  44. */
  45. }
  46. static int __init ux500_l2x0_init(void)
  47. {
  48. /* Multiplatform guard */
  49. if (!((cpu_is_u8500_family() || cpu_is_ux540_family())))
  50. return -ENODEV;
  51. /* Unlock before init */
  52. ux500_l2x0_unlock();
  53. outer_cache.write_sec = ux500_l2c310_write_sec;
  54. l2x0_of_init(0, ~0);
  55. return 0;
  56. }
  57. early_initcall(ux500_l2x0_init);