generic.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * linux/arch/arm/mach-sa1100/generic.c
  3. *
  4. * Author: Nicolas Pitre
  5. *
  6. * Code common to all SA11x0 machines.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/pm.h>
  19. #include <linux/cpufreq.h>
  20. #include <linux/ioport.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/reboot.h>
  23. #include <linux/irqchip/irq-sa11x0.h>
  24. #include <video/sa1100fb.h>
  25. #include <soc/sa1100/pwer.h>
  26. #include <asm/div64.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/flash.h>
  29. #include <asm/irq.h>
  30. #include <asm/system_misc.h>
  31. #include <mach/hardware.h>
  32. #include <mach/irqs.h>
  33. #include "generic.h"
  34. #include <clocksource/pxa.h>
  35. unsigned int reset_status;
  36. EXPORT_SYMBOL(reset_status);
  37. #define NR_FREQS 16
  38. /*
  39. * This table is setup for a 3.6864MHz Crystal.
  40. */
  41. struct cpufreq_frequency_table sa11x0_freq_table[NR_FREQS+1] = {
  42. { .frequency = 59000, /* 59.0 MHz */},
  43. { .frequency = 73700, /* 73.7 MHz */},
  44. { .frequency = 88500, /* 88.5 MHz */},
  45. { .frequency = 103200, /* 103.2 MHz */},
  46. { .frequency = 118000, /* 118.0 MHz */},
  47. { .frequency = 132700, /* 132.7 MHz */},
  48. { .frequency = 147500, /* 147.5 MHz */},
  49. { .frequency = 162200, /* 162.2 MHz */},
  50. { .frequency = 176900, /* 176.9 MHz */},
  51. { .frequency = 191700, /* 191.7 MHz */},
  52. { .frequency = 206400, /* 206.4 MHz */},
  53. { .frequency = 221200, /* 221.2 MHz */},
  54. { .frequency = 235900, /* 235.9 MHz */},
  55. { .frequency = 250700, /* 250.7 MHz */},
  56. { .frequency = 265400, /* 265.4 MHz */},
  57. { .frequency = 280200, /* 280.2 MHz */},
  58. { .frequency = CPUFREQ_TABLE_END, },
  59. };
  60. unsigned int sa11x0_getspeed(unsigned int cpu)
  61. {
  62. if (cpu)
  63. return 0;
  64. return sa11x0_freq_table[PPCR & 0xf].frequency;
  65. }
  66. /*
  67. * Default power-off for SA1100
  68. */
  69. static void sa1100_power_off(void)
  70. {
  71. mdelay(100);
  72. local_irq_disable();
  73. /* disable internal oscillator, float CS lines */
  74. PCFR = (PCFR_OPDE | PCFR_FP | PCFR_FS);
  75. /* enable wake-up on GPIO0 (Assabet...) */
  76. PWER = GFER = GRER = 1;
  77. /*
  78. * set scratchpad to zero, just in case it is used as a
  79. * restart address by the bootloader.
  80. */
  81. PSPR = 0;
  82. /* enter sleep mode */
  83. PMCR = PMCR_SF;
  84. }
  85. void sa11x0_restart(enum reboot_mode mode, const char *cmd)
  86. {
  87. if (mode == REBOOT_SOFT) {
  88. /* Jump into ROM at address 0 */
  89. soft_restart(0);
  90. } else {
  91. /* Use on-chip reset capability */
  92. RSRR = RSRR_SWR;
  93. }
  94. }
  95. static void sa11x0_register_device(struct platform_device *dev, void *data)
  96. {
  97. int err;
  98. dev->dev.platform_data = data;
  99. err = platform_device_register(dev);
  100. if (err)
  101. printk(KERN_ERR "Unable to register device %s: %d\n",
  102. dev->name, err);
  103. }
  104. static struct resource sa11x0udc_resources[] = {
  105. [0] = DEFINE_RES_MEM(__PREG(Ser0UDCCR), SZ_64K),
  106. [1] = DEFINE_RES_IRQ(IRQ_Ser0UDC),
  107. };
  108. static u64 sa11x0udc_dma_mask = 0xffffffffUL;
  109. static struct platform_device sa11x0udc_device = {
  110. .name = "sa11x0-udc",
  111. .id = -1,
  112. .dev = {
  113. .dma_mask = &sa11x0udc_dma_mask,
  114. .coherent_dma_mask = 0xffffffff,
  115. },
  116. .num_resources = ARRAY_SIZE(sa11x0udc_resources),
  117. .resource = sa11x0udc_resources,
  118. };
  119. static struct resource sa11x0uart1_resources[] = {
  120. [0] = DEFINE_RES_MEM(__PREG(Ser1UTCR0), SZ_64K),
  121. [1] = DEFINE_RES_IRQ(IRQ_Ser1UART),
  122. };
  123. static struct platform_device sa11x0uart1_device = {
  124. .name = "sa11x0-uart",
  125. .id = 1,
  126. .num_resources = ARRAY_SIZE(sa11x0uart1_resources),
  127. .resource = sa11x0uart1_resources,
  128. };
  129. static struct resource sa11x0uart3_resources[] = {
  130. [0] = DEFINE_RES_MEM(__PREG(Ser3UTCR0), SZ_64K),
  131. [1] = DEFINE_RES_IRQ(IRQ_Ser3UART),
  132. };
  133. static struct platform_device sa11x0uart3_device = {
  134. .name = "sa11x0-uart",
  135. .id = 3,
  136. .num_resources = ARRAY_SIZE(sa11x0uart3_resources),
  137. .resource = sa11x0uart3_resources,
  138. };
  139. static struct resource sa11x0mcp_resources[] = {
  140. [0] = DEFINE_RES_MEM(__PREG(Ser4MCCR0), SZ_64K),
  141. [1] = DEFINE_RES_MEM(__PREG(Ser4MCCR1), 4),
  142. [2] = DEFINE_RES_IRQ(IRQ_Ser4MCP),
  143. };
  144. static u64 sa11x0mcp_dma_mask = 0xffffffffUL;
  145. static struct platform_device sa11x0mcp_device = {
  146. .name = "sa11x0-mcp",
  147. .id = -1,
  148. .dev = {
  149. .dma_mask = &sa11x0mcp_dma_mask,
  150. .coherent_dma_mask = 0xffffffff,
  151. },
  152. .num_resources = ARRAY_SIZE(sa11x0mcp_resources),
  153. .resource = sa11x0mcp_resources,
  154. };
  155. void __init sa11x0_ppc_configure_mcp(void)
  156. {
  157. /* Setup the PPC unit for the MCP */
  158. PPDR &= ~PPC_RXD4;
  159. PPDR |= PPC_TXD4 | PPC_SCLK | PPC_SFRM;
  160. PSDR |= PPC_RXD4;
  161. PSDR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
  162. PPSR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
  163. }
  164. void sa11x0_register_mcp(struct mcp_plat_data *data)
  165. {
  166. sa11x0_register_device(&sa11x0mcp_device, data);
  167. }
  168. static struct resource sa11x0ssp_resources[] = {
  169. [0] = DEFINE_RES_MEM(0x80070000, SZ_64K),
  170. [1] = DEFINE_RES_IRQ(IRQ_Ser4SSP),
  171. };
  172. static u64 sa11x0ssp_dma_mask = 0xffffffffUL;
  173. static struct platform_device sa11x0ssp_device = {
  174. .name = "sa11x0-ssp",
  175. .id = -1,
  176. .dev = {
  177. .dma_mask = &sa11x0ssp_dma_mask,
  178. .coherent_dma_mask = 0xffffffff,
  179. },
  180. .num_resources = ARRAY_SIZE(sa11x0ssp_resources),
  181. .resource = sa11x0ssp_resources,
  182. };
  183. static struct resource sa11x0fb_resources[] = {
  184. [0] = DEFINE_RES_MEM(0xb0100000, SZ_64K),
  185. [1] = DEFINE_RES_IRQ(IRQ_LCD),
  186. };
  187. static struct platform_device sa11x0fb_device = {
  188. .name = "sa11x0-fb",
  189. .id = -1,
  190. .dev = {
  191. .coherent_dma_mask = 0xffffffff,
  192. },
  193. .num_resources = ARRAY_SIZE(sa11x0fb_resources),
  194. .resource = sa11x0fb_resources,
  195. };
  196. void sa11x0_register_lcd(struct sa1100fb_mach_info *inf)
  197. {
  198. sa11x0_register_device(&sa11x0fb_device, inf);
  199. }
  200. static struct platform_device sa11x0pcmcia_device = {
  201. .name = "sa11x0-pcmcia",
  202. .id = -1,
  203. };
  204. static struct platform_device sa11x0mtd_device = {
  205. .name = "sa1100-mtd",
  206. .id = -1,
  207. };
  208. void sa11x0_register_mtd(struct flash_platform_data *flash,
  209. struct resource *res, int nr)
  210. {
  211. flash->name = "sa1100";
  212. sa11x0mtd_device.resource = res;
  213. sa11x0mtd_device.num_resources = nr;
  214. sa11x0_register_device(&sa11x0mtd_device, flash);
  215. }
  216. static struct resource sa11x0ir_resources[] = {
  217. DEFINE_RES_MEM(__PREG(Ser2UTCR0), 0x24),
  218. DEFINE_RES_MEM(__PREG(Ser2HSCR0), 0x1c),
  219. DEFINE_RES_MEM(__PREG(Ser2HSCR2), 0x04),
  220. DEFINE_RES_IRQ(IRQ_Ser2ICP),
  221. };
  222. static struct platform_device sa11x0ir_device = {
  223. .name = "sa11x0-ir",
  224. .id = -1,
  225. .num_resources = ARRAY_SIZE(sa11x0ir_resources),
  226. .resource = sa11x0ir_resources,
  227. };
  228. void sa11x0_register_irda(struct irda_platform_data *irda)
  229. {
  230. sa11x0_register_device(&sa11x0ir_device, irda);
  231. }
  232. static struct resource sa1100_rtc_resources[] = {
  233. DEFINE_RES_MEM(0x90010000, 0x40),
  234. DEFINE_RES_IRQ_NAMED(IRQ_RTC1Hz, "rtc 1Hz"),
  235. DEFINE_RES_IRQ_NAMED(IRQ_RTCAlrm, "rtc alarm"),
  236. };
  237. static struct platform_device sa11x0rtc_device = {
  238. .name = "sa1100-rtc",
  239. .id = -1,
  240. .num_resources = ARRAY_SIZE(sa1100_rtc_resources),
  241. .resource = sa1100_rtc_resources,
  242. };
  243. static struct resource sa11x0dma_resources[] = {
  244. DEFINE_RES_MEM(DMA_PHYS, DMA_SIZE),
  245. DEFINE_RES_IRQ(IRQ_DMA0),
  246. DEFINE_RES_IRQ(IRQ_DMA1),
  247. DEFINE_RES_IRQ(IRQ_DMA2),
  248. DEFINE_RES_IRQ(IRQ_DMA3),
  249. DEFINE_RES_IRQ(IRQ_DMA4),
  250. DEFINE_RES_IRQ(IRQ_DMA5),
  251. };
  252. static u64 sa11x0dma_dma_mask = DMA_BIT_MASK(32);
  253. static struct platform_device sa11x0dma_device = {
  254. .name = "sa11x0-dma",
  255. .id = -1,
  256. .dev = {
  257. .dma_mask = &sa11x0dma_dma_mask,
  258. .coherent_dma_mask = 0xffffffff,
  259. },
  260. .num_resources = ARRAY_SIZE(sa11x0dma_resources),
  261. .resource = sa11x0dma_resources,
  262. };
  263. static struct platform_device *sa11x0_devices[] __initdata = {
  264. &sa11x0udc_device,
  265. &sa11x0uart1_device,
  266. &sa11x0uart3_device,
  267. &sa11x0ssp_device,
  268. &sa11x0pcmcia_device,
  269. &sa11x0rtc_device,
  270. &sa11x0dma_device,
  271. };
  272. static int __init sa1100_init(void)
  273. {
  274. pm_power_off = sa1100_power_off;
  275. return platform_add_devices(sa11x0_devices, ARRAY_SIZE(sa11x0_devices));
  276. }
  277. arch_initcall(sa1100_init);
  278. void __init sa11x0_init_late(void)
  279. {
  280. sa11x0_pm_init();
  281. }
  282. /*
  283. * Common I/O mapping:
  284. *
  285. * Typically, static virtual address mappings are as follow:
  286. *
  287. * 0xf0000000-0xf3ffffff: miscellaneous stuff (CPLDs, etc.)
  288. * 0xf4000000-0xf4ffffff: SA-1111
  289. * 0xf5000000-0xf5ffffff: reserved (used by cache flushing area)
  290. * 0xf6000000-0xfffeffff: reserved (internal SA1100 IO defined above)
  291. * 0xffff0000-0xffff0fff: SA1100 exception vectors
  292. * 0xffff2000-0xffff2fff: Minicache copy_user_page area
  293. *
  294. * Below 0xe8000000 is reserved for vm allocation.
  295. *
  296. * The machine specific code must provide the extra mapping beside the
  297. * default mapping provided here.
  298. */
  299. static struct map_desc standard_io_desc[] __initdata = {
  300. { /* PCM */
  301. .virtual = 0xf8000000,
  302. .pfn = __phys_to_pfn(0x80000000),
  303. .length = 0x00100000,
  304. .type = MT_DEVICE
  305. }, { /* SCM */
  306. .virtual = 0xfa000000,
  307. .pfn = __phys_to_pfn(0x90000000),
  308. .length = 0x00100000,
  309. .type = MT_DEVICE
  310. }, { /* MER */
  311. .virtual = 0xfc000000,
  312. .pfn = __phys_to_pfn(0xa0000000),
  313. .length = 0x00100000,
  314. .type = MT_DEVICE
  315. }, { /* LCD + DMA */
  316. .virtual = 0xfe000000,
  317. .pfn = __phys_to_pfn(0xb0000000),
  318. .length = 0x00200000,
  319. .type = MT_DEVICE
  320. },
  321. };
  322. void __init sa1100_map_io(void)
  323. {
  324. iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
  325. }
  326. void __init sa1100_timer_init(void)
  327. {
  328. pxa_timer_nodt_init(IRQ_OST0, io_p2v(0x90000000), 3686400);
  329. }
  330. static struct resource irq_resource =
  331. DEFINE_RES_MEM_NAMED(0x90050000, SZ_64K, "irqs");
  332. void __init sa1100_init_irq(void)
  333. {
  334. request_resource(&iomem_resource, &irq_resource);
  335. sa11x0_init_irq_nodt(IRQ_GPIO0_SC, irq_resource.start);
  336. sa1100_init_gpio();
  337. }
  338. /*
  339. * Disable the memory bus request/grant signals on the SA1110 to
  340. * ensure that we don't receive spurious memory requests. We set
  341. * the MBGNT signal false to ensure the SA1111 doesn't own the
  342. * SDRAM bus.
  343. */
  344. void sa1110_mb_disable(void)
  345. {
  346. unsigned long flags;
  347. local_irq_save(flags);
  348. PGSR &= ~GPIO_MBGNT;
  349. GPCR = GPIO_MBGNT;
  350. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  351. GAFR &= ~(GPIO_MBGNT | GPIO_MBREQ);
  352. local_irq_restore(flags);
  353. }
  354. /*
  355. * If the system is going to use the SA-1111 DMA engines, set up
  356. * the memory bus request/grant pins.
  357. */
  358. void sa1110_mb_enable(void)
  359. {
  360. unsigned long flags;
  361. local_irq_save(flags);
  362. PGSR &= ~GPIO_MBGNT;
  363. GPCR = GPIO_MBGNT;
  364. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  365. GAFR |= (GPIO_MBGNT | GPIO_MBREQ);
  366. TUCR |= TUCR_MR;
  367. local_irq_restore(flags);
  368. }
  369. int sa11x0_gpio_set_wake(unsigned int gpio, unsigned int on)
  370. {
  371. if (on)
  372. PWER |= BIT(gpio);
  373. else
  374. PWER &= ~BIT(gpio);
  375. return 0;
  376. }
  377. int sa11x0_sc_set_wake(unsigned int irq, unsigned int on)
  378. {
  379. if (BIT(irq) != IC_RTCAlrm)
  380. return -EINVAL;
  381. if (on)
  382. PWER |= PWER_RTC;
  383. else
  384. PWER &= ~PWER_RTC;
  385. return 0;
  386. }