common.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * arch/arm/mach-lpc32xx/common.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/err.h>
  23. #include <linux/i2c.h>
  24. #include <linux/i2c-pnx.h>
  25. #include <linux/io.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/system_info.h>
  28. #include <mach/hardware.h>
  29. #include <mach/platform.h>
  30. #include "common.h"
  31. /*
  32. * Returns the unique ID for the device
  33. */
  34. void lpc32xx_get_uid(u32 devid[4])
  35. {
  36. int i;
  37. for (i = 0; i < 4; i++)
  38. devid[i] = __raw_readl(LPC32XX_CLKPWR_DEVID(i << 2));
  39. }
  40. /*
  41. * Returns SYSCLK source
  42. * 0 = PLL397, 1 = main oscillator
  43. */
  44. int clk_is_sysclk_mainosc(void)
  45. {
  46. if ((__raw_readl(LPC32XX_CLKPWR_SYSCLK_CTRL) &
  47. LPC32XX_CLKPWR_SYSCTRL_SYSCLKMUX) == 0)
  48. return 1;
  49. return 0;
  50. }
  51. /*
  52. * Detects and returns IRAM size for the device variation
  53. */
  54. #define LPC32XX_IRAM_BANK_SIZE SZ_128K
  55. static u32 iram_size;
  56. u32 lpc32xx_return_iram_size(void)
  57. {
  58. if (iram_size == 0) {
  59. u32 savedval1, savedval2;
  60. void __iomem *iramptr1, *iramptr2;
  61. iramptr1 = io_p2v(LPC32XX_IRAM_BASE);
  62. iramptr2 = io_p2v(LPC32XX_IRAM_BASE + LPC32XX_IRAM_BANK_SIZE);
  63. savedval1 = __raw_readl(iramptr1);
  64. savedval2 = __raw_readl(iramptr2);
  65. if (savedval1 == savedval2) {
  66. __raw_writel(savedval2 + 1, iramptr2);
  67. if (__raw_readl(iramptr1) == savedval2 + 1)
  68. iram_size = LPC32XX_IRAM_BANK_SIZE;
  69. else
  70. iram_size = LPC32XX_IRAM_BANK_SIZE * 2;
  71. __raw_writel(savedval2, iramptr2);
  72. } else
  73. iram_size = LPC32XX_IRAM_BANK_SIZE * 2;
  74. }
  75. return iram_size;
  76. }
  77. EXPORT_SYMBOL_GPL(lpc32xx_return_iram_size);
  78. /*
  79. * Computes PLL rate from PLL register and input clock
  80. */
  81. u32 clk_check_pll_setup(u32 ifreq, struct clk_pll_setup *pllsetup)
  82. {
  83. u32 ilfreq, p, m, n, fcco, fref, cfreq;
  84. int mode;
  85. /*
  86. * PLL requirements
  87. * ifreq must be >= 1MHz and <= 20MHz
  88. * FCCO must be >= 156MHz and <= 320MHz
  89. * FREF must be >= 1MHz and <= 27MHz
  90. * Assume the passed input data is not valid
  91. */
  92. ilfreq = ifreq;
  93. m = pllsetup->pll_m;
  94. n = pllsetup->pll_n;
  95. p = pllsetup->pll_p;
  96. mode = (pllsetup->cco_bypass_b15 << 2) |
  97. (pllsetup->direct_output_b14 << 1) |
  98. pllsetup->fdbk_div_ctrl_b13;
  99. switch (mode) {
  100. case 0x0: /* Non-integer mode */
  101. cfreq = (m * ilfreq) / (2 * p * n);
  102. fcco = (m * ilfreq) / n;
  103. fref = ilfreq / n;
  104. break;
  105. case 0x1: /* integer mode */
  106. cfreq = (m * ilfreq) / n;
  107. fcco = (m * ilfreq) / (n * 2 * p);
  108. fref = ilfreq / n;
  109. break;
  110. case 0x2:
  111. case 0x3: /* Direct mode */
  112. cfreq = (m * ilfreq) / n;
  113. fcco = cfreq;
  114. fref = ilfreq / n;
  115. break;
  116. case 0x4:
  117. case 0x5: /* Bypass mode */
  118. cfreq = ilfreq / (2 * p);
  119. fcco = 156000000;
  120. fref = 1000000;
  121. break;
  122. case 0x6:
  123. case 0x7: /* Direct bypass mode */
  124. default:
  125. cfreq = ilfreq;
  126. fcco = 156000000;
  127. fref = 1000000;
  128. break;
  129. }
  130. if (fcco < 156000000 || fcco > 320000000)
  131. cfreq = 0;
  132. if (fref < 1000000 || fref > 27000000)
  133. cfreq = 0;
  134. return (u32) cfreq;
  135. }
  136. u32 clk_get_pclk_div(void)
  137. {
  138. return 1 + ((__raw_readl(LPC32XX_CLKPWR_HCLK_DIV) >> 2) & 0x1F);
  139. }
  140. static struct map_desc lpc32xx_io_desc[] __initdata = {
  141. {
  142. .virtual = (unsigned long)IO_ADDRESS(LPC32XX_AHB0_START),
  143. .pfn = __phys_to_pfn(LPC32XX_AHB0_START),
  144. .length = LPC32XX_AHB0_SIZE,
  145. .type = MT_DEVICE
  146. },
  147. {
  148. .virtual = (unsigned long)IO_ADDRESS(LPC32XX_AHB1_START),
  149. .pfn = __phys_to_pfn(LPC32XX_AHB1_START),
  150. .length = LPC32XX_AHB1_SIZE,
  151. .type = MT_DEVICE
  152. },
  153. {
  154. .virtual = (unsigned long)IO_ADDRESS(LPC32XX_FABAPB_START),
  155. .pfn = __phys_to_pfn(LPC32XX_FABAPB_START),
  156. .length = LPC32XX_FABAPB_SIZE,
  157. .type = MT_DEVICE
  158. },
  159. {
  160. .virtual = (unsigned long)IO_ADDRESS(LPC32XX_IRAM_BASE),
  161. .pfn = __phys_to_pfn(LPC32XX_IRAM_BASE),
  162. .length = (LPC32XX_IRAM_BANK_SIZE * 2),
  163. .type = MT_DEVICE
  164. },
  165. };
  166. void __init lpc32xx_map_io(void)
  167. {
  168. iotable_init(lpc32xx_io_desc, ARRAY_SIZE(lpc32xx_io_desc));
  169. }
  170. void lpc23xx_restart(enum reboot_mode mode, const char *cmd)
  171. {
  172. /* Make sure WDT clocks are enabled */
  173. __raw_writel(LPC32XX_CLKPWR_PWMCLK_WDOG_EN,
  174. LPC32XX_CLKPWR_TIMER_CLK_CTRL);
  175. /* Instant assert of RESETOUT_N with pulse length 1mS */
  176. __raw_writel(13000, io_p2v(LPC32XX_WDTIM_BASE + 0x18));
  177. __raw_writel(0x70, io_p2v(LPC32XX_WDTIM_BASE + 0xC));
  178. /* Wait for watchdog to reset system */
  179. while (1)
  180. ;
  181. }
  182. static int __init lpc32xx_check_uid(void)
  183. {
  184. u32 uid[4];
  185. lpc32xx_get_uid(uid);
  186. printk(KERN_INFO "LPC32XX unique ID: %08x%08x%08x%08x\n",
  187. uid[3], uid[2], uid[1], uid[0]);
  188. if (!system_serial_low && !system_serial_high) {
  189. system_serial_low = uid[0];
  190. system_serial_high = uid[1];
  191. }
  192. return 1;
  193. }
  194. arch_initcall(lpc32xx_check_uid);