integrator_cp.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_cp.c
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/list.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/string.h>
  17. #include <linux/device.h>
  18. #include <linux/amba/bus.h>
  19. #include <linux/amba/kmi.h>
  20. #include <linux/amba/clcd.h>
  21. #include <linux/platform_data/video-clcd-versatile.h>
  22. #include <linux/amba/mmci.h>
  23. #include <linux/io.h>
  24. #include <linux/irqchip.h>
  25. #include <linux/gfp.h>
  26. #include <linux/mtd/physmap.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_address.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/sched_clock.h>
  31. #include <asm/setup.h>
  32. #include <asm/mach-types.h>
  33. #include <asm/mach/arch.h>
  34. #include <asm/mach/irq.h>
  35. #include <asm/mach/map.h>
  36. #include <asm/mach/time.h>
  37. #include "hardware.h"
  38. #include "cm.h"
  39. #include "common.h"
  40. /* Base address to the CP controller */
  41. static void __iomem *intcp_con_base;
  42. #define INTCP_PA_FLASH_BASE 0x24000000
  43. #define INTCP_PA_CLCD_BASE 0xc0000000
  44. #define INTCP_FLASHPROG 0x04
  45. #define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
  46. #define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
  47. /*
  48. * Logical Physical
  49. * f1000000 10000000 Core module registers
  50. * f1300000 13000000 Counter/Timer
  51. * f1400000 14000000 Interrupt controller
  52. * f1600000 16000000 UART 0
  53. * f1700000 17000000 UART 1
  54. * f1a00000 1a000000 Debug LEDs
  55. * fc900000 c9000000 GPIO
  56. * fca00000 ca000000 SIC
  57. */
  58. static struct map_desc intcp_io_desc[] __initdata __maybe_unused = {
  59. {
  60. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  61. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  62. .length = SZ_4K,
  63. .type = MT_DEVICE
  64. }, {
  65. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  66. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  67. .length = SZ_4K,
  68. .type = MT_DEVICE
  69. }, {
  70. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  71. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  72. .length = SZ_4K,
  73. .type = MT_DEVICE
  74. }, {
  75. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  76. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  77. .length = SZ_4K,
  78. .type = MT_DEVICE
  79. }, {
  80. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  81. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  82. .length = SZ_4K,
  83. .type = MT_DEVICE
  84. }, {
  85. .virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
  86. .pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
  87. .length = SZ_4K,
  88. .type = MT_DEVICE
  89. }, {
  90. .virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
  91. .pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
  92. .length = SZ_4K,
  93. .type = MT_DEVICE
  94. }
  95. };
  96. static void __init intcp_map_io(void)
  97. {
  98. iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
  99. }
  100. /*
  101. * Flash handling.
  102. */
  103. static int intcp_flash_init(struct platform_device *dev)
  104. {
  105. u32 val;
  106. val = readl(intcp_con_base + INTCP_FLASHPROG);
  107. val |= CINTEGRATOR_FLASHPROG_FLWREN;
  108. writel(val, intcp_con_base + INTCP_FLASHPROG);
  109. return 0;
  110. }
  111. static void intcp_flash_exit(struct platform_device *dev)
  112. {
  113. u32 val;
  114. val = readl(intcp_con_base + INTCP_FLASHPROG);
  115. val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
  116. writel(val, intcp_con_base + INTCP_FLASHPROG);
  117. }
  118. static void intcp_flash_set_vpp(struct platform_device *pdev, int on)
  119. {
  120. u32 val;
  121. val = readl(intcp_con_base + INTCP_FLASHPROG);
  122. if (on)
  123. val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
  124. else
  125. val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
  126. writel(val, intcp_con_base + INTCP_FLASHPROG);
  127. }
  128. static struct physmap_flash_data intcp_flash_data = {
  129. .width = 4,
  130. .init = intcp_flash_init,
  131. .exit = intcp_flash_exit,
  132. .set_vpp = intcp_flash_set_vpp,
  133. };
  134. /*
  135. * It seems that the card insertion interrupt remains active after
  136. * we've acknowledged it. We therefore ignore the interrupt, and
  137. * rely on reading it from the SIC. This also means that we must
  138. * clear the latched interrupt.
  139. */
  140. static unsigned int mmc_status(struct device *dev)
  141. {
  142. unsigned int status = readl(__io_address(0xca000000 + 4));
  143. writel(8, intcp_con_base + 8);
  144. return status & 8;
  145. }
  146. static struct mmci_platform_data mmc_data = {
  147. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  148. .status = mmc_status,
  149. .gpio_wp = -1,
  150. .gpio_cd = -1,
  151. };
  152. /*
  153. * CLCD support
  154. */
  155. /*
  156. * Ensure VGA is selected.
  157. */
  158. static void cp_clcd_enable(struct clcd_fb *fb)
  159. {
  160. struct fb_var_screeninfo *var = &fb->fb.var;
  161. u32 val = CM_CTRL_STATIC1 | CM_CTRL_STATIC2
  162. | CM_CTRL_LCDEN0 | CM_CTRL_LCDEN1;
  163. if (var->bits_per_pixel <= 8 ||
  164. (var->bits_per_pixel == 16 && var->green.length == 5))
  165. /* Pseudocolor, RGB555, BGR555 */
  166. val |= CM_CTRL_LCDMUXSEL_VGA555_TFT555;
  167. else if (fb->fb.var.bits_per_pixel <= 16)
  168. /* truecolor RGB565 */
  169. val |= CM_CTRL_LCDMUXSEL_VGA565_TFT555;
  170. else
  171. val = 0; /* no idea for this, don't trust the docs */
  172. cm_control(CM_CTRL_LCDMUXSEL_MASK|
  173. CM_CTRL_LCDEN0|
  174. CM_CTRL_LCDEN1|
  175. CM_CTRL_STATIC1|
  176. CM_CTRL_STATIC2|
  177. CM_CTRL_STATIC|
  178. CM_CTRL_n24BITEN, val);
  179. }
  180. static int cp_clcd_setup(struct clcd_fb *fb)
  181. {
  182. fb->panel = versatile_clcd_get_panel("VGA");
  183. if (!fb->panel)
  184. return -EINVAL;
  185. return versatile_clcd_setup_dma(fb, SZ_1M);
  186. }
  187. static struct clcd_board clcd_data = {
  188. .name = "Integrator/CP",
  189. .caps = CLCD_CAP_5551 | CLCD_CAP_RGB565 | CLCD_CAP_888,
  190. .check = clcdfb_check,
  191. .decode = clcdfb_decode,
  192. .enable = cp_clcd_enable,
  193. .setup = cp_clcd_setup,
  194. .mmap = versatile_clcd_mmap_dma,
  195. .remove = versatile_clcd_remove_dma,
  196. };
  197. #define REFCOUNTER (__io_address(INTEGRATOR_HDR_BASE) + 0x28)
  198. static u64 notrace intcp_read_sched_clock(void)
  199. {
  200. return readl(REFCOUNTER);
  201. }
  202. static void __init intcp_init_early(void)
  203. {
  204. sched_clock_register(intcp_read_sched_clock, 32, 24000000);
  205. }
  206. static void __init intcp_init_irq_of(void)
  207. {
  208. cm_init();
  209. irqchip_init();
  210. }
  211. /*
  212. * For the Device Tree, add in the UART, MMC and CLCD specifics as AUXDATA
  213. * and enforce the bus names since these are used for clock lookups.
  214. */
  215. static struct of_dev_auxdata intcp_auxdata_lookup[] __initdata = {
  216. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
  217. "rtc", NULL),
  218. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
  219. "uart0", NULL),
  220. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
  221. "uart1", NULL),
  222. OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
  223. "kmi0", NULL),
  224. OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
  225. "kmi1", NULL),
  226. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_MMC_BASE,
  227. "mmci", &mmc_data),
  228. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_AACI_BASE,
  229. "aaci", &mmc_data),
  230. OF_DEV_AUXDATA("arm,primecell", INTCP_PA_CLCD_BASE,
  231. "clcd", &clcd_data),
  232. OF_DEV_AUXDATA("cfi-flash", INTCP_PA_FLASH_BASE,
  233. "physmap-flash", &intcp_flash_data),
  234. { /* sentinel */ },
  235. };
  236. static const struct of_device_id intcp_syscon_match[] = {
  237. { .compatible = "arm,integrator-cp-syscon"},
  238. { },
  239. };
  240. static void __init intcp_init_of(void)
  241. {
  242. struct device_node *cpcon;
  243. cpcon = of_find_matching_node(NULL, intcp_syscon_match);
  244. if (!cpcon)
  245. return;
  246. intcp_con_base = of_iomap(cpcon, 0);
  247. if (!intcp_con_base)
  248. return;
  249. of_platform_populate(NULL, of_default_bus_match_table,
  250. intcp_auxdata_lookup, NULL);
  251. }
  252. static const char * intcp_dt_board_compat[] = {
  253. "arm,integrator-cp",
  254. NULL,
  255. };
  256. DT_MACHINE_START(INTEGRATOR_CP_DT, "ARM Integrator/CP (Device Tree)")
  257. .reserve = integrator_reserve,
  258. .map_io = intcp_map_io,
  259. .init_early = intcp_init_early,
  260. .init_irq = intcp_init_irq_of,
  261. .init_machine = intcp_init_of,
  262. .dt_compat = intcp_dt_board_compat,
  263. MACHINE_END