da850.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/clkdev.h>
  15. #include <linux/gpio.h>
  16. #include <linux/init.h>
  17. #include <linux/clk.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/cpufreq.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/platform_data/gpio-davinci.h>
  22. #include <asm/mach/map.h>
  23. #include <mach/psc.h>
  24. #include <mach/irqs.h>
  25. #include <mach/cputype.h>
  26. #include <mach/common.h>
  27. #include <mach/time.h>
  28. #include <mach/da8xx.h>
  29. #include <mach/cpufreq.h>
  30. #include <mach/pm.h>
  31. #include "clock.h"
  32. #include "mux.h"
  33. /* SoC specific clock flags */
  34. #define DA850_CLK_ASYNC3 BIT(16)
  35. #define DA850_PLL1_BASE 0x01e1a000
  36. #define DA850_TIMER64P2_BASE 0x01f0c000
  37. #define DA850_TIMER64P3_BASE 0x01f0d000
  38. #define DA850_REF_FREQ 24000000
  39. #define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
  40. #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
  41. #define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
  42. static int da850_set_armrate(struct clk *clk, unsigned long rate);
  43. static int da850_round_armrate(struct clk *clk, unsigned long rate);
  44. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
  45. static struct pll_data pll0_data = {
  46. .num = 1,
  47. .phys_base = DA8XX_PLL0_BASE,
  48. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  49. };
  50. static struct clk ref_clk = {
  51. .name = "ref_clk",
  52. .rate = DA850_REF_FREQ,
  53. .set_rate = davinci_simple_set_rate,
  54. };
  55. static struct clk pll0_clk = {
  56. .name = "pll0",
  57. .parent = &ref_clk,
  58. .pll_data = &pll0_data,
  59. .flags = CLK_PLL,
  60. .set_rate = da850_set_pll0rate,
  61. };
  62. static struct clk pll0_aux_clk = {
  63. .name = "pll0_aux_clk",
  64. .parent = &pll0_clk,
  65. .flags = CLK_PLL | PRE_PLL,
  66. };
  67. static struct clk pll0_sysclk1 = {
  68. .name = "pll0_sysclk1",
  69. .parent = &pll0_clk,
  70. .flags = CLK_PLL,
  71. .div_reg = PLLDIV1,
  72. };
  73. static struct clk pll0_sysclk2 = {
  74. .name = "pll0_sysclk2",
  75. .parent = &pll0_clk,
  76. .flags = CLK_PLL,
  77. .div_reg = PLLDIV2,
  78. };
  79. static struct clk pll0_sysclk3 = {
  80. .name = "pll0_sysclk3",
  81. .parent = &pll0_clk,
  82. .flags = CLK_PLL,
  83. .div_reg = PLLDIV3,
  84. .set_rate = davinci_set_sysclk_rate,
  85. .maxrate = 100000000,
  86. };
  87. static struct clk pll0_sysclk4 = {
  88. .name = "pll0_sysclk4",
  89. .parent = &pll0_clk,
  90. .flags = CLK_PLL,
  91. .div_reg = PLLDIV4,
  92. };
  93. static struct clk pll0_sysclk5 = {
  94. .name = "pll0_sysclk5",
  95. .parent = &pll0_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV5,
  98. };
  99. static struct clk pll0_sysclk6 = {
  100. .name = "pll0_sysclk6",
  101. .parent = &pll0_clk,
  102. .flags = CLK_PLL,
  103. .div_reg = PLLDIV6,
  104. };
  105. static struct clk pll0_sysclk7 = {
  106. .name = "pll0_sysclk7",
  107. .parent = &pll0_clk,
  108. .flags = CLK_PLL,
  109. .div_reg = PLLDIV7,
  110. };
  111. static struct pll_data pll1_data = {
  112. .num = 2,
  113. .phys_base = DA850_PLL1_BASE,
  114. .flags = PLL_HAS_POSTDIV,
  115. };
  116. static struct clk pll1_clk = {
  117. .name = "pll1",
  118. .parent = &ref_clk,
  119. .pll_data = &pll1_data,
  120. .flags = CLK_PLL,
  121. };
  122. static struct clk pll1_aux_clk = {
  123. .name = "pll1_aux_clk",
  124. .parent = &pll1_clk,
  125. .flags = CLK_PLL | PRE_PLL,
  126. };
  127. static struct clk pll1_sysclk2 = {
  128. .name = "pll1_sysclk2",
  129. .parent = &pll1_clk,
  130. .flags = CLK_PLL,
  131. .div_reg = PLLDIV2,
  132. };
  133. static struct clk pll1_sysclk3 = {
  134. .name = "pll1_sysclk3",
  135. .parent = &pll1_clk,
  136. .flags = CLK_PLL,
  137. .div_reg = PLLDIV3,
  138. };
  139. static struct clk i2c0_clk = {
  140. .name = "i2c0",
  141. .parent = &pll0_aux_clk,
  142. };
  143. static struct clk timerp64_0_clk = {
  144. .name = "timer0",
  145. .parent = &pll0_aux_clk,
  146. };
  147. static struct clk timerp64_1_clk = {
  148. .name = "timer1",
  149. .parent = &pll0_aux_clk,
  150. };
  151. static struct clk arm_rom_clk = {
  152. .name = "arm_rom",
  153. .parent = &pll0_sysclk2,
  154. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  155. .flags = ALWAYS_ENABLED,
  156. };
  157. static struct clk tpcc0_clk = {
  158. .name = "tpcc0",
  159. .parent = &pll0_sysclk2,
  160. .lpsc = DA8XX_LPSC0_TPCC,
  161. .flags = ALWAYS_ENABLED | CLK_PSC,
  162. };
  163. static struct clk tptc0_clk = {
  164. .name = "tptc0",
  165. .parent = &pll0_sysclk2,
  166. .lpsc = DA8XX_LPSC0_TPTC0,
  167. .flags = ALWAYS_ENABLED,
  168. };
  169. static struct clk tptc1_clk = {
  170. .name = "tptc1",
  171. .parent = &pll0_sysclk2,
  172. .lpsc = DA8XX_LPSC0_TPTC1,
  173. .flags = ALWAYS_ENABLED,
  174. };
  175. static struct clk tpcc1_clk = {
  176. .name = "tpcc1",
  177. .parent = &pll0_sysclk2,
  178. .lpsc = DA850_LPSC1_TPCC1,
  179. .gpsc = 1,
  180. .flags = CLK_PSC | ALWAYS_ENABLED,
  181. };
  182. static struct clk tptc2_clk = {
  183. .name = "tptc2",
  184. .parent = &pll0_sysclk2,
  185. .lpsc = DA850_LPSC1_TPTC2,
  186. .gpsc = 1,
  187. .flags = ALWAYS_ENABLED,
  188. };
  189. static struct clk pruss_clk = {
  190. .name = "pruss",
  191. .parent = &pll0_sysclk2,
  192. .lpsc = DA8XX_LPSC0_PRUSS,
  193. };
  194. static struct clk uart0_clk = {
  195. .name = "uart0",
  196. .parent = &pll0_sysclk2,
  197. .lpsc = DA8XX_LPSC0_UART0,
  198. };
  199. static struct clk uart1_clk = {
  200. .name = "uart1",
  201. .parent = &pll0_sysclk2,
  202. .lpsc = DA8XX_LPSC1_UART1,
  203. .gpsc = 1,
  204. .flags = DA850_CLK_ASYNC3,
  205. };
  206. static struct clk uart2_clk = {
  207. .name = "uart2",
  208. .parent = &pll0_sysclk2,
  209. .lpsc = DA8XX_LPSC1_UART2,
  210. .gpsc = 1,
  211. .flags = DA850_CLK_ASYNC3,
  212. };
  213. static struct clk aintc_clk = {
  214. .name = "aintc",
  215. .parent = &pll0_sysclk4,
  216. .lpsc = DA8XX_LPSC0_AINTC,
  217. .flags = ALWAYS_ENABLED,
  218. };
  219. static struct clk gpio_clk = {
  220. .name = "gpio",
  221. .parent = &pll0_sysclk4,
  222. .lpsc = DA8XX_LPSC1_GPIO,
  223. .gpsc = 1,
  224. };
  225. static struct clk i2c1_clk = {
  226. .name = "i2c1",
  227. .parent = &pll0_sysclk4,
  228. .lpsc = DA8XX_LPSC1_I2C,
  229. .gpsc = 1,
  230. };
  231. static struct clk emif3_clk = {
  232. .name = "emif3",
  233. .parent = &pll0_sysclk5,
  234. .lpsc = DA8XX_LPSC1_EMIF3C,
  235. .gpsc = 1,
  236. .flags = ALWAYS_ENABLED,
  237. };
  238. static struct clk arm_clk = {
  239. .name = "arm",
  240. .parent = &pll0_sysclk6,
  241. .lpsc = DA8XX_LPSC0_ARM,
  242. .flags = ALWAYS_ENABLED,
  243. .set_rate = da850_set_armrate,
  244. .round_rate = da850_round_armrate,
  245. };
  246. static struct clk rmii_clk = {
  247. .name = "rmii",
  248. .parent = &pll0_sysclk7,
  249. };
  250. static struct clk emac_clk = {
  251. .name = "emac",
  252. .parent = &pll0_sysclk4,
  253. .lpsc = DA8XX_LPSC1_CPGMAC,
  254. .gpsc = 1,
  255. };
  256. static struct clk mcasp_clk = {
  257. .name = "mcasp",
  258. .parent = &pll0_sysclk2,
  259. .lpsc = DA8XX_LPSC1_McASP0,
  260. .gpsc = 1,
  261. .flags = DA850_CLK_ASYNC3,
  262. };
  263. static struct clk lcdc_clk = {
  264. .name = "lcdc",
  265. .parent = &pll0_sysclk2,
  266. .lpsc = DA8XX_LPSC1_LCDC,
  267. .gpsc = 1,
  268. };
  269. static struct clk mmcsd0_clk = {
  270. .name = "mmcsd0",
  271. .parent = &pll0_sysclk2,
  272. .lpsc = DA8XX_LPSC0_MMC_SD,
  273. };
  274. static struct clk mmcsd1_clk = {
  275. .name = "mmcsd1",
  276. .parent = &pll0_sysclk2,
  277. .lpsc = DA850_LPSC1_MMC_SD1,
  278. .gpsc = 1,
  279. };
  280. static struct clk aemif_clk = {
  281. .name = "aemif",
  282. .parent = &pll0_sysclk3,
  283. .lpsc = DA8XX_LPSC0_EMIF25,
  284. .flags = ALWAYS_ENABLED,
  285. };
  286. static struct clk usb11_clk = {
  287. .name = "usb11",
  288. .parent = &pll0_sysclk4,
  289. .lpsc = DA8XX_LPSC1_USB11,
  290. .gpsc = 1,
  291. };
  292. static struct clk usb20_clk = {
  293. .name = "usb20",
  294. .parent = &pll0_sysclk2,
  295. .lpsc = DA8XX_LPSC1_USB20,
  296. .gpsc = 1,
  297. };
  298. static struct clk spi0_clk = {
  299. .name = "spi0",
  300. .parent = &pll0_sysclk2,
  301. .lpsc = DA8XX_LPSC0_SPI0,
  302. };
  303. static struct clk spi1_clk = {
  304. .name = "spi1",
  305. .parent = &pll0_sysclk2,
  306. .lpsc = DA8XX_LPSC1_SPI1,
  307. .gpsc = 1,
  308. .flags = DA850_CLK_ASYNC3,
  309. };
  310. static struct clk vpif_clk = {
  311. .name = "vpif",
  312. .parent = &pll0_sysclk2,
  313. .lpsc = DA850_LPSC1_VPIF,
  314. .gpsc = 1,
  315. };
  316. static struct clk sata_clk = {
  317. .name = "sata",
  318. .parent = &pll0_sysclk2,
  319. .lpsc = DA850_LPSC1_SATA,
  320. .gpsc = 1,
  321. .flags = PSC_FORCE,
  322. };
  323. static struct clk dsp_clk = {
  324. .name = "dsp",
  325. .parent = &pll0_sysclk1,
  326. .domain = DAVINCI_GPSC_DSPDOMAIN,
  327. .lpsc = DA8XX_LPSC0_GEM,
  328. .flags = PSC_LRST | PSC_FORCE,
  329. };
  330. static struct clk ehrpwm_clk = {
  331. .name = "ehrpwm",
  332. .parent = &pll0_sysclk2,
  333. .lpsc = DA8XX_LPSC1_PWM,
  334. .gpsc = 1,
  335. .flags = DA850_CLK_ASYNC3,
  336. };
  337. #define DA8XX_EHRPWM_TBCLKSYNC BIT(12)
  338. static void ehrpwm_tblck_enable(struct clk *clk)
  339. {
  340. u32 val;
  341. val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  342. val |= DA8XX_EHRPWM_TBCLKSYNC;
  343. writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  344. }
  345. static void ehrpwm_tblck_disable(struct clk *clk)
  346. {
  347. u32 val;
  348. val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  349. val &= ~DA8XX_EHRPWM_TBCLKSYNC;
  350. writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP1_REG));
  351. }
  352. static struct clk ehrpwm_tbclk = {
  353. .name = "ehrpwm_tbclk",
  354. .parent = &ehrpwm_clk,
  355. .clk_enable = ehrpwm_tblck_enable,
  356. .clk_disable = ehrpwm_tblck_disable,
  357. };
  358. static struct clk ecap_clk = {
  359. .name = "ecap",
  360. .parent = &pll0_sysclk2,
  361. .lpsc = DA8XX_LPSC1_ECAP,
  362. .gpsc = 1,
  363. .flags = DA850_CLK_ASYNC3,
  364. };
  365. static struct clk_lookup da850_clks[] = {
  366. CLK(NULL, "ref", &ref_clk),
  367. CLK(NULL, "pll0", &pll0_clk),
  368. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  369. CLK(NULL, "pll0_sysclk1", &pll0_sysclk1),
  370. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  371. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  372. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  373. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  374. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  375. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  376. CLK(NULL, "pll1", &pll1_clk),
  377. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  378. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  379. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  380. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  381. CLK(NULL, "timer0", &timerp64_0_clk),
  382. CLK("davinci-wdt", NULL, &timerp64_1_clk),
  383. CLK(NULL, "arm_rom", &arm_rom_clk),
  384. CLK(NULL, "tpcc0", &tpcc0_clk),
  385. CLK(NULL, "tptc0", &tptc0_clk),
  386. CLK(NULL, "tptc1", &tptc1_clk),
  387. CLK(NULL, "tpcc1", &tpcc1_clk),
  388. CLK(NULL, "tptc2", &tptc2_clk),
  389. CLK("pruss_uio", "pruss", &pruss_clk),
  390. CLK("serial8250.0", NULL, &uart0_clk),
  391. CLK("serial8250.1", NULL, &uart1_clk),
  392. CLK("serial8250.2", NULL, &uart2_clk),
  393. CLK(NULL, "aintc", &aintc_clk),
  394. CLK(NULL, "gpio", &gpio_clk),
  395. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  396. CLK(NULL, "emif3", &emif3_clk),
  397. CLK(NULL, "arm", &arm_clk),
  398. CLK(NULL, "rmii", &rmii_clk),
  399. CLK("davinci_emac.1", NULL, &emac_clk),
  400. CLK("davinci_mdio.0", "fck", &emac_clk),
  401. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  402. CLK("da8xx_lcdc.0", "fck", &lcdc_clk),
  403. CLK("da830-mmc.0", NULL, &mmcsd0_clk),
  404. CLK("da830-mmc.1", NULL, &mmcsd1_clk),
  405. CLK(NULL, "aemif", &aemif_clk),
  406. CLK(NULL, "usb11", &usb11_clk),
  407. CLK(NULL, "usb20", &usb20_clk),
  408. CLK("spi_davinci.0", NULL, &spi0_clk),
  409. CLK("spi_davinci.1", NULL, &spi1_clk),
  410. CLK("vpif", NULL, &vpif_clk),
  411. CLK("ahci_da850", NULL, &sata_clk),
  412. CLK("davinci-rproc.0", NULL, &dsp_clk),
  413. CLK("ehrpwm", "fck", &ehrpwm_clk),
  414. CLK("ehrpwm", "tbclk", &ehrpwm_tbclk),
  415. CLK("ecap", "fck", &ecap_clk),
  416. CLK(NULL, NULL, NULL),
  417. };
  418. /*
  419. * Device specific mux setup
  420. *
  421. * soc description mux mode mode mux dbg
  422. * reg offset mask mode
  423. */
  424. static const struct mux_config da850_pins[] = {
  425. #ifdef CONFIG_DAVINCI_MUX
  426. /* UART0 function */
  427. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  428. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  429. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  430. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  431. /* UART1 function */
  432. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  433. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  434. /* UART2 function */
  435. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  436. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  437. /* I2C1 function */
  438. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  439. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  440. /* I2C0 function */
  441. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  442. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  443. /* EMAC function */
  444. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  445. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  446. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  447. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  448. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  449. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  450. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  451. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  452. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  453. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  454. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  455. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  456. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  457. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  458. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  459. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  460. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  461. MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
  462. MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
  463. MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
  464. MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
  465. MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
  466. MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
  467. MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
  468. MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
  469. /* McASP function */
  470. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  471. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  472. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  473. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  474. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  475. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  476. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  477. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  478. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  479. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  480. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  481. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  482. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  483. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  484. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  485. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  486. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  487. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  488. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  489. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  490. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  491. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  492. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  493. /* LCD function */
  494. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  495. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  496. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  497. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  498. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  499. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  500. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  501. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  502. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  503. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  504. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  505. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  506. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  507. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  508. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  509. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  510. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  511. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  512. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  513. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  514. /* MMC/SD0 function */
  515. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  516. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  517. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  518. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  519. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  520. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  521. /* MMC/SD1 function */
  522. MUX_CFG(DA850, MMCSD1_DAT_0, 18, 8, 15, 2, false)
  523. MUX_CFG(DA850, MMCSD1_DAT_1, 19, 16, 15, 2, false)
  524. MUX_CFG(DA850, MMCSD1_DAT_2, 19, 12, 15, 2, false)
  525. MUX_CFG(DA850, MMCSD1_DAT_3, 19, 8, 15, 2, false)
  526. MUX_CFG(DA850, MMCSD1_CLK, 18, 12, 15, 2, false)
  527. MUX_CFG(DA850, MMCSD1_CMD, 18, 16, 15, 2, false)
  528. /* EMIF2.5/EMIFA function */
  529. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  530. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  531. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  532. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  533. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  534. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  535. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  536. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  537. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  538. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  539. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  540. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  541. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  542. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  543. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  544. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  545. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  546. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  547. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  548. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  549. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  550. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  551. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  552. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  553. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  554. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  555. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  556. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  557. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  558. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  559. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  560. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  561. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  562. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  563. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  564. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  565. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  566. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  567. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  568. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  569. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  570. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  571. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  572. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  573. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  574. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  575. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  576. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  577. /* GPIO function */
  578. MUX_CFG(DA850, GPIO2_4, 6, 12, 15, 8, false)
  579. MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
  580. MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
  581. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  582. MUX_CFG(DA850, GPIO3_12, 7, 12, 15, 8, false)
  583. MUX_CFG(DA850, GPIO3_13, 7, 8, 15, 8, false)
  584. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  585. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  586. MUX_CFG(DA850, GPIO6_9, 13, 24, 15, 8, false)
  587. MUX_CFG(DA850, GPIO6_10, 13, 20, 15, 8, false)
  588. MUX_CFG(DA850, GPIO6_13, 13, 8, 15, 8, false)
  589. MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
  590. /* VPIF Capture */
  591. MUX_CFG(DA850, VPIF_DIN0, 15, 4, 15, 1, false)
  592. MUX_CFG(DA850, VPIF_DIN1, 15, 0, 15, 1, false)
  593. MUX_CFG(DA850, VPIF_DIN2, 14, 28, 15, 1, false)
  594. MUX_CFG(DA850, VPIF_DIN3, 14, 24, 15, 1, false)
  595. MUX_CFG(DA850, VPIF_DIN4, 14, 20, 15, 1, false)
  596. MUX_CFG(DA850, VPIF_DIN5, 14, 16, 15, 1, false)
  597. MUX_CFG(DA850, VPIF_DIN6, 14, 12, 15, 1, false)
  598. MUX_CFG(DA850, VPIF_DIN7, 14, 8, 15, 1, false)
  599. MUX_CFG(DA850, VPIF_DIN8, 16, 4, 15, 1, false)
  600. MUX_CFG(DA850, VPIF_DIN9, 16, 0, 15, 1, false)
  601. MUX_CFG(DA850, VPIF_DIN10, 15, 28, 15, 1, false)
  602. MUX_CFG(DA850, VPIF_DIN11, 15, 24, 15, 1, false)
  603. MUX_CFG(DA850, VPIF_DIN12, 15, 20, 15, 1, false)
  604. MUX_CFG(DA850, VPIF_DIN13, 15, 16, 15, 1, false)
  605. MUX_CFG(DA850, VPIF_DIN14, 15, 12, 15, 1, false)
  606. MUX_CFG(DA850, VPIF_DIN15, 15, 8, 15, 1, false)
  607. MUX_CFG(DA850, VPIF_CLKIN0, 14, 0, 15, 1, false)
  608. MUX_CFG(DA850, VPIF_CLKIN1, 14, 4, 15, 1, false)
  609. MUX_CFG(DA850, VPIF_CLKIN2, 19, 8, 15, 1, false)
  610. MUX_CFG(DA850, VPIF_CLKIN3, 19, 16, 15, 1, false)
  611. /* VPIF Display */
  612. MUX_CFG(DA850, VPIF_DOUT0, 17, 4, 15, 1, false)
  613. MUX_CFG(DA850, VPIF_DOUT1, 17, 0, 15, 1, false)
  614. MUX_CFG(DA850, VPIF_DOUT2, 16, 28, 15, 1, false)
  615. MUX_CFG(DA850, VPIF_DOUT3, 16, 24, 15, 1, false)
  616. MUX_CFG(DA850, VPIF_DOUT4, 16, 20, 15, 1, false)
  617. MUX_CFG(DA850, VPIF_DOUT5, 16, 16, 15, 1, false)
  618. MUX_CFG(DA850, VPIF_DOUT6, 16, 12, 15, 1, false)
  619. MUX_CFG(DA850, VPIF_DOUT7, 16, 8, 15, 1, false)
  620. MUX_CFG(DA850, VPIF_DOUT8, 18, 4, 15, 1, false)
  621. MUX_CFG(DA850, VPIF_DOUT9, 18, 0, 15, 1, false)
  622. MUX_CFG(DA850, VPIF_DOUT10, 17, 28, 15, 1, false)
  623. MUX_CFG(DA850, VPIF_DOUT11, 17, 24, 15, 1, false)
  624. MUX_CFG(DA850, VPIF_DOUT12, 17, 20, 15, 1, false)
  625. MUX_CFG(DA850, VPIF_DOUT13, 17, 16, 15, 1, false)
  626. MUX_CFG(DA850, VPIF_DOUT14, 17, 12, 15, 1, false)
  627. MUX_CFG(DA850, VPIF_DOUT15, 17, 8, 15, 1, false)
  628. MUX_CFG(DA850, VPIF_CLKO2, 19, 12, 15, 1, false)
  629. MUX_CFG(DA850, VPIF_CLKO3, 19, 20, 15, 1, false)
  630. #endif
  631. };
  632. const short da850_i2c0_pins[] __initconst = {
  633. DA850_I2C0_SDA, DA850_I2C0_SCL,
  634. -1
  635. };
  636. const short da850_i2c1_pins[] __initconst = {
  637. DA850_I2C1_SCL, DA850_I2C1_SDA,
  638. -1
  639. };
  640. const short da850_lcdcntl_pins[] __initconst = {
  641. DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
  642. DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
  643. DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
  644. DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
  645. DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
  646. -1
  647. };
  648. const short da850_vpif_capture_pins[] __initconst = {
  649. DA850_VPIF_DIN0, DA850_VPIF_DIN1, DA850_VPIF_DIN2, DA850_VPIF_DIN3,
  650. DA850_VPIF_DIN4, DA850_VPIF_DIN5, DA850_VPIF_DIN6, DA850_VPIF_DIN7,
  651. DA850_VPIF_DIN8, DA850_VPIF_DIN9, DA850_VPIF_DIN10, DA850_VPIF_DIN11,
  652. DA850_VPIF_DIN12, DA850_VPIF_DIN13, DA850_VPIF_DIN14, DA850_VPIF_DIN15,
  653. DA850_VPIF_CLKIN0, DA850_VPIF_CLKIN1, DA850_VPIF_CLKIN2,
  654. DA850_VPIF_CLKIN3,
  655. -1
  656. };
  657. const short da850_vpif_display_pins[] __initconst = {
  658. DA850_VPIF_DOUT0, DA850_VPIF_DOUT1, DA850_VPIF_DOUT2, DA850_VPIF_DOUT3,
  659. DA850_VPIF_DOUT4, DA850_VPIF_DOUT5, DA850_VPIF_DOUT6, DA850_VPIF_DOUT7,
  660. DA850_VPIF_DOUT8, DA850_VPIF_DOUT9, DA850_VPIF_DOUT10,
  661. DA850_VPIF_DOUT11, DA850_VPIF_DOUT12, DA850_VPIF_DOUT13,
  662. DA850_VPIF_DOUT14, DA850_VPIF_DOUT15, DA850_VPIF_CLKO2,
  663. DA850_VPIF_CLKO3,
  664. -1
  665. };
  666. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  667. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  668. [IRQ_DA8XX_COMMTX] = 7,
  669. [IRQ_DA8XX_COMMRX] = 7,
  670. [IRQ_DA8XX_NINT] = 7,
  671. [IRQ_DA8XX_EVTOUT0] = 7,
  672. [IRQ_DA8XX_EVTOUT1] = 7,
  673. [IRQ_DA8XX_EVTOUT2] = 7,
  674. [IRQ_DA8XX_EVTOUT3] = 7,
  675. [IRQ_DA8XX_EVTOUT4] = 7,
  676. [IRQ_DA8XX_EVTOUT5] = 7,
  677. [IRQ_DA8XX_EVTOUT6] = 7,
  678. [IRQ_DA8XX_EVTOUT7] = 7,
  679. [IRQ_DA8XX_CCINT0] = 7,
  680. [IRQ_DA8XX_CCERRINT] = 7,
  681. [IRQ_DA8XX_TCERRINT0] = 7,
  682. [IRQ_DA8XX_AEMIFINT] = 7,
  683. [IRQ_DA8XX_I2CINT0] = 7,
  684. [IRQ_DA8XX_MMCSDINT0] = 7,
  685. [IRQ_DA8XX_MMCSDINT1] = 7,
  686. [IRQ_DA8XX_ALLINT0] = 7,
  687. [IRQ_DA8XX_RTC] = 7,
  688. [IRQ_DA8XX_SPINT0] = 7,
  689. [IRQ_DA8XX_TINT12_0] = 7,
  690. [IRQ_DA8XX_TINT34_0] = 7,
  691. [IRQ_DA8XX_TINT12_1] = 7,
  692. [IRQ_DA8XX_TINT34_1] = 7,
  693. [IRQ_DA8XX_UARTINT0] = 7,
  694. [IRQ_DA8XX_KEYMGRINT] = 7,
  695. [IRQ_DA850_MPUADDRERR0] = 7,
  696. [IRQ_DA8XX_CHIPINT0] = 7,
  697. [IRQ_DA8XX_CHIPINT1] = 7,
  698. [IRQ_DA8XX_CHIPINT2] = 7,
  699. [IRQ_DA8XX_CHIPINT3] = 7,
  700. [IRQ_DA8XX_TCERRINT1] = 7,
  701. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  702. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  703. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  704. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  705. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  706. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  707. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  708. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  709. [IRQ_DA8XX_MEMERR] = 7,
  710. [IRQ_DA8XX_GPIO0] = 7,
  711. [IRQ_DA8XX_GPIO1] = 7,
  712. [IRQ_DA8XX_GPIO2] = 7,
  713. [IRQ_DA8XX_GPIO3] = 7,
  714. [IRQ_DA8XX_GPIO4] = 7,
  715. [IRQ_DA8XX_GPIO5] = 7,
  716. [IRQ_DA8XX_GPIO6] = 7,
  717. [IRQ_DA8XX_GPIO7] = 7,
  718. [IRQ_DA8XX_GPIO8] = 7,
  719. [IRQ_DA8XX_I2CINT1] = 7,
  720. [IRQ_DA8XX_LCDINT] = 7,
  721. [IRQ_DA8XX_UARTINT1] = 7,
  722. [IRQ_DA8XX_MCASPINT] = 7,
  723. [IRQ_DA8XX_ALLINT1] = 7,
  724. [IRQ_DA8XX_SPINT1] = 7,
  725. [IRQ_DA8XX_UHPI_INT1] = 7,
  726. [IRQ_DA8XX_USB_INT] = 7,
  727. [IRQ_DA8XX_IRQN] = 7,
  728. [IRQ_DA8XX_RWAKEUP] = 7,
  729. [IRQ_DA8XX_UARTINT2] = 7,
  730. [IRQ_DA8XX_DFTSSINT] = 7,
  731. [IRQ_DA8XX_EHRPWM0] = 7,
  732. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  733. [IRQ_DA8XX_EHRPWM1] = 7,
  734. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  735. [IRQ_DA850_SATAINT] = 7,
  736. [IRQ_DA850_TINTALL_2] = 7,
  737. [IRQ_DA8XX_ECAP0] = 7,
  738. [IRQ_DA8XX_ECAP1] = 7,
  739. [IRQ_DA8XX_ECAP2] = 7,
  740. [IRQ_DA850_MMCSDINT0_1] = 7,
  741. [IRQ_DA850_MMCSDINT1_1] = 7,
  742. [IRQ_DA850_T12CMPINT0_2] = 7,
  743. [IRQ_DA850_T12CMPINT1_2] = 7,
  744. [IRQ_DA850_T12CMPINT2_2] = 7,
  745. [IRQ_DA850_T12CMPINT3_2] = 7,
  746. [IRQ_DA850_T12CMPINT4_2] = 7,
  747. [IRQ_DA850_T12CMPINT5_2] = 7,
  748. [IRQ_DA850_T12CMPINT6_2] = 7,
  749. [IRQ_DA850_T12CMPINT7_2] = 7,
  750. [IRQ_DA850_T12CMPINT0_3] = 7,
  751. [IRQ_DA850_T12CMPINT1_3] = 7,
  752. [IRQ_DA850_T12CMPINT2_3] = 7,
  753. [IRQ_DA850_T12CMPINT3_3] = 7,
  754. [IRQ_DA850_T12CMPINT4_3] = 7,
  755. [IRQ_DA850_T12CMPINT5_3] = 7,
  756. [IRQ_DA850_T12CMPINT6_3] = 7,
  757. [IRQ_DA850_T12CMPINT7_3] = 7,
  758. [IRQ_DA850_RPIINT] = 7,
  759. [IRQ_DA850_VPIFINT] = 7,
  760. [IRQ_DA850_CCINT1] = 7,
  761. [IRQ_DA850_CCERRINT1] = 7,
  762. [IRQ_DA850_TCERRINT2] = 7,
  763. [IRQ_DA850_TINTALL_3] = 7,
  764. [IRQ_DA850_MCBSP0RINT] = 7,
  765. [IRQ_DA850_MCBSP0XINT] = 7,
  766. [IRQ_DA850_MCBSP1RINT] = 7,
  767. [IRQ_DA850_MCBSP1XINT] = 7,
  768. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  769. };
  770. static struct map_desc da850_io_desc[] = {
  771. {
  772. .virtual = IO_VIRT,
  773. .pfn = __phys_to_pfn(IO_PHYS),
  774. .length = IO_SIZE,
  775. .type = MT_DEVICE
  776. },
  777. {
  778. .virtual = DA8XX_CP_INTC_VIRT,
  779. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  780. .length = DA8XX_CP_INTC_SIZE,
  781. .type = MT_DEVICE
  782. },
  783. };
  784. static u32 da850_psc_bases[] = { DA8XX_PSC0_BASE, DA8XX_PSC1_BASE };
  785. /* Contents of JTAG ID register used to identify exact cpu type */
  786. static struct davinci_id da850_ids[] = {
  787. {
  788. .variant = 0x0,
  789. .part_no = 0xb7d1,
  790. .manufacturer = 0x017, /* 0x02f >> 1 */
  791. .cpu_id = DAVINCI_CPU_ID_DA850,
  792. .name = "da850/omap-l138",
  793. },
  794. {
  795. .variant = 0x1,
  796. .part_no = 0xb7d1,
  797. .manufacturer = 0x017, /* 0x02f >> 1 */
  798. .cpu_id = DAVINCI_CPU_ID_DA850,
  799. .name = "da850/omap-l138/am18x",
  800. },
  801. };
  802. static struct davinci_timer_instance da850_timer_instance[4] = {
  803. {
  804. .base = DA8XX_TIMER64P0_BASE,
  805. .bottom_irq = IRQ_DA8XX_TINT12_0,
  806. .top_irq = IRQ_DA8XX_TINT34_0,
  807. },
  808. {
  809. .base = DA8XX_TIMER64P1_BASE,
  810. .bottom_irq = IRQ_DA8XX_TINT12_1,
  811. .top_irq = IRQ_DA8XX_TINT34_1,
  812. },
  813. {
  814. .base = DA850_TIMER64P2_BASE,
  815. .bottom_irq = IRQ_DA850_TINT12_2,
  816. .top_irq = IRQ_DA850_TINT34_2,
  817. },
  818. {
  819. .base = DA850_TIMER64P3_BASE,
  820. .bottom_irq = IRQ_DA850_TINT12_3,
  821. .top_irq = IRQ_DA850_TINT34_3,
  822. },
  823. };
  824. /*
  825. * T0_BOT: Timer 0, bottom : Used for clock_event
  826. * T0_TOP: Timer 0, top : Used for clocksource
  827. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  828. */
  829. static struct davinci_timer_info da850_timer_info = {
  830. .timers = da850_timer_instance,
  831. .clockevent_id = T0_BOT,
  832. .clocksource_id = T0_TOP,
  833. };
  834. static void da850_set_async3_src(int pllnum)
  835. {
  836. struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
  837. struct clk_lookup *c;
  838. unsigned int v;
  839. int ret;
  840. for (c = da850_clks; c->clk; c++) {
  841. clk = c->clk;
  842. if (clk->flags & DA850_CLK_ASYNC3) {
  843. ret = clk_set_parent(clk, newparent);
  844. WARN(ret, "DA850: unable to re-parent clock %s",
  845. clk->name);
  846. }
  847. }
  848. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  849. if (pllnum)
  850. v |= CFGCHIP3_ASYNC3_CLKSRC;
  851. else
  852. v &= ~CFGCHIP3_ASYNC3_CLKSRC;
  853. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  854. }
  855. #ifdef CONFIG_CPU_FREQ
  856. /*
  857. * Notes:
  858. * According to the TRM, minimum PLLM results in maximum power savings.
  859. * The OPP definitions below should keep the PLLM as low as possible.
  860. *
  861. * The output of the PLLM must be between 300 to 600 MHz.
  862. */
  863. struct da850_opp {
  864. unsigned int freq; /* in KHz */
  865. unsigned int prediv;
  866. unsigned int mult;
  867. unsigned int postdiv;
  868. unsigned int cvdd_min; /* in uV */
  869. unsigned int cvdd_max; /* in uV */
  870. };
  871. static const struct da850_opp da850_opp_456 = {
  872. .freq = 456000,
  873. .prediv = 1,
  874. .mult = 19,
  875. .postdiv = 1,
  876. .cvdd_min = 1300000,
  877. .cvdd_max = 1350000,
  878. };
  879. static const struct da850_opp da850_opp_408 = {
  880. .freq = 408000,
  881. .prediv = 1,
  882. .mult = 17,
  883. .postdiv = 1,
  884. .cvdd_min = 1300000,
  885. .cvdd_max = 1350000,
  886. };
  887. static const struct da850_opp da850_opp_372 = {
  888. .freq = 372000,
  889. .prediv = 2,
  890. .mult = 31,
  891. .postdiv = 1,
  892. .cvdd_min = 1200000,
  893. .cvdd_max = 1320000,
  894. };
  895. static const struct da850_opp da850_opp_300 = {
  896. .freq = 300000,
  897. .prediv = 1,
  898. .mult = 25,
  899. .postdiv = 2,
  900. .cvdd_min = 1200000,
  901. .cvdd_max = 1320000,
  902. };
  903. static const struct da850_opp da850_opp_200 = {
  904. .freq = 200000,
  905. .prediv = 1,
  906. .mult = 25,
  907. .postdiv = 3,
  908. .cvdd_min = 1100000,
  909. .cvdd_max = 1160000,
  910. };
  911. static const struct da850_opp da850_opp_96 = {
  912. .freq = 96000,
  913. .prediv = 1,
  914. .mult = 20,
  915. .postdiv = 5,
  916. .cvdd_min = 1000000,
  917. .cvdd_max = 1050000,
  918. };
  919. #define OPP(freq) \
  920. { \
  921. .driver_data = (unsigned int) &da850_opp_##freq, \
  922. .frequency = freq * 1000, \
  923. }
  924. static struct cpufreq_frequency_table da850_freq_table[] = {
  925. OPP(456),
  926. OPP(408),
  927. OPP(372),
  928. OPP(300),
  929. OPP(200),
  930. OPP(96),
  931. {
  932. .driver_data = 0,
  933. .frequency = CPUFREQ_TABLE_END,
  934. },
  935. };
  936. #ifdef CONFIG_REGULATOR
  937. static int da850_set_voltage(unsigned int index);
  938. static int da850_regulator_init(void);
  939. #endif
  940. static struct davinci_cpufreq_config cpufreq_info = {
  941. .freq_table = da850_freq_table,
  942. #ifdef CONFIG_REGULATOR
  943. .init = da850_regulator_init,
  944. .set_voltage = da850_set_voltage,
  945. #endif
  946. };
  947. #ifdef CONFIG_REGULATOR
  948. static struct regulator *cvdd;
  949. static int da850_set_voltage(unsigned int index)
  950. {
  951. struct da850_opp *opp;
  952. if (!cvdd)
  953. return -ENODEV;
  954. opp = (struct da850_opp *) cpufreq_info.freq_table[index].driver_data;
  955. return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
  956. }
  957. static int da850_regulator_init(void)
  958. {
  959. cvdd = regulator_get(NULL, "cvdd");
  960. if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
  961. " voltage scaling unsupported\n")) {
  962. return PTR_ERR(cvdd);
  963. }
  964. return 0;
  965. }
  966. #endif
  967. static struct platform_device da850_cpufreq_device = {
  968. .name = "cpufreq-davinci",
  969. .dev = {
  970. .platform_data = &cpufreq_info,
  971. },
  972. .id = -1,
  973. };
  974. unsigned int da850_max_speed = 300000;
  975. int da850_register_cpufreq(char *async_clk)
  976. {
  977. int i;
  978. /* cpufreq driver can help keep an "async" clock constant */
  979. if (async_clk)
  980. clk_add_alias("async", da850_cpufreq_device.name,
  981. async_clk, NULL);
  982. for (i = 0; i < ARRAY_SIZE(da850_freq_table); i++) {
  983. if (da850_freq_table[i].frequency <= da850_max_speed) {
  984. cpufreq_info.freq_table = &da850_freq_table[i];
  985. break;
  986. }
  987. }
  988. return platform_device_register(&da850_cpufreq_device);
  989. }
  990. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  991. {
  992. int ret = 0, diff;
  993. unsigned int best = (unsigned int) -1;
  994. struct cpufreq_frequency_table *table = cpufreq_info.freq_table;
  995. struct cpufreq_frequency_table *pos;
  996. rate /= 1000; /* convert to kHz */
  997. cpufreq_for_each_entry(pos, table) {
  998. diff = pos->frequency - rate;
  999. if (diff < 0)
  1000. diff = -diff;
  1001. if (diff < best) {
  1002. best = diff;
  1003. ret = pos->frequency;
  1004. }
  1005. }
  1006. return ret * 1000;
  1007. }
  1008. static int da850_set_armrate(struct clk *clk, unsigned long index)
  1009. {
  1010. struct clk *pllclk = &pll0_clk;
  1011. return clk_set_rate(pllclk, index);
  1012. }
  1013. static int da850_set_pll0rate(struct clk *clk, unsigned long index)
  1014. {
  1015. unsigned int prediv, mult, postdiv;
  1016. struct da850_opp *opp;
  1017. struct pll_data *pll = clk->pll_data;
  1018. int ret;
  1019. opp = (struct da850_opp *) cpufreq_info.freq_table[index].driver_data;
  1020. prediv = opp->prediv;
  1021. mult = opp->mult;
  1022. postdiv = opp->postdiv;
  1023. ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
  1024. if (WARN_ON(ret))
  1025. return ret;
  1026. return 0;
  1027. }
  1028. #else
  1029. int __init da850_register_cpufreq(char *async_clk)
  1030. {
  1031. return 0;
  1032. }
  1033. static int da850_set_armrate(struct clk *clk, unsigned long rate)
  1034. {
  1035. return -EINVAL;
  1036. }
  1037. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
  1038. {
  1039. return -EINVAL;
  1040. }
  1041. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  1042. {
  1043. return clk->rate;
  1044. }
  1045. #endif
  1046. int __init da850_register_pm(struct platform_device *pdev)
  1047. {
  1048. int ret;
  1049. struct davinci_pm_config *pdata = pdev->dev.platform_data;
  1050. ret = davinci_cfg_reg(DA850_RTC_ALARM);
  1051. if (ret)
  1052. return ret;
  1053. pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
  1054. pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
  1055. pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
  1056. pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
  1057. if (!pdata->cpupll_reg_base)
  1058. return -ENOMEM;
  1059. pdata->ddrpll_reg_base = ioremap(DA850_PLL1_BASE, SZ_4K);
  1060. if (!pdata->ddrpll_reg_base) {
  1061. ret = -ENOMEM;
  1062. goto no_ddrpll_mem;
  1063. }
  1064. pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
  1065. if (!pdata->ddrpsc_reg_base) {
  1066. ret = -ENOMEM;
  1067. goto no_ddrpsc_mem;
  1068. }
  1069. return platform_device_register(pdev);
  1070. no_ddrpsc_mem:
  1071. iounmap(pdata->ddrpll_reg_base);
  1072. no_ddrpll_mem:
  1073. iounmap(pdata->cpupll_reg_base);
  1074. return ret;
  1075. }
  1076. /* VPIF resource, platform data */
  1077. static u64 da850_vpif_dma_mask = DMA_BIT_MASK(32);
  1078. static struct resource da850_vpif_resource[] = {
  1079. {
  1080. .start = DA8XX_VPIF_BASE,
  1081. .end = DA8XX_VPIF_BASE + 0xfff,
  1082. .flags = IORESOURCE_MEM,
  1083. }
  1084. };
  1085. static struct platform_device da850_vpif_dev = {
  1086. .name = "vpif",
  1087. .id = -1,
  1088. .dev = {
  1089. .dma_mask = &da850_vpif_dma_mask,
  1090. .coherent_dma_mask = DMA_BIT_MASK(32),
  1091. },
  1092. .resource = da850_vpif_resource,
  1093. .num_resources = ARRAY_SIZE(da850_vpif_resource),
  1094. };
  1095. static struct resource da850_vpif_display_resource[] = {
  1096. {
  1097. .start = IRQ_DA850_VPIFINT,
  1098. .end = IRQ_DA850_VPIFINT,
  1099. .flags = IORESOURCE_IRQ,
  1100. },
  1101. };
  1102. static struct platform_device da850_vpif_display_dev = {
  1103. .name = "vpif_display",
  1104. .id = -1,
  1105. .dev = {
  1106. .dma_mask = &da850_vpif_dma_mask,
  1107. .coherent_dma_mask = DMA_BIT_MASK(32),
  1108. },
  1109. .resource = da850_vpif_display_resource,
  1110. .num_resources = ARRAY_SIZE(da850_vpif_display_resource),
  1111. };
  1112. static struct resource da850_vpif_capture_resource[] = {
  1113. {
  1114. .start = IRQ_DA850_VPIFINT,
  1115. .end = IRQ_DA850_VPIFINT,
  1116. .flags = IORESOURCE_IRQ,
  1117. },
  1118. {
  1119. .start = IRQ_DA850_VPIFINT,
  1120. .end = IRQ_DA850_VPIFINT,
  1121. .flags = IORESOURCE_IRQ,
  1122. },
  1123. };
  1124. static struct platform_device da850_vpif_capture_dev = {
  1125. .name = "vpif_capture",
  1126. .id = -1,
  1127. .dev = {
  1128. .dma_mask = &da850_vpif_dma_mask,
  1129. .coherent_dma_mask = DMA_BIT_MASK(32),
  1130. },
  1131. .resource = da850_vpif_capture_resource,
  1132. .num_resources = ARRAY_SIZE(da850_vpif_capture_resource),
  1133. };
  1134. int __init da850_register_vpif(void)
  1135. {
  1136. return platform_device_register(&da850_vpif_dev);
  1137. }
  1138. int __init da850_register_vpif_display(struct vpif_display_config
  1139. *display_config)
  1140. {
  1141. da850_vpif_display_dev.dev.platform_data = display_config;
  1142. return platform_device_register(&da850_vpif_display_dev);
  1143. }
  1144. int __init da850_register_vpif_capture(struct vpif_capture_config
  1145. *capture_config)
  1146. {
  1147. da850_vpif_capture_dev.dev.platform_data = capture_config;
  1148. return platform_device_register(&da850_vpif_capture_dev);
  1149. }
  1150. static struct davinci_gpio_platform_data da850_gpio_platform_data = {
  1151. .ngpio = 144,
  1152. };
  1153. int __init da850_register_gpio(void)
  1154. {
  1155. return da8xx_register_gpio(&da850_gpio_platform_data);
  1156. }
  1157. static struct davinci_soc_info davinci_soc_info_da850 = {
  1158. .io_desc = da850_io_desc,
  1159. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  1160. .jtag_id_reg = DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
  1161. .ids = da850_ids,
  1162. .ids_num = ARRAY_SIZE(da850_ids),
  1163. .cpu_clks = da850_clks,
  1164. .psc_bases = da850_psc_bases,
  1165. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  1166. .pinmux_base = DA8XX_SYSCFG0_BASE + 0x120,
  1167. .pinmux_pins = da850_pins,
  1168. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  1169. .intc_base = DA8XX_CP_INTC_BASE,
  1170. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  1171. .intc_irq_prios = da850_default_priorities,
  1172. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  1173. .timer_info = &da850_timer_info,
  1174. .emac_pdata = &da8xx_emac_pdata,
  1175. .sram_dma = DA8XX_SHARED_RAM_BASE,
  1176. .sram_len = SZ_128K,
  1177. };
  1178. void __init da850_init(void)
  1179. {
  1180. unsigned int v;
  1181. davinci_common_init(&davinci_soc_info_da850);
  1182. da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
  1183. if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
  1184. return;
  1185. da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
  1186. if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
  1187. return;
  1188. /*
  1189. * Move the clock source of Async3 domain to PLL1 SYSCLK2.
  1190. * This helps keeping the peripherals on this domain insulated
  1191. * from CPU frequency changes caused by DVFS. The firmware sets
  1192. * both PLL0 and PLL1 to the same frequency so, there should not
  1193. * be any noticeable change even in non-DVFS use cases.
  1194. */
  1195. da850_set_async3_src(1);
  1196. /* Unlock writing to PLL0 registers */
  1197. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1198. v &= ~CFGCHIP0_PLL_MASTER_LOCK;
  1199. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1200. /* Unlock writing to PLL1 registers */
  1201. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1202. v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
  1203. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1204. }