gfx_v8_0.c 242 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #define GFX8_NUM_GFX_RINGS 1
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  143. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  144. {
  145. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  146. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  147. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  148. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  149. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  150. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  151. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  152. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  153. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  154. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  155. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  156. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  157. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  158. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  159. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  160. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  161. };
  162. static const u32 golden_settings_tonga_a11[] =
  163. {
  164. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  165. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  166. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  167. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  168. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  169. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  170. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  171. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  172. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  173. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  174. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  175. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  176. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  177. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  178. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  179. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  180. };
  181. static const u32 tonga_golden_common_all[] =
  182. {
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  185. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  186. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  187. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  188. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  189. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  190. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  191. };
  192. static const u32 tonga_mgcg_cgcg_init[] =
  193. {
  194. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  195. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  196. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  198. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  199. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  200. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  201. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  205. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  211. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  212. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  213. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  214. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  215. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  216. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  218. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  219. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  220. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  221. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  222. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  223. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  224. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  225. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  226. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  227. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  228. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  229. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  230. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  231. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  232. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  233. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  234. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  235. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  236. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  237. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  238. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  239. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  240. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  241. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  242. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  243. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  244. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  245. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  246. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  247. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  248. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  249. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  250. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  251. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  252. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  253. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  254. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  255. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  256. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  257. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  258. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  259. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  260. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  263. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  266. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  267. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  268. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  269. };
  270. static const u32 golden_settings_polaris11_a11[] =
  271. {
  272. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  273. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  274. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  275. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  276. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  277. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  278. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  279. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  280. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  281. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  282. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  283. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  284. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  288. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  289. };
  290. static const u32 polaris11_golden_common_all[] =
  291. {
  292. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  293. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  294. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  298. };
  299. static const u32 golden_settings_polaris10_a11[] =
  300. {
  301. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  302. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  303. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  304. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  305. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  306. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  307. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  308. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  309. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  310. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  311. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  312. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  313. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  314. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  315. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  316. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  317. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  318. };
  319. static const u32 polaris10_golden_common_all[] =
  320. {
  321. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  322. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  323. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  324. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  325. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  326. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  327. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  328. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  329. };
  330. static const u32 fiji_golden_common_all[] =
  331. {
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  334. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  335. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  336. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  337. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  338. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  339. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  340. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  341. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  342. };
  343. static const u32 golden_settings_fiji_a10[] =
  344. {
  345. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  346. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  347. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  348. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  349. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  350. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  351. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  352. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  353. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  354. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  355. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  356. };
  357. static const u32 fiji_mgcg_cgcg_init[] =
  358. {
  359. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  360. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  361. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  363. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  364. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  365. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  366. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  369. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  370. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  371. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  372. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  373. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  374. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  375. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  376. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  377. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  378. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  379. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  380. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  381. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  382. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  383. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  384. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  385. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  386. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  387. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  388. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  389. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  390. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  391. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  392. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  393. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  394. };
  395. static const u32 golden_settings_iceland_a11[] =
  396. {
  397. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  398. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  399. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  400. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  401. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  402. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  403. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  404. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  405. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  406. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  407. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  408. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  409. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  410. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  411. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  412. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  413. };
  414. static const u32 iceland_golden_common_all[] =
  415. {
  416. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  417. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  418. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  419. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  420. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  421. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  422. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  423. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  424. };
  425. static const u32 iceland_mgcg_cgcg_init[] =
  426. {
  427. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  428. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  429. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  432. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  433. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  434. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  437. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  438. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  441. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  442. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  444. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  445. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  446. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  447. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  448. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  449. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  450. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  451. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  452. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  453. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  454. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  455. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  456. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  457. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  458. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  459. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  460. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  461. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  462. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  463. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  464. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  465. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  466. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  467. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  468. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  469. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  470. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  471. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  472. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  473. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  474. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  475. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  476. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  477. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  478. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  479. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  480. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  481. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  482. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  483. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  484. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  485. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  486. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  487. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  488. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  489. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  490. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  491. };
  492. static const u32 cz_golden_settings_a11[] =
  493. {
  494. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  495. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  496. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  497. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  498. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  499. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  500. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  501. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  502. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  503. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  504. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  505. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  506. };
  507. static const u32 cz_golden_common_all[] =
  508. {
  509. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  510. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  511. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  512. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  513. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  514. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  515. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  516. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  517. };
  518. static const u32 cz_mgcg_cgcg_init[] =
  519. {
  520. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  521. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  522. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  523. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  524. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  525. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  526. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  530. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  531. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  532. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  533. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  534. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  535. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  537. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  538. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  539. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  540. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  541. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  542. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  544. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  545. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  546. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  547. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  548. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  549. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  550. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  551. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  557. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  558. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  559. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  560. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  561. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  562. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  563. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  564. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  565. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  566. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  567. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  568. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  569. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  570. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  571. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  572. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  573. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  574. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  575. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  576. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  577. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  578. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  579. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  580. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  581. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  582. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  583. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  584. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  585. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  586. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  587. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  588. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  589. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  590. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  591. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  592. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  593. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  594. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  595. };
  596. static const u32 stoney_golden_settings_a11[] =
  597. {
  598. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  599. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  600. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  601. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  602. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  603. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  604. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  605. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  606. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  607. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  608. };
  609. static const u32 stoney_golden_common_all[] =
  610. {
  611. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  612. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  613. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  614. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  615. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  616. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  617. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  618. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  619. };
  620. static const u32 stoney_mgcg_cgcg_init[] =
  621. {
  622. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  623. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  624. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  625. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  626. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  627. };
  628. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  629. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  630. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  631. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  632. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  633. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  634. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  635. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  636. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  637. {
  638. switch (adev->asic_type) {
  639. case CHIP_TOPAZ:
  640. amdgpu_program_register_sequence(adev,
  641. iceland_mgcg_cgcg_init,
  642. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  643. amdgpu_program_register_sequence(adev,
  644. golden_settings_iceland_a11,
  645. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  646. amdgpu_program_register_sequence(adev,
  647. iceland_golden_common_all,
  648. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  649. break;
  650. case CHIP_FIJI:
  651. amdgpu_program_register_sequence(adev,
  652. fiji_mgcg_cgcg_init,
  653. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  654. amdgpu_program_register_sequence(adev,
  655. golden_settings_fiji_a10,
  656. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  657. amdgpu_program_register_sequence(adev,
  658. fiji_golden_common_all,
  659. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  660. break;
  661. case CHIP_TONGA:
  662. amdgpu_program_register_sequence(adev,
  663. tonga_mgcg_cgcg_init,
  664. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  665. amdgpu_program_register_sequence(adev,
  666. golden_settings_tonga_a11,
  667. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  668. amdgpu_program_register_sequence(adev,
  669. tonga_golden_common_all,
  670. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  671. break;
  672. case CHIP_POLARIS11:
  673. case CHIP_POLARIS12:
  674. amdgpu_program_register_sequence(adev,
  675. golden_settings_polaris11_a11,
  676. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  677. amdgpu_program_register_sequence(adev,
  678. polaris11_golden_common_all,
  679. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  680. break;
  681. case CHIP_POLARIS10:
  682. amdgpu_program_register_sequence(adev,
  683. golden_settings_polaris10_a11,
  684. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  685. amdgpu_program_register_sequence(adev,
  686. polaris10_golden_common_all,
  687. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  688. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  689. if (adev->pdev->revision == 0xc7 &&
  690. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  691. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  692. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  693. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  694. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  695. }
  696. break;
  697. case CHIP_CARRIZO:
  698. amdgpu_program_register_sequence(adev,
  699. cz_mgcg_cgcg_init,
  700. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  701. amdgpu_program_register_sequence(adev,
  702. cz_golden_settings_a11,
  703. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  704. amdgpu_program_register_sequence(adev,
  705. cz_golden_common_all,
  706. (const u32)ARRAY_SIZE(cz_golden_common_all));
  707. break;
  708. case CHIP_STONEY:
  709. amdgpu_program_register_sequence(adev,
  710. stoney_mgcg_cgcg_init,
  711. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  712. amdgpu_program_register_sequence(adev,
  713. stoney_golden_settings_a11,
  714. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  715. amdgpu_program_register_sequence(adev,
  716. stoney_golden_common_all,
  717. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  724. {
  725. adev->gfx.scratch.num_reg = 8;
  726. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  727. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  728. }
  729. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  730. {
  731. struct amdgpu_device *adev = ring->adev;
  732. uint32_t scratch;
  733. uint32_t tmp = 0;
  734. unsigned i;
  735. int r;
  736. r = amdgpu_gfx_scratch_get(adev, &scratch);
  737. if (r) {
  738. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  739. return r;
  740. }
  741. WREG32(scratch, 0xCAFEDEAD);
  742. r = amdgpu_ring_alloc(ring, 3);
  743. if (r) {
  744. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  745. ring->idx, r);
  746. amdgpu_gfx_scratch_free(adev, scratch);
  747. return r;
  748. }
  749. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  750. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  751. amdgpu_ring_write(ring, 0xDEADBEEF);
  752. amdgpu_ring_commit(ring);
  753. for (i = 0; i < adev->usec_timeout; i++) {
  754. tmp = RREG32(scratch);
  755. if (tmp == 0xDEADBEEF)
  756. break;
  757. DRM_UDELAY(1);
  758. }
  759. if (i < adev->usec_timeout) {
  760. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  761. ring->idx, i);
  762. } else {
  763. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  764. ring->idx, scratch, tmp);
  765. r = -EINVAL;
  766. }
  767. amdgpu_gfx_scratch_free(adev, scratch);
  768. return r;
  769. }
  770. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  771. {
  772. struct amdgpu_device *adev = ring->adev;
  773. struct amdgpu_ib ib;
  774. struct dma_fence *f = NULL;
  775. uint32_t scratch;
  776. uint32_t tmp = 0;
  777. long r;
  778. r = amdgpu_gfx_scratch_get(adev, &scratch);
  779. if (r) {
  780. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  781. return r;
  782. }
  783. WREG32(scratch, 0xCAFEDEAD);
  784. memset(&ib, 0, sizeof(ib));
  785. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  786. if (r) {
  787. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  788. goto err1;
  789. }
  790. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  791. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  792. ib.ptr[2] = 0xDEADBEEF;
  793. ib.length_dw = 3;
  794. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  795. if (r)
  796. goto err2;
  797. r = dma_fence_wait_timeout(f, false, timeout);
  798. if (r == 0) {
  799. DRM_ERROR("amdgpu: IB test timed out.\n");
  800. r = -ETIMEDOUT;
  801. goto err2;
  802. } else if (r < 0) {
  803. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  804. goto err2;
  805. }
  806. tmp = RREG32(scratch);
  807. if (tmp == 0xDEADBEEF) {
  808. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  809. r = 0;
  810. } else {
  811. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  812. scratch, tmp);
  813. r = -EINVAL;
  814. }
  815. err2:
  816. amdgpu_ib_free(adev, &ib, NULL);
  817. dma_fence_put(f);
  818. err1:
  819. amdgpu_gfx_scratch_free(adev, scratch);
  820. return r;
  821. }
  822. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  823. {
  824. release_firmware(adev->gfx.pfp_fw);
  825. adev->gfx.pfp_fw = NULL;
  826. release_firmware(adev->gfx.me_fw);
  827. adev->gfx.me_fw = NULL;
  828. release_firmware(adev->gfx.ce_fw);
  829. adev->gfx.ce_fw = NULL;
  830. release_firmware(adev->gfx.rlc_fw);
  831. adev->gfx.rlc_fw = NULL;
  832. release_firmware(adev->gfx.mec_fw);
  833. adev->gfx.mec_fw = NULL;
  834. if ((adev->asic_type != CHIP_STONEY) &&
  835. (adev->asic_type != CHIP_TOPAZ))
  836. release_firmware(adev->gfx.mec2_fw);
  837. adev->gfx.mec2_fw = NULL;
  838. kfree(adev->gfx.rlc.register_list_format);
  839. }
  840. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  841. {
  842. const char *chip_name;
  843. char fw_name[30];
  844. int err;
  845. struct amdgpu_firmware_info *info = NULL;
  846. const struct common_firmware_header *header = NULL;
  847. const struct gfx_firmware_header_v1_0 *cp_hdr;
  848. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  849. unsigned int *tmp = NULL, i;
  850. DRM_DEBUG("\n");
  851. switch (adev->asic_type) {
  852. case CHIP_TOPAZ:
  853. chip_name = "topaz";
  854. break;
  855. case CHIP_TONGA:
  856. chip_name = "tonga";
  857. break;
  858. case CHIP_CARRIZO:
  859. chip_name = "carrizo";
  860. break;
  861. case CHIP_FIJI:
  862. chip_name = "fiji";
  863. break;
  864. case CHIP_POLARIS11:
  865. chip_name = "polaris11";
  866. break;
  867. case CHIP_POLARIS10:
  868. chip_name = "polaris10";
  869. break;
  870. case CHIP_POLARIS12:
  871. chip_name = "polaris12";
  872. break;
  873. case CHIP_STONEY:
  874. chip_name = "stoney";
  875. break;
  876. default:
  877. BUG();
  878. }
  879. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  880. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  881. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  882. if (err == -ENOENT) {
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  884. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  885. }
  886. } else {
  887. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  888. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  889. }
  890. if (err)
  891. goto out;
  892. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  893. if (err)
  894. goto out;
  895. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  896. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  897. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  898. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  900. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  901. if (err == -ENOENT) {
  902. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  903. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  904. }
  905. } else {
  906. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  907. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  908. }
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  912. if (err)
  913. goto out;
  914. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  915. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  916. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  917. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  918. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  919. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  920. if (err == -ENOENT) {
  921. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. }
  924. } else {
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  926. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  927. }
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  931. if (err)
  932. goto out;
  933. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  934. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  935. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  936. /*
  937. * Support for MCBP/Virtualization in combination with chained IBs is
  938. * formal released on feature version #46
  939. */
  940. if (adev->gfx.ce_feature_version >= 46 &&
  941. adev->gfx.pfp_feature_version >= 46) {
  942. adev->virt.chained_ib_support = true;
  943. DRM_INFO("Chained IB support enabled!\n");
  944. } else
  945. adev->virt.chained_ib_support = false;
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  947. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  951. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  952. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  953. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  954. adev->gfx.rlc.save_and_restore_offset =
  955. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  956. adev->gfx.rlc.clear_state_descriptor_offset =
  957. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  958. adev->gfx.rlc.avail_scratch_ram_locations =
  959. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  960. adev->gfx.rlc.reg_restore_list_size =
  961. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  962. adev->gfx.rlc.reg_list_format_start =
  963. le32_to_cpu(rlc_hdr->reg_list_format_start);
  964. adev->gfx.rlc.reg_list_format_separate_start =
  965. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  966. adev->gfx.rlc.starting_offsets_start =
  967. le32_to_cpu(rlc_hdr->starting_offsets_start);
  968. adev->gfx.rlc.reg_list_format_size_bytes =
  969. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  970. adev->gfx.rlc.reg_list_size_bytes =
  971. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  972. adev->gfx.rlc.register_list_format =
  973. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  974. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  975. if (!adev->gfx.rlc.register_list_format) {
  976. err = -ENOMEM;
  977. goto out;
  978. }
  979. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  980. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  981. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  982. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  983. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  984. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  985. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  986. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  987. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  988. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  989. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  990. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  991. if (err == -ENOENT) {
  992. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  993. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  994. }
  995. } else {
  996. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  997. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  998. }
  999. if (err)
  1000. goto out;
  1001. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1002. if (err)
  1003. goto out;
  1004. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1005. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1006. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1007. if ((adev->asic_type != CHIP_STONEY) &&
  1008. (adev->asic_type != CHIP_TOPAZ)) {
  1009. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1010. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1011. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1012. if (err == -ENOENT) {
  1013. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1014. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1015. }
  1016. } else {
  1017. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1018. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1019. }
  1020. if (!err) {
  1021. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1022. if (err)
  1023. goto out;
  1024. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1025. adev->gfx.mec2_fw->data;
  1026. adev->gfx.mec2_fw_version =
  1027. le32_to_cpu(cp_hdr->header.ucode_version);
  1028. adev->gfx.mec2_feature_version =
  1029. le32_to_cpu(cp_hdr->ucode_feature_version);
  1030. } else {
  1031. err = 0;
  1032. adev->gfx.mec2_fw = NULL;
  1033. }
  1034. }
  1035. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1036. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1037. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1038. info->fw = adev->gfx.pfp_fw;
  1039. header = (const struct common_firmware_header *)info->fw->data;
  1040. adev->firmware.fw_size +=
  1041. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1042. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1043. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1044. info->fw = adev->gfx.me_fw;
  1045. header = (const struct common_firmware_header *)info->fw->data;
  1046. adev->firmware.fw_size +=
  1047. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1048. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1049. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1050. info->fw = adev->gfx.ce_fw;
  1051. header = (const struct common_firmware_header *)info->fw->data;
  1052. adev->firmware.fw_size +=
  1053. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1054. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1055. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1056. info->fw = adev->gfx.rlc_fw;
  1057. header = (const struct common_firmware_header *)info->fw->data;
  1058. adev->firmware.fw_size +=
  1059. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1060. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1061. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1062. info->fw = adev->gfx.mec_fw;
  1063. header = (const struct common_firmware_header *)info->fw->data;
  1064. adev->firmware.fw_size +=
  1065. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1066. /* we need account JT in */
  1067. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1068. adev->firmware.fw_size +=
  1069. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1070. if (amdgpu_sriov_vf(adev)) {
  1071. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1072. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1073. info->fw = adev->gfx.mec_fw;
  1074. adev->firmware.fw_size +=
  1075. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1076. }
  1077. if (adev->gfx.mec2_fw) {
  1078. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1079. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1080. info->fw = adev->gfx.mec2_fw;
  1081. header = (const struct common_firmware_header *)info->fw->data;
  1082. adev->firmware.fw_size +=
  1083. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1084. }
  1085. }
  1086. out:
  1087. if (err) {
  1088. dev_err(adev->dev,
  1089. "gfx8: Failed to load firmware \"%s\"\n",
  1090. fw_name);
  1091. release_firmware(adev->gfx.pfp_fw);
  1092. adev->gfx.pfp_fw = NULL;
  1093. release_firmware(adev->gfx.me_fw);
  1094. adev->gfx.me_fw = NULL;
  1095. release_firmware(adev->gfx.ce_fw);
  1096. adev->gfx.ce_fw = NULL;
  1097. release_firmware(adev->gfx.rlc_fw);
  1098. adev->gfx.rlc_fw = NULL;
  1099. release_firmware(adev->gfx.mec_fw);
  1100. adev->gfx.mec_fw = NULL;
  1101. release_firmware(adev->gfx.mec2_fw);
  1102. adev->gfx.mec2_fw = NULL;
  1103. }
  1104. return err;
  1105. }
  1106. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1107. volatile u32 *buffer)
  1108. {
  1109. u32 count = 0, i;
  1110. const struct cs_section_def *sect = NULL;
  1111. const struct cs_extent_def *ext = NULL;
  1112. if (adev->gfx.rlc.cs_data == NULL)
  1113. return;
  1114. if (buffer == NULL)
  1115. return;
  1116. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1117. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1118. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1119. buffer[count++] = cpu_to_le32(0x80000000);
  1120. buffer[count++] = cpu_to_le32(0x80000000);
  1121. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1122. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1123. if (sect->id == SECT_CONTEXT) {
  1124. buffer[count++] =
  1125. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1126. buffer[count++] = cpu_to_le32(ext->reg_index -
  1127. PACKET3_SET_CONTEXT_REG_START);
  1128. for (i = 0; i < ext->reg_count; i++)
  1129. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1130. } else {
  1131. return;
  1132. }
  1133. }
  1134. }
  1135. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1136. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1137. PACKET3_SET_CONTEXT_REG_START);
  1138. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1139. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1140. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1141. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1142. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1143. buffer[count++] = cpu_to_le32(0);
  1144. }
  1145. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1146. {
  1147. const __le32 *fw_data;
  1148. volatile u32 *dst_ptr;
  1149. int me, i, max_me = 4;
  1150. u32 bo_offset = 0;
  1151. u32 table_offset, table_size;
  1152. if (adev->asic_type == CHIP_CARRIZO)
  1153. max_me = 5;
  1154. /* write the cp table buffer */
  1155. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1156. for (me = 0; me < max_me; me++) {
  1157. if (me == 0) {
  1158. const struct gfx_firmware_header_v1_0 *hdr =
  1159. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1160. fw_data = (const __le32 *)
  1161. (adev->gfx.ce_fw->data +
  1162. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1163. table_offset = le32_to_cpu(hdr->jt_offset);
  1164. table_size = le32_to_cpu(hdr->jt_size);
  1165. } else if (me == 1) {
  1166. const struct gfx_firmware_header_v1_0 *hdr =
  1167. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1168. fw_data = (const __le32 *)
  1169. (adev->gfx.pfp_fw->data +
  1170. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1171. table_offset = le32_to_cpu(hdr->jt_offset);
  1172. table_size = le32_to_cpu(hdr->jt_size);
  1173. } else if (me == 2) {
  1174. const struct gfx_firmware_header_v1_0 *hdr =
  1175. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1176. fw_data = (const __le32 *)
  1177. (adev->gfx.me_fw->data +
  1178. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1179. table_offset = le32_to_cpu(hdr->jt_offset);
  1180. table_size = le32_to_cpu(hdr->jt_size);
  1181. } else if (me == 3) {
  1182. const struct gfx_firmware_header_v1_0 *hdr =
  1183. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1184. fw_data = (const __le32 *)
  1185. (adev->gfx.mec_fw->data +
  1186. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1187. table_offset = le32_to_cpu(hdr->jt_offset);
  1188. table_size = le32_to_cpu(hdr->jt_size);
  1189. } else if (me == 4) {
  1190. const struct gfx_firmware_header_v1_0 *hdr =
  1191. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1192. fw_data = (const __le32 *)
  1193. (adev->gfx.mec2_fw->data +
  1194. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1195. table_offset = le32_to_cpu(hdr->jt_offset);
  1196. table_size = le32_to_cpu(hdr->jt_size);
  1197. }
  1198. for (i = 0; i < table_size; i ++) {
  1199. dst_ptr[bo_offset + i] =
  1200. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1201. }
  1202. bo_offset += table_size;
  1203. }
  1204. }
  1205. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1206. {
  1207. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1208. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1209. }
  1210. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1211. {
  1212. volatile u32 *dst_ptr;
  1213. u32 dws;
  1214. const struct cs_section_def *cs_data;
  1215. int r;
  1216. adev->gfx.rlc.cs_data = vi_cs_data;
  1217. cs_data = adev->gfx.rlc.cs_data;
  1218. if (cs_data) {
  1219. /* clear state block */
  1220. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1221. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1222. AMDGPU_GEM_DOMAIN_VRAM,
  1223. &adev->gfx.rlc.clear_state_obj,
  1224. &adev->gfx.rlc.clear_state_gpu_addr,
  1225. (void **)&adev->gfx.rlc.cs_ptr);
  1226. if (r) {
  1227. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1228. gfx_v8_0_rlc_fini(adev);
  1229. return r;
  1230. }
  1231. /* set up the cs buffer */
  1232. dst_ptr = adev->gfx.rlc.cs_ptr;
  1233. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1234. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1235. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1236. }
  1237. if ((adev->asic_type == CHIP_CARRIZO) ||
  1238. (adev->asic_type == CHIP_STONEY)) {
  1239. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1240. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1241. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1242. &adev->gfx.rlc.cp_table_obj,
  1243. &adev->gfx.rlc.cp_table_gpu_addr,
  1244. (void **)&adev->gfx.rlc.cp_table_ptr);
  1245. if (r) {
  1246. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1247. return r;
  1248. }
  1249. cz_init_cp_jump_table(adev);
  1250. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1251. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1252. }
  1253. return 0;
  1254. }
  1255. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1256. {
  1257. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1258. }
  1259. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1260. {
  1261. int r;
  1262. u32 *hpd;
  1263. size_t mec_hpd_size;
  1264. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1265. /* take ownership of the relevant compute queues */
  1266. amdgpu_gfx_compute_queue_acquire(adev);
  1267. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1268. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1269. AMDGPU_GEM_DOMAIN_GTT,
  1270. &adev->gfx.mec.hpd_eop_obj,
  1271. &adev->gfx.mec.hpd_eop_gpu_addr,
  1272. (void **)&hpd);
  1273. if (r) {
  1274. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1275. return r;
  1276. }
  1277. memset(hpd, 0, mec_hpd_size);
  1278. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1279. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1280. return 0;
  1281. }
  1282. static const u32 vgpr_init_compute_shader[] =
  1283. {
  1284. 0x7e000209, 0x7e020208,
  1285. 0x7e040207, 0x7e060206,
  1286. 0x7e080205, 0x7e0a0204,
  1287. 0x7e0c0203, 0x7e0e0202,
  1288. 0x7e100201, 0x7e120200,
  1289. 0x7e140209, 0x7e160208,
  1290. 0x7e180207, 0x7e1a0206,
  1291. 0x7e1c0205, 0x7e1e0204,
  1292. 0x7e200203, 0x7e220202,
  1293. 0x7e240201, 0x7e260200,
  1294. 0x7e280209, 0x7e2a0208,
  1295. 0x7e2c0207, 0x7e2e0206,
  1296. 0x7e300205, 0x7e320204,
  1297. 0x7e340203, 0x7e360202,
  1298. 0x7e380201, 0x7e3a0200,
  1299. 0x7e3c0209, 0x7e3e0208,
  1300. 0x7e400207, 0x7e420206,
  1301. 0x7e440205, 0x7e460204,
  1302. 0x7e480203, 0x7e4a0202,
  1303. 0x7e4c0201, 0x7e4e0200,
  1304. 0x7e500209, 0x7e520208,
  1305. 0x7e540207, 0x7e560206,
  1306. 0x7e580205, 0x7e5a0204,
  1307. 0x7e5c0203, 0x7e5e0202,
  1308. 0x7e600201, 0x7e620200,
  1309. 0x7e640209, 0x7e660208,
  1310. 0x7e680207, 0x7e6a0206,
  1311. 0x7e6c0205, 0x7e6e0204,
  1312. 0x7e700203, 0x7e720202,
  1313. 0x7e740201, 0x7e760200,
  1314. 0x7e780209, 0x7e7a0208,
  1315. 0x7e7c0207, 0x7e7e0206,
  1316. 0xbf8a0000, 0xbf810000,
  1317. };
  1318. static const u32 sgpr_init_compute_shader[] =
  1319. {
  1320. 0xbe8a0100, 0xbe8c0102,
  1321. 0xbe8e0104, 0xbe900106,
  1322. 0xbe920108, 0xbe940100,
  1323. 0xbe960102, 0xbe980104,
  1324. 0xbe9a0106, 0xbe9c0108,
  1325. 0xbe9e0100, 0xbea00102,
  1326. 0xbea20104, 0xbea40106,
  1327. 0xbea60108, 0xbea80100,
  1328. 0xbeaa0102, 0xbeac0104,
  1329. 0xbeae0106, 0xbeb00108,
  1330. 0xbeb20100, 0xbeb40102,
  1331. 0xbeb60104, 0xbeb80106,
  1332. 0xbeba0108, 0xbebc0100,
  1333. 0xbebe0102, 0xbec00104,
  1334. 0xbec20106, 0xbec40108,
  1335. 0xbec60100, 0xbec80102,
  1336. 0xbee60004, 0xbee70005,
  1337. 0xbeea0006, 0xbeeb0007,
  1338. 0xbee80008, 0xbee90009,
  1339. 0xbefc0000, 0xbf8a0000,
  1340. 0xbf810000, 0x00000000,
  1341. };
  1342. static const u32 vgpr_init_regs[] =
  1343. {
  1344. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1345. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1346. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1347. mmCOMPUTE_NUM_THREAD_Y, 1,
  1348. mmCOMPUTE_NUM_THREAD_Z, 1,
  1349. mmCOMPUTE_PGM_RSRC2, 20,
  1350. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1351. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1352. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1353. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1354. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1355. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1356. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1357. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1358. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1359. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1360. };
  1361. static const u32 sgpr1_init_regs[] =
  1362. {
  1363. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1364. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1365. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1366. mmCOMPUTE_NUM_THREAD_Y, 1,
  1367. mmCOMPUTE_NUM_THREAD_Z, 1,
  1368. mmCOMPUTE_PGM_RSRC2, 20,
  1369. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1370. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1371. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1372. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1373. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1374. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1375. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1376. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1377. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1378. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1379. };
  1380. static const u32 sgpr2_init_regs[] =
  1381. {
  1382. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1383. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1384. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1385. mmCOMPUTE_NUM_THREAD_Y, 1,
  1386. mmCOMPUTE_NUM_THREAD_Z, 1,
  1387. mmCOMPUTE_PGM_RSRC2, 20,
  1388. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1389. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1390. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1391. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1392. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1393. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1394. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1395. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1396. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1397. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1398. };
  1399. static const u32 sec_ded_counter_registers[] =
  1400. {
  1401. mmCPC_EDC_ATC_CNT,
  1402. mmCPC_EDC_SCRATCH_CNT,
  1403. mmCPC_EDC_UCODE_CNT,
  1404. mmCPF_EDC_ATC_CNT,
  1405. mmCPF_EDC_ROQ_CNT,
  1406. mmCPF_EDC_TAG_CNT,
  1407. mmCPG_EDC_ATC_CNT,
  1408. mmCPG_EDC_DMA_CNT,
  1409. mmCPG_EDC_TAG_CNT,
  1410. mmDC_EDC_CSINVOC_CNT,
  1411. mmDC_EDC_RESTORE_CNT,
  1412. mmDC_EDC_STATE_CNT,
  1413. mmGDS_EDC_CNT,
  1414. mmGDS_EDC_GRBM_CNT,
  1415. mmGDS_EDC_OA_DED,
  1416. mmSPI_EDC_CNT,
  1417. mmSQC_ATC_EDC_GATCL1_CNT,
  1418. mmSQC_EDC_CNT,
  1419. mmSQ_EDC_DED_CNT,
  1420. mmSQ_EDC_INFO,
  1421. mmSQ_EDC_SEC_CNT,
  1422. mmTCC_EDC_CNT,
  1423. mmTCP_ATC_EDC_GATCL1_CNT,
  1424. mmTCP_EDC_CNT,
  1425. mmTD_EDC_CNT
  1426. };
  1427. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1428. {
  1429. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1430. struct amdgpu_ib ib;
  1431. struct dma_fence *f = NULL;
  1432. int r, i;
  1433. u32 tmp;
  1434. unsigned total_size, vgpr_offset, sgpr_offset;
  1435. u64 gpu_addr;
  1436. /* only supported on CZ */
  1437. if (adev->asic_type != CHIP_CARRIZO)
  1438. return 0;
  1439. /* bail if the compute ring is not ready */
  1440. if (!ring->ready)
  1441. return 0;
  1442. tmp = RREG32(mmGB_EDC_MODE);
  1443. WREG32(mmGB_EDC_MODE, 0);
  1444. total_size =
  1445. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1446. total_size +=
  1447. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1448. total_size +=
  1449. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1450. total_size = ALIGN(total_size, 256);
  1451. vgpr_offset = total_size;
  1452. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1453. sgpr_offset = total_size;
  1454. total_size += sizeof(sgpr_init_compute_shader);
  1455. /* allocate an indirect buffer to put the commands in */
  1456. memset(&ib, 0, sizeof(ib));
  1457. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1458. if (r) {
  1459. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1460. return r;
  1461. }
  1462. /* load the compute shaders */
  1463. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1464. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1465. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1466. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1467. /* init the ib length to 0 */
  1468. ib.length_dw = 0;
  1469. /* VGPR */
  1470. /* write the register state for the compute dispatch */
  1471. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1472. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1473. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1474. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1475. }
  1476. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1477. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1478. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1479. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1480. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1481. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1482. /* write dispatch packet */
  1483. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1484. ib.ptr[ib.length_dw++] = 8; /* x */
  1485. ib.ptr[ib.length_dw++] = 1; /* y */
  1486. ib.ptr[ib.length_dw++] = 1; /* z */
  1487. ib.ptr[ib.length_dw++] =
  1488. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1489. /* write CS partial flush packet */
  1490. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1491. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1492. /* SGPR1 */
  1493. /* write the register state for the compute dispatch */
  1494. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1495. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1496. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1497. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1498. }
  1499. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1500. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1502. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1503. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1504. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1505. /* write dispatch packet */
  1506. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1507. ib.ptr[ib.length_dw++] = 8; /* x */
  1508. ib.ptr[ib.length_dw++] = 1; /* y */
  1509. ib.ptr[ib.length_dw++] = 1; /* z */
  1510. ib.ptr[ib.length_dw++] =
  1511. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1512. /* write CS partial flush packet */
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1514. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1515. /* SGPR2 */
  1516. /* write the register state for the compute dispatch */
  1517. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1518. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1519. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1520. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1521. }
  1522. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1523. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1525. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1526. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1527. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1528. /* write dispatch packet */
  1529. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1530. ib.ptr[ib.length_dw++] = 8; /* x */
  1531. ib.ptr[ib.length_dw++] = 1; /* y */
  1532. ib.ptr[ib.length_dw++] = 1; /* z */
  1533. ib.ptr[ib.length_dw++] =
  1534. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1535. /* write CS partial flush packet */
  1536. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1537. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1538. /* shedule the ib on the ring */
  1539. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1540. if (r) {
  1541. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1542. goto fail;
  1543. }
  1544. /* wait for the GPU to finish processing the IB */
  1545. r = dma_fence_wait(f, false);
  1546. if (r) {
  1547. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1548. goto fail;
  1549. }
  1550. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1551. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1552. WREG32(mmGB_EDC_MODE, tmp);
  1553. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1554. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1555. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1556. /* read back registers to clear the counters */
  1557. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1558. RREG32(sec_ded_counter_registers[i]);
  1559. fail:
  1560. amdgpu_ib_free(adev, &ib, NULL);
  1561. dma_fence_put(f);
  1562. return r;
  1563. }
  1564. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1565. {
  1566. u32 gb_addr_config;
  1567. u32 mc_shared_chmap, mc_arb_ramcfg;
  1568. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1569. u32 tmp;
  1570. int ret;
  1571. switch (adev->asic_type) {
  1572. case CHIP_TOPAZ:
  1573. adev->gfx.config.max_shader_engines = 1;
  1574. adev->gfx.config.max_tile_pipes = 2;
  1575. adev->gfx.config.max_cu_per_sh = 6;
  1576. adev->gfx.config.max_sh_per_se = 1;
  1577. adev->gfx.config.max_backends_per_se = 2;
  1578. adev->gfx.config.max_texture_channel_caches = 2;
  1579. adev->gfx.config.max_gprs = 256;
  1580. adev->gfx.config.max_gs_threads = 32;
  1581. adev->gfx.config.max_hw_contexts = 8;
  1582. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1583. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1584. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1585. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1586. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1587. break;
  1588. case CHIP_FIJI:
  1589. adev->gfx.config.max_shader_engines = 4;
  1590. adev->gfx.config.max_tile_pipes = 16;
  1591. adev->gfx.config.max_cu_per_sh = 16;
  1592. adev->gfx.config.max_sh_per_se = 1;
  1593. adev->gfx.config.max_backends_per_se = 4;
  1594. adev->gfx.config.max_texture_channel_caches = 16;
  1595. adev->gfx.config.max_gprs = 256;
  1596. adev->gfx.config.max_gs_threads = 32;
  1597. adev->gfx.config.max_hw_contexts = 8;
  1598. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1599. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1600. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1601. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1602. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1603. break;
  1604. case CHIP_POLARIS11:
  1605. case CHIP_POLARIS12:
  1606. ret = amdgpu_atombios_get_gfx_info(adev);
  1607. if (ret)
  1608. return ret;
  1609. adev->gfx.config.max_gprs = 256;
  1610. adev->gfx.config.max_gs_threads = 32;
  1611. adev->gfx.config.max_hw_contexts = 8;
  1612. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1613. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1614. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1615. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1616. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1617. break;
  1618. case CHIP_POLARIS10:
  1619. ret = amdgpu_atombios_get_gfx_info(adev);
  1620. if (ret)
  1621. return ret;
  1622. adev->gfx.config.max_gprs = 256;
  1623. adev->gfx.config.max_gs_threads = 32;
  1624. adev->gfx.config.max_hw_contexts = 8;
  1625. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1626. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1627. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1628. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1629. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1630. break;
  1631. case CHIP_TONGA:
  1632. adev->gfx.config.max_shader_engines = 4;
  1633. adev->gfx.config.max_tile_pipes = 8;
  1634. adev->gfx.config.max_cu_per_sh = 8;
  1635. adev->gfx.config.max_sh_per_se = 1;
  1636. adev->gfx.config.max_backends_per_se = 2;
  1637. adev->gfx.config.max_texture_channel_caches = 8;
  1638. adev->gfx.config.max_gprs = 256;
  1639. adev->gfx.config.max_gs_threads = 32;
  1640. adev->gfx.config.max_hw_contexts = 8;
  1641. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1642. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1643. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1644. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1645. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1646. break;
  1647. case CHIP_CARRIZO:
  1648. adev->gfx.config.max_shader_engines = 1;
  1649. adev->gfx.config.max_tile_pipes = 2;
  1650. adev->gfx.config.max_sh_per_se = 1;
  1651. adev->gfx.config.max_backends_per_se = 2;
  1652. adev->gfx.config.max_cu_per_sh = 8;
  1653. adev->gfx.config.max_texture_channel_caches = 2;
  1654. adev->gfx.config.max_gprs = 256;
  1655. adev->gfx.config.max_gs_threads = 32;
  1656. adev->gfx.config.max_hw_contexts = 8;
  1657. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1658. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1659. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1660. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1661. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1662. break;
  1663. case CHIP_STONEY:
  1664. adev->gfx.config.max_shader_engines = 1;
  1665. adev->gfx.config.max_tile_pipes = 2;
  1666. adev->gfx.config.max_sh_per_se = 1;
  1667. adev->gfx.config.max_backends_per_se = 1;
  1668. adev->gfx.config.max_cu_per_sh = 3;
  1669. adev->gfx.config.max_texture_channel_caches = 2;
  1670. adev->gfx.config.max_gprs = 256;
  1671. adev->gfx.config.max_gs_threads = 16;
  1672. adev->gfx.config.max_hw_contexts = 8;
  1673. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1674. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1675. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1676. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1677. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1678. break;
  1679. default:
  1680. adev->gfx.config.max_shader_engines = 2;
  1681. adev->gfx.config.max_tile_pipes = 4;
  1682. adev->gfx.config.max_cu_per_sh = 2;
  1683. adev->gfx.config.max_sh_per_se = 1;
  1684. adev->gfx.config.max_backends_per_se = 2;
  1685. adev->gfx.config.max_texture_channel_caches = 4;
  1686. adev->gfx.config.max_gprs = 256;
  1687. adev->gfx.config.max_gs_threads = 32;
  1688. adev->gfx.config.max_hw_contexts = 8;
  1689. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1690. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1691. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1692. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1693. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1694. break;
  1695. }
  1696. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1697. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1698. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1699. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1700. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1701. if (adev->flags & AMD_IS_APU) {
  1702. /* Get memory bank mapping mode. */
  1703. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1704. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1705. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1706. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1707. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1708. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1709. /* Validate settings in case only one DIMM installed. */
  1710. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1711. dimm00_addr_map = 0;
  1712. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1713. dimm01_addr_map = 0;
  1714. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1715. dimm10_addr_map = 0;
  1716. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1717. dimm11_addr_map = 0;
  1718. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1719. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1720. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1721. adev->gfx.config.mem_row_size_in_kb = 2;
  1722. else
  1723. adev->gfx.config.mem_row_size_in_kb = 1;
  1724. } else {
  1725. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1726. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1727. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1728. adev->gfx.config.mem_row_size_in_kb = 4;
  1729. }
  1730. adev->gfx.config.shader_engine_tile_size = 32;
  1731. adev->gfx.config.num_gpus = 1;
  1732. adev->gfx.config.multi_gpu_tile_size = 64;
  1733. /* fix up row size */
  1734. switch (adev->gfx.config.mem_row_size_in_kb) {
  1735. case 1:
  1736. default:
  1737. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1738. break;
  1739. case 2:
  1740. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1741. break;
  1742. case 4:
  1743. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1744. break;
  1745. }
  1746. adev->gfx.config.gb_addr_config = gb_addr_config;
  1747. return 0;
  1748. }
  1749. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1750. int mec, int pipe, int queue)
  1751. {
  1752. int r;
  1753. unsigned irq_type;
  1754. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1755. ring = &adev->gfx.compute_ring[ring_id];
  1756. /* mec0 is me1 */
  1757. ring->me = mec + 1;
  1758. ring->pipe = pipe;
  1759. ring->queue = queue;
  1760. ring->ring_obj = NULL;
  1761. ring->use_doorbell = true;
  1762. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1763. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1764. + (ring_id * GFX8_MEC_HPD_SIZE);
  1765. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1766. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1767. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1768. + ring->pipe;
  1769. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1770. r = amdgpu_ring_init(adev, ring, 1024,
  1771. &adev->gfx.eop_irq, irq_type);
  1772. if (r)
  1773. return r;
  1774. return 0;
  1775. }
  1776. static int gfx_v8_0_sw_init(void *handle)
  1777. {
  1778. int i, j, k, r, ring_id;
  1779. struct amdgpu_ring *ring;
  1780. struct amdgpu_kiq *kiq;
  1781. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1782. switch (adev->asic_type) {
  1783. case CHIP_FIJI:
  1784. case CHIP_TONGA:
  1785. case CHIP_POLARIS11:
  1786. case CHIP_POLARIS12:
  1787. case CHIP_POLARIS10:
  1788. case CHIP_CARRIZO:
  1789. adev->gfx.mec.num_mec = 2;
  1790. break;
  1791. case CHIP_TOPAZ:
  1792. case CHIP_STONEY:
  1793. default:
  1794. adev->gfx.mec.num_mec = 1;
  1795. break;
  1796. }
  1797. adev->gfx.mec.num_pipe_per_mec = 4;
  1798. adev->gfx.mec.num_queue_per_pipe = 8;
  1799. /* KIQ event */
  1800. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1801. if (r)
  1802. return r;
  1803. /* EOP Event */
  1804. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1805. if (r)
  1806. return r;
  1807. /* Privileged reg */
  1808. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1809. &adev->gfx.priv_reg_irq);
  1810. if (r)
  1811. return r;
  1812. /* Privileged inst */
  1813. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1814. &adev->gfx.priv_inst_irq);
  1815. if (r)
  1816. return r;
  1817. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1818. gfx_v8_0_scratch_init(adev);
  1819. r = gfx_v8_0_init_microcode(adev);
  1820. if (r) {
  1821. DRM_ERROR("Failed to load gfx firmware!\n");
  1822. return r;
  1823. }
  1824. r = gfx_v8_0_rlc_init(adev);
  1825. if (r) {
  1826. DRM_ERROR("Failed to init rlc BOs!\n");
  1827. return r;
  1828. }
  1829. r = gfx_v8_0_mec_init(adev);
  1830. if (r) {
  1831. DRM_ERROR("Failed to init MEC BOs!\n");
  1832. return r;
  1833. }
  1834. /* set up the gfx ring */
  1835. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1836. ring = &adev->gfx.gfx_ring[i];
  1837. ring->ring_obj = NULL;
  1838. sprintf(ring->name, "gfx");
  1839. /* no gfx doorbells on iceland */
  1840. if (adev->asic_type != CHIP_TOPAZ) {
  1841. ring->use_doorbell = true;
  1842. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1843. }
  1844. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1845. AMDGPU_CP_IRQ_GFX_EOP);
  1846. if (r)
  1847. return r;
  1848. }
  1849. /* set up the compute queues - allocate horizontally across pipes */
  1850. ring_id = 0;
  1851. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1852. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1853. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1854. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1855. continue;
  1856. r = gfx_v8_0_compute_ring_init(adev,
  1857. ring_id,
  1858. i, k, j);
  1859. if (r)
  1860. return r;
  1861. ring_id++;
  1862. }
  1863. }
  1864. }
  1865. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1866. if (r) {
  1867. DRM_ERROR("Failed to init KIQ BOs!\n");
  1868. return r;
  1869. }
  1870. kiq = &adev->gfx.kiq;
  1871. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1872. if (r)
  1873. return r;
  1874. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1875. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1876. if (r)
  1877. return r;
  1878. /* reserve GDS, GWS and OA resource for gfx */
  1879. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1880. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1881. &adev->gds.gds_gfx_bo, NULL, NULL);
  1882. if (r)
  1883. return r;
  1884. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1885. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1886. &adev->gds.gws_gfx_bo, NULL, NULL);
  1887. if (r)
  1888. return r;
  1889. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1890. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1891. &adev->gds.oa_gfx_bo, NULL, NULL);
  1892. if (r)
  1893. return r;
  1894. adev->gfx.ce_ram_size = 0x8000;
  1895. r = gfx_v8_0_gpu_early_init(adev);
  1896. if (r)
  1897. return r;
  1898. return 0;
  1899. }
  1900. static int gfx_v8_0_sw_fini(void *handle)
  1901. {
  1902. int i;
  1903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1904. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1905. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1906. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1907. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1908. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1909. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1910. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1911. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1912. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1913. amdgpu_gfx_kiq_fini(adev);
  1914. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1915. gfx_v8_0_mec_fini(adev);
  1916. gfx_v8_0_rlc_fini(adev);
  1917. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1918. &adev->gfx.rlc.clear_state_gpu_addr,
  1919. (void **)&adev->gfx.rlc.cs_ptr);
  1920. if ((adev->asic_type == CHIP_CARRIZO) ||
  1921. (adev->asic_type == CHIP_STONEY)) {
  1922. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1923. &adev->gfx.rlc.cp_table_gpu_addr,
  1924. (void **)&adev->gfx.rlc.cp_table_ptr);
  1925. }
  1926. gfx_v8_0_free_microcode(adev);
  1927. return 0;
  1928. }
  1929. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1930. {
  1931. uint32_t *modearray, *mod2array;
  1932. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1933. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1934. u32 reg_offset;
  1935. modearray = adev->gfx.config.tile_mode_array;
  1936. mod2array = adev->gfx.config.macrotile_mode_array;
  1937. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1938. modearray[reg_offset] = 0;
  1939. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1940. mod2array[reg_offset] = 0;
  1941. switch (adev->asic_type) {
  1942. case CHIP_TOPAZ:
  1943. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1944. PIPE_CONFIG(ADDR_SURF_P2) |
  1945. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1946. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1947. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1948. PIPE_CONFIG(ADDR_SURF_P2) |
  1949. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1951. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1952. PIPE_CONFIG(ADDR_SURF_P2) |
  1953. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1954. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1955. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1956. PIPE_CONFIG(ADDR_SURF_P2) |
  1957. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1958. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1959. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1960. PIPE_CONFIG(ADDR_SURF_P2) |
  1961. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1963. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1964. PIPE_CONFIG(ADDR_SURF_P2) |
  1965. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1967. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1968. PIPE_CONFIG(ADDR_SURF_P2) |
  1969. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1970. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1971. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1972. PIPE_CONFIG(ADDR_SURF_P2));
  1973. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1974. PIPE_CONFIG(ADDR_SURF_P2) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1977. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1978. PIPE_CONFIG(ADDR_SURF_P2) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1981. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1982. PIPE_CONFIG(ADDR_SURF_P2) |
  1983. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1985. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P2) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P2) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1993. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P2) |
  1995. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1997. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1998. PIPE_CONFIG(ADDR_SURF_P2) |
  1999. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2001. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2002. PIPE_CONFIG(ADDR_SURF_P2) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2005. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2006. PIPE_CONFIG(ADDR_SURF_P2) |
  2007. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2009. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2010. PIPE_CONFIG(ADDR_SURF_P2) |
  2011. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2013. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2014. PIPE_CONFIG(ADDR_SURF_P2) |
  2015. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2017. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2018. PIPE_CONFIG(ADDR_SURF_P2) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2021. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2022. PIPE_CONFIG(ADDR_SURF_P2) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2025. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2026. PIPE_CONFIG(ADDR_SURF_P2) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2029. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2030. PIPE_CONFIG(ADDR_SURF_P2) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2033. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2034. PIPE_CONFIG(ADDR_SURF_P2) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2037. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2038. PIPE_CONFIG(ADDR_SURF_P2) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2041. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2042. PIPE_CONFIG(ADDR_SURF_P2) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2044. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2045. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2048. NUM_BANKS(ADDR_SURF_8_BANK));
  2049. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2052. NUM_BANKS(ADDR_SURF_8_BANK));
  2053. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2056. NUM_BANKS(ADDR_SURF_8_BANK));
  2057. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2060. NUM_BANKS(ADDR_SURF_8_BANK));
  2061. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2064. NUM_BANKS(ADDR_SURF_8_BANK));
  2065. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2066. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2067. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2068. NUM_BANKS(ADDR_SURF_8_BANK));
  2069. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2072. NUM_BANKS(ADDR_SURF_8_BANK));
  2073. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2076. NUM_BANKS(ADDR_SURF_16_BANK));
  2077. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2078. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2079. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2080. NUM_BANKS(ADDR_SURF_16_BANK));
  2081. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2084. NUM_BANKS(ADDR_SURF_16_BANK));
  2085. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2088. NUM_BANKS(ADDR_SURF_16_BANK));
  2089. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2092. NUM_BANKS(ADDR_SURF_16_BANK));
  2093. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2096. NUM_BANKS(ADDR_SURF_16_BANK));
  2097. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2100. NUM_BANKS(ADDR_SURF_8_BANK));
  2101. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2102. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2103. reg_offset != 23)
  2104. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2105. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2106. if (reg_offset != 7)
  2107. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2108. break;
  2109. case CHIP_FIJI:
  2110. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2111. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2112. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2114. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2116. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2118. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2122. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2124. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2126. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2127. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2128. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2130. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2131. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2132. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2134. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2138. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2142. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2143. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2144. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2145. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2148. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2149. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2151. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2152. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2153. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2154. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2156. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2157. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2158. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2159. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2160. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2161. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2162. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2163. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2164. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2165. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2166. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2168. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2169. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2170. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2171. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2172. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2173. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2174. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2175. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2176. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2177. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2180. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2181. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2182. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2184. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2185. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2187. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2188. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2189. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2192. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2193. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2196. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2197. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2199. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2200. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2201. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2204. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2208. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2212. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2216. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2220. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2224. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2228. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2232. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2235. NUM_BANKS(ADDR_SURF_8_BANK));
  2236. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2237. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2238. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2239. NUM_BANKS(ADDR_SURF_8_BANK));
  2240. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2243. NUM_BANKS(ADDR_SURF_8_BANK));
  2244. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2247. NUM_BANKS(ADDR_SURF_8_BANK));
  2248. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2251. NUM_BANKS(ADDR_SURF_8_BANK));
  2252. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2255. NUM_BANKS(ADDR_SURF_8_BANK));
  2256. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2259. NUM_BANKS(ADDR_SURF_8_BANK));
  2260. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2263. NUM_BANKS(ADDR_SURF_8_BANK));
  2264. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2265. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2266. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2267. NUM_BANKS(ADDR_SURF_8_BANK));
  2268. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2269. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2270. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2271. NUM_BANKS(ADDR_SURF_8_BANK));
  2272. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2275. NUM_BANKS(ADDR_SURF_8_BANK));
  2276. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2279. NUM_BANKS(ADDR_SURF_8_BANK));
  2280. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2283. NUM_BANKS(ADDR_SURF_8_BANK));
  2284. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2285. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2286. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2287. NUM_BANKS(ADDR_SURF_4_BANK));
  2288. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2289. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2290. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2291. if (reg_offset != 7)
  2292. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2293. break;
  2294. case CHIP_TONGA:
  2295. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2296. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2297. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2298. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2299. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2300. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2301. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2302. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2303. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2304. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2306. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2307. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2308. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2309. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2310. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2311. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2312. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2313. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2314. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2315. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2316. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2317. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2318. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2319. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2321. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2323. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2325. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2326. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2327. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2328. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2329. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2330. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2333. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2334. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2337. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2338. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2339. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2340. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2341. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2342. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2343. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2344. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2345. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2346. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2349. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2350. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2351. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2352. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2353. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2354. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2355. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2356. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2357. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2358. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2359. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2361. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2362. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2364. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2365. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2366. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2367. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2368. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2369. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2370. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2372. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2373. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2374. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2377. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2378. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2380. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2381. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2382. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2384. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2385. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2386. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2388. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2389. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2392. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2393. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2396. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2397. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2400. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2401. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2405. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2409. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2413. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2417. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2418. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2419. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2420. NUM_BANKS(ADDR_SURF_16_BANK));
  2421. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2424. NUM_BANKS(ADDR_SURF_16_BANK));
  2425. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2430. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2431. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2432. NUM_BANKS(ADDR_SURF_16_BANK));
  2433. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2434. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2435. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2436. NUM_BANKS(ADDR_SURF_16_BANK));
  2437. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK));
  2441. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2444. NUM_BANKS(ADDR_SURF_16_BANK));
  2445. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2448. NUM_BANKS(ADDR_SURF_16_BANK));
  2449. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2454. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2455. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2456. NUM_BANKS(ADDR_SURF_16_BANK));
  2457. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2460. NUM_BANKS(ADDR_SURF_16_BANK));
  2461. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2464. NUM_BANKS(ADDR_SURF_8_BANK));
  2465. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2468. NUM_BANKS(ADDR_SURF_4_BANK));
  2469. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2470. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2471. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2472. NUM_BANKS(ADDR_SURF_4_BANK));
  2473. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2474. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2475. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2476. if (reg_offset != 7)
  2477. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2478. break;
  2479. case CHIP_POLARIS11:
  2480. case CHIP_POLARIS12:
  2481. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2482. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2483. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2485. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2489. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2515. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2516. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2517. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2518. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2519. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2523. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2527. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2531. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2535. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2547. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2551. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2555. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2559. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2591. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2599. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2603. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2604. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2605. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2606. NUM_BANKS(ADDR_SURF_16_BANK));
  2607. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2654. NUM_BANKS(ADDR_SURF_8_BANK));
  2655. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2658. NUM_BANKS(ADDR_SURF_4_BANK));
  2659. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2660. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2661. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2662. if (reg_offset != 7)
  2663. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2664. break;
  2665. case CHIP_POLARIS10:
  2666. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2667. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2668. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2669. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2670. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2674. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2699. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2700. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2701. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2702. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2703. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2704. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2708. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2712. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2716. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2720. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2724. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2732. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2736. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2740. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2741. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2744. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2776. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2784. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2789. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2790. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2791. NUM_BANKS(ADDR_SURF_16_BANK));
  2792. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2793. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2794. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2795. NUM_BANKS(ADDR_SURF_16_BANK));
  2796. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2835. NUM_BANKS(ADDR_SURF_8_BANK));
  2836. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2839. NUM_BANKS(ADDR_SURF_4_BANK));
  2840. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_4_BANK));
  2844. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2845. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2846. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2847. if (reg_offset != 7)
  2848. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2849. break;
  2850. case CHIP_STONEY:
  2851. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2852. PIPE_CONFIG(ADDR_SURF_P2) |
  2853. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2854. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2855. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2859. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2880. PIPE_CONFIG(ADDR_SURF_P2));
  2881. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2882. PIPE_CONFIG(ADDR_SURF_P2) |
  2883. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2885. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2889. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2893. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2897. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2901. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2909. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2913. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2917. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2945. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2949. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2953. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2954. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2955. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2956. NUM_BANKS(ADDR_SURF_8_BANK));
  2957. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2960. NUM_BANKS(ADDR_SURF_8_BANK));
  2961. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2984. NUM_BANKS(ADDR_SURF_16_BANK));
  2985. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3008. NUM_BANKS(ADDR_SURF_8_BANK));
  3009. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3010. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3011. reg_offset != 23)
  3012. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3013. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3014. if (reg_offset != 7)
  3015. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3016. break;
  3017. default:
  3018. dev_warn(adev->dev,
  3019. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3020. adev->asic_type);
  3021. case CHIP_CARRIZO:
  3022. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3023. PIPE_CONFIG(ADDR_SURF_P2) |
  3024. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3025. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3026. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3030. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3051. PIPE_CONFIG(ADDR_SURF_P2));
  3052. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3053. PIPE_CONFIG(ADDR_SURF_P2) |
  3054. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3056. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3064. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3068. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3072. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3080. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3084. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3088. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3116. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3124. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3127. NUM_BANKS(ADDR_SURF_8_BANK));
  3128. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3131. NUM_BANKS(ADDR_SURF_8_BANK));
  3132. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3155. NUM_BANKS(ADDR_SURF_16_BANK));
  3156. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3159. NUM_BANKS(ADDR_SURF_16_BANK));
  3160. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3179. NUM_BANKS(ADDR_SURF_8_BANK));
  3180. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3181. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3182. reg_offset != 23)
  3183. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3184. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3185. if (reg_offset != 7)
  3186. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3187. break;
  3188. }
  3189. }
  3190. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3191. u32 se_num, u32 sh_num, u32 instance)
  3192. {
  3193. u32 data;
  3194. if (instance == 0xffffffff)
  3195. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3196. else
  3197. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3198. if (se_num == 0xffffffff)
  3199. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3200. else
  3201. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3202. if (sh_num == 0xffffffff)
  3203. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3204. else
  3205. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3206. WREG32(mmGRBM_GFX_INDEX, data);
  3207. }
  3208. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3209. {
  3210. u32 data, mask;
  3211. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3212. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3213. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3214. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3215. adev->gfx.config.max_sh_per_se);
  3216. return (~data) & mask;
  3217. }
  3218. static void
  3219. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3220. {
  3221. switch (adev->asic_type) {
  3222. case CHIP_FIJI:
  3223. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3224. RB_XSEL2(1) | PKR_MAP(2) |
  3225. PKR_XSEL(1) | PKR_YSEL(1) |
  3226. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3227. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3228. SE_PAIR_YSEL(2);
  3229. break;
  3230. case CHIP_TONGA:
  3231. case CHIP_POLARIS10:
  3232. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3233. SE_XSEL(1) | SE_YSEL(1);
  3234. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3235. SE_PAIR_YSEL(2);
  3236. break;
  3237. case CHIP_TOPAZ:
  3238. case CHIP_CARRIZO:
  3239. *rconf |= RB_MAP_PKR0(2);
  3240. *rconf1 |= 0x0;
  3241. break;
  3242. case CHIP_POLARIS11:
  3243. case CHIP_POLARIS12:
  3244. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3245. SE_XSEL(1) | SE_YSEL(1);
  3246. *rconf1 |= 0x0;
  3247. break;
  3248. case CHIP_STONEY:
  3249. *rconf |= 0x0;
  3250. *rconf1 |= 0x0;
  3251. break;
  3252. default:
  3253. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3254. break;
  3255. }
  3256. }
  3257. static void
  3258. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3259. u32 raster_config, u32 raster_config_1,
  3260. unsigned rb_mask, unsigned num_rb)
  3261. {
  3262. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3263. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3264. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3265. unsigned rb_per_se = num_rb / num_se;
  3266. unsigned se_mask[4];
  3267. unsigned se;
  3268. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3269. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3270. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3271. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3272. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3273. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3274. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3275. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3276. (!se_mask[2] && !se_mask[3]))) {
  3277. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3278. if (!se_mask[0] && !se_mask[1]) {
  3279. raster_config_1 |=
  3280. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3281. } else {
  3282. raster_config_1 |=
  3283. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3284. }
  3285. }
  3286. for (se = 0; se < num_se; se++) {
  3287. unsigned raster_config_se = raster_config;
  3288. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3289. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3290. int idx = (se / 2) * 2;
  3291. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3292. raster_config_se &= ~SE_MAP_MASK;
  3293. if (!se_mask[idx]) {
  3294. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3295. } else {
  3296. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3297. }
  3298. }
  3299. pkr0_mask &= rb_mask;
  3300. pkr1_mask &= rb_mask;
  3301. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3302. raster_config_se &= ~PKR_MAP_MASK;
  3303. if (!pkr0_mask) {
  3304. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3305. } else {
  3306. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3307. }
  3308. }
  3309. if (rb_per_se >= 2) {
  3310. unsigned rb0_mask = 1 << (se * rb_per_se);
  3311. unsigned rb1_mask = rb0_mask << 1;
  3312. rb0_mask &= rb_mask;
  3313. rb1_mask &= rb_mask;
  3314. if (!rb0_mask || !rb1_mask) {
  3315. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3316. if (!rb0_mask) {
  3317. raster_config_se |=
  3318. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3319. } else {
  3320. raster_config_se |=
  3321. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3322. }
  3323. }
  3324. if (rb_per_se > 2) {
  3325. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3326. rb1_mask = rb0_mask << 1;
  3327. rb0_mask &= rb_mask;
  3328. rb1_mask &= rb_mask;
  3329. if (!rb0_mask || !rb1_mask) {
  3330. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3331. if (!rb0_mask) {
  3332. raster_config_se |=
  3333. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3334. } else {
  3335. raster_config_se |=
  3336. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3337. }
  3338. }
  3339. }
  3340. }
  3341. /* GRBM_GFX_INDEX has a different offset on VI */
  3342. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3343. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3344. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3345. }
  3346. /* GRBM_GFX_INDEX has a different offset on VI */
  3347. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3348. }
  3349. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3350. {
  3351. int i, j;
  3352. u32 data;
  3353. u32 raster_config = 0, raster_config_1 = 0;
  3354. u32 active_rbs = 0;
  3355. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3356. adev->gfx.config.max_sh_per_se;
  3357. unsigned num_rb_pipes;
  3358. mutex_lock(&adev->grbm_idx_mutex);
  3359. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3360. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3361. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3362. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3363. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3364. rb_bitmap_width_per_sh);
  3365. }
  3366. }
  3367. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3368. adev->gfx.config.backend_enable_mask = active_rbs;
  3369. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3370. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3371. adev->gfx.config.max_shader_engines, 16);
  3372. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3373. if (!adev->gfx.config.backend_enable_mask ||
  3374. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3375. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3376. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3377. } else {
  3378. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3379. adev->gfx.config.backend_enable_mask,
  3380. num_rb_pipes);
  3381. }
  3382. /* cache the values for userspace */
  3383. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3384. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3385. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3386. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3387. RREG32(mmCC_RB_BACKEND_DISABLE);
  3388. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3389. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3390. adev->gfx.config.rb_config[i][j].raster_config =
  3391. RREG32(mmPA_SC_RASTER_CONFIG);
  3392. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3393. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3394. }
  3395. }
  3396. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3397. mutex_unlock(&adev->grbm_idx_mutex);
  3398. }
  3399. /**
  3400. * gfx_v8_0_init_compute_vmid - gart enable
  3401. *
  3402. * @adev: amdgpu_device pointer
  3403. *
  3404. * Initialize compute vmid sh_mem registers
  3405. *
  3406. */
  3407. #define DEFAULT_SH_MEM_BASES (0x6000)
  3408. #define FIRST_COMPUTE_VMID (8)
  3409. #define LAST_COMPUTE_VMID (16)
  3410. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3411. {
  3412. int i;
  3413. uint32_t sh_mem_config;
  3414. uint32_t sh_mem_bases;
  3415. /*
  3416. * Configure apertures:
  3417. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3418. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3419. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3420. */
  3421. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3422. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3423. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3424. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3425. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3426. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3427. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3428. mutex_lock(&adev->srbm_mutex);
  3429. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3430. vi_srbm_select(adev, 0, 0, 0, i);
  3431. /* CP and shaders */
  3432. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3433. WREG32(mmSH_MEM_APE1_BASE, 1);
  3434. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3435. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3436. }
  3437. vi_srbm_select(adev, 0, 0, 0, 0);
  3438. mutex_unlock(&adev->srbm_mutex);
  3439. }
  3440. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3441. {
  3442. switch (adev->asic_type) {
  3443. default:
  3444. adev->gfx.config.double_offchip_lds_buf = 1;
  3445. break;
  3446. case CHIP_CARRIZO:
  3447. case CHIP_STONEY:
  3448. adev->gfx.config.double_offchip_lds_buf = 0;
  3449. break;
  3450. }
  3451. }
  3452. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3453. {
  3454. u32 tmp, sh_static_mem_cfg;
  3455. int i;
  3456. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3457. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3458. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3459. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3460. gfx_v8_0_tiling_mode_table_init(adev);
  3461. gfx_v8_0_setup_rb(adev);
  3462. gfx_v8_0_get_cu_info(adev);
  3463. gfx_v8_0_config_init(adev);
  3464. /* XXX SH_MEM regs */
  3465. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3466. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3467. SWIZZLE_ENABLE, 1);
  3468. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3469. ELEMENT_SIZE, 1);
  3470. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3471. INDEX_STRIDE, 3);
  3472. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3473. mutex_lock(&adev->srbm_mutex);
  3474. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3475. vi_srbm_select(adev, 0, 0, 0, i);
  3476. /* CP and shaders */
  3477. if (i == 0) {
  3478. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3479. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3480. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3481. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3482. WREG32(mmSH_MEM_CONFIG, tmp);
  3483. WREG32(mmSH_MEM_BASES, 0);
  3484. } else {
  3485. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3486. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3487. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3488. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3489. WREG32(mmSH_MEM_CONFIG, tmp);
  3490. tmp = adev->mc.shared_aperture_start >> 48;
  3491. WREG32(mmSH_MEM_BASES, tmp);
  3492. }
  3493. WREG32(mmSH_MEM_APE1_BASE, 1);
  3494. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3495. }
  3496. vi_srbm_select(adev, 0, 0, 0, 0);
  3497. mutex_unlock(&adev->srbm_mutex);
  3498. gfx_v8_0_init_compute_vmid(adev);
  3499. mutex_lock(&adev->grbm_idx_mutex);
  3500. /*
  3501. * making sure that the following register writes will be broadcasted
  3502. * to all the shaders
  3503. */
  3504. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3505. WREG32(mmPA_SC_FIFO_SIZE,
  3506. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3507. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3508. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3509. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3510. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3511. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3512. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3513. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3514. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3515. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3516. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3517. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3518. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3519. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3520. mutex_unlock(&adev->grbm_idx_mutex);
  3521. }
  3522. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3523. {
  3524. u32 i, j, k;
  3525. u32 mask;
  3526. mutex_lock(&adev->grbm_idx_mutex);
  3527. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3528. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3529. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3530. for (k = 0; k < adev->usec_timeout; k++) {
  3531. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3532. break;
  3533. udelay(1);
  3534. }
  3535. }
  3536. }
  3537. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3538. mutex_unlock(&adev->grbm_idx_mutex);
  3539. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3540. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3541. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3542. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3543. for (k = 0; k < adev->usec_timeout; k++) {
  3544. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3545. break;
  3546. udelay(1);
  3547. }
  3548. }
  3549. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3550. bool enable)
  3551. {
  3552. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3553. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3554. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3555. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3556. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3557. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3558. }
  3559. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3560. {
  3561. /* csib */
  3562. WREG32(mmRLC_CSIB_ADDR_HI,
  3563. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3564. WREG32(mmRLC_CSIB_ADDR_LO,
  3565. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3566. WREG32(mmRLC_CSIB_LENGTH,
  3567. adev->gfx.rlc.clear_state_size);
  3568. }
  3569. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3570. int ind_offset,
  3571. int list_size,
  3572. int *unique_indices,
  3573. int *indices_count,
  3574. int max_indices,
  3575. int *ind_start_offsets,
  3576. int *offset_count,
  3577. int max_offset)
  3578. {
  3579. int indices;
  3580. bool new_entry = true;
  3581. for (; ind_offset < list_size; ind_offset++) {
  3582. if (new_entry) {
  3583. new_entry = false;
  3584. ind_start_offsets[*offset_count] = ind_offset;
  3585. *offset_count = *offset_count + 1;
  3586. BUG_ON(*offset_count >= max_offset);
  3587. }
  3588. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3589. new_entry = true;
  3590. continue;
  3591. }
  3592. ind_offset += 2;
  3593. /* look for the matching indice */
  3594. for (indices = 0;
  3595. indices < *indices_count;
  3596. indices++) {
  3597. if (unique_indices[indices] ==
  3598. register_list_format[ind_offset])
  3599. break;
  3600. }
  3601. if (indices >= *indices_count) {
  3602. unique_indices[*indices_count] =
  3603. register_list_format[ind_offset];
  3604. indices = *indices_count;
  3605. *indices_count = *indices_count + 1;
  3606. BUG_ON(*indices_count >= max_indices);
  3607. }
  3608. register_list_format[ind_offset] = indices;
  3609. }
  3610. }
  3611. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3612. {
  3613. int i, temp, data;
  3614. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3615. int indices_count = 0;
  3616. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3617. int offset_count = 0;
  3618. int list_size;
  3619. unsigned int *register_list_format =
  3620. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3621. if (!register_list_format)
  3622. return -ENOMEM;
  3623. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3624. adev->gfx.rlc.reg_list_format_size_bytes);
  3625. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3626. RLC_FormatDirectRegListLength,
  3627. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3628. unique_indices,
  3629. &indices_count,
  3630. ARRAY_SIZE(unique_indices),
  3631. indirect_start_offsets,
  3632. &offset_count,
  3633. ARRAY_SIZE(indirect_start_offsets));
  3634. /* save and restore list */
  3635. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3636. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3637. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3638. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3639. /* indirect list */
  3640. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3641. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3642. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3643. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3644. list_size = list_size >> 1;
  3645. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3646. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3647. /* starting offsets starts */
  3648. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3649. adev->gfx.rlc.starting_offsets_start);
  3650. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3651. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3652. indirect_start_offsets[i]);
  3653. /* unique indices */
  3654. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3655. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3656. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3657. if (unique_indices[i] != 0) {
  3658. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3659. WREG32(data + i, unique_indices[i] >> 20);
  3660. }
  3661. }
  3662. kfree(register_list_format);
  3663. return 0;
  3664. }
  3665. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3666. {
  3667. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3668. }
  3669. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3670. {
  3671. uint32_t data;
  3672. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3673. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3674. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3675. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3676. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3677. WREG32(mmRLC_PG_DELAY, data);
  3678. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3679. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3680. }
  3681. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3682. bool enable)
  3683. {
  3684. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3685. }
  3686. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3687. bool enable)
  3688. {
  3689. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3690. }
  3691. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3692. {
  3693. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3694. }
  3695. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3696. {
  3697. if ((adev->asic_type == CHIP_CARRIZO) ||
  3698. (adev->asic_type == CHIP_STONEY)) {
  3699. gfx_v8_0_init_csb(adev);
  3700. gfx_v8_0_init_save_restore_list(adev);
  3701. gfx_v8_0_enable_save_restore_machine(adev);
  3702. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3703. gfx_v8_0_init_power_gating(adev);
  3704. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3705. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3706. (adev->asic_type == CHIP_POLARIS12)) {
  3707. gfx_v8_0_init_csb(adev);
  3708. gfx_v8_0_init_save_restore_list(adev);
  3709. gfx_v8_0_enable_save_restore_machine(adev);
  3710. gfx_v8_0_init_power_gating(adev);
  3711. }
  3712. }
  3713. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3714. {
  3715. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3716. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3717. gfx_v8_0_wait_for_rlc_serdes(adev);
  3718. }
  3719. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3720. {
  3721. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3722. udelay(50);
  3723. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3724. udelay(50);
  3725. }
  3726. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3727. {
  3728. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3729. /* carrizo do enable cp interrupt after cp inited */
  3730. if (!(adev->flags & AMD_IS_APU))
  3731. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3732. udelay(50);
  3733. }
  3734. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3735. {
  3736. const struct rlc_firmware_header_v2_0 *hdr;
  3737. const __le32 *fw_data;
  3738. unsigned i, fw_size;
  3739. if (!adev->gfx.rlc_fw)
  3740. return -EINVAL;
  3741. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3742. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3743. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3744. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3745. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3746. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3747. for (i = 0; i < fw_size; i++)
  3748. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3749. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3750. return 0;
  3751. }
  3752. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3753. {
  3754. int r;
  3755. u32 tmp;
  3756. gfx_v8_0_rlc_stop(adev);
  3757. /* disable CG */
  3758. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3759. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3760. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3761. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3762. if (adev->asic_type == CHIP_POLARIS11 ||
  3763. adev->asic_type == CHIP_POLARIS10 ||
  3764. adev->asic_type == CHIP_POLARIS12) {
  3765. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3766. tmp &= ~0x3;
  3767. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3768. }
  3769. /* disable PG */
  3770. WREG32(mmRLC_PG_CNTL, 0);
  3771. gfx_v8_0_rlc_reset(adev);
  3772. gfx_v8_0_init_pg(adev);
  3773. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3774. /* legacy rlc firmware loading */
  3775. r = gfx_v8_0_rlc_load_microcode(adev);
  3776. if (r)
  3777. return r;
  3778. }
  3779. gfx_v8_0_rlc_start(adev);
  3780. return 0;
  3781. }
  3782. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3783. {
  3784. int i;
  3785. u32 tmp = RREG32(mmCP_ME_CNTL);
  3786. if (enable) {
  3787. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3788. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3789. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3790. } else {
  3791. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3792. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3793. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3794. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3795. adev->gfx.gfx_ring[i].ready = false;
  3796. }
  3797. WREG32(mmCP_ME_CNTL, tmp);
  3798. udelay(50);
  3799. }
  3800. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3801. {
  3802. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3803. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3804. const struct gfx_firmware_header_v1_0 *me_hdr;
  3805. const __le32 *fw_data;
  3806. unsigned i, fw_size;
  3807. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3808. return -EINVAL;
  3809. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3810. adev->gfx.pfp_fw->data;
  3811. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3812. adev->gfx.ce_fw->data;
  3813. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3814. adev->gfx.me_fw->data;
  3815. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3816. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3817. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3818. gfx_v8_0_cp_gfx_enable(adev, false);
  3819. /* PFP */
  3820. fw_data = (const __le32 *)
  3821. (adev->gfx.pfp_fw->data +
  3822. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3823. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3824. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3825. for (i = 0; i < fw_size; i++)
  3826. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3827. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3828. /* CE */
  3829. fw_data = (const __le32 *)
  3830. (adev->gfx.ce_fw->data +
  3831. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3832. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3833. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3834. for (i = 0; i < fw_size; i++)
  3835. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3836. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3837. /* ME */
  3838. fw_data = (const __le32 *)
  3839. (adev->gfx.me_fw->data +
  3840. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3841. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3842. WREG32(mmCP_ME_RAM_WADDR, 0);
  3843. for (i = 0; i < fw_size; i++)
  3844. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3845. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3846. return 0;
  3847. }
  3848. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3849. {
  3850. u32 count = 0;
  3851. const struct cs_section_def *sect = NULL;
  3852. const struct cs_extent_def *ext = NULL;
  3853. /* begin clear state */
  3854. count += 2;
  3855. /* context control state */
  3856. count += 3;
  3857. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3858. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3859. if (sect->id == SECT_CONTEXT)
  3860. count += 2 + ext->reg_count;
  3861. else
  3862. return 0;
  3863. }
  3864. }
  3865. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3866. count += 4;
  3867. /* end clear state */
  3868. count += 2;
  3869. /* clear state */
  3870. count += 2;
  3871. return count;
  3872. }
  3873. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3874. {
  3875. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3876. const struct cs_section_def *sect = NULL;
  3877. const struct cs_extent_def *ext = NULL;
  3878. int r, i;
  3879. /* init the CP */
  3880. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3881. WREG32(mmCP_ENDIAN_SWAP, 0);
  3882. WREG32(mmCP_DEVICE_ID, 1);
  3883. gfx_v8_0_cp_gfx_enable(adev, true);
  3884. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3885. if (r) {
  3886. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3887. return r;
  3888. }
  3889. /* clear state buffer */
  3890. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3891. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3892. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3893. amdgpu_ring_write(ring, 0x80000000);
  3894. amdgpu_ring_write(ring, 0x80000000);
  3895. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3896. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3897. if (sect->id == SECT_CONTEXT) {
  3898. amdgpu_ring_write(ring,
  3899. PACKET3(PACKET3_SET_CONTEXT_REG,
  3900. ext->reg_count));
  3901. amdgpu_ring_write(ring,
  3902. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3903. for (i = 0; i < ext->reg_count; i++)
  3904. amdgpu_ring_write(ring, ext->extent[i]);
  3905. }
  3906. }
  3907. }
  3908. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3909. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3910. switch (adev->asic_type) {
  3911. case CHIP_TONGA:
  3912. case CHIP_POLARIS10:
  3913. amdgpu_ring_write(ring, 0x16000012);
  3914. amdgpu_ring_write(ring, 0x0000002A);
  3915. break;
  3916. case CHIP_POLARIS11:
  3917. case CHIP_POLARIS12:
  3918. amdgpu_ring_write(ring, 0x16000012);
  3919. amdgpu_ring_write(ring, 0x00000000);
  3920. break;
  3921. case CHIP_FIJI:
  3922. amdgpu_ring_write(ring, 0x3a00161a);
  3923. amdgpu_ring_write(ring, 0x0000002e);
  3924. break;
  3925. case CHIP_CARRIZO:
  3926. amdgpu_ring_write(ring, 0x00000002);
  3927. amdgpu_ring_write(ring, 0x00000000);
  3928. break;
  3929. case CHIP_TOPAZ:
  3930. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3931. 0x00000000 : 0x00000002);
  3932. amdgpu_ring_write(ring, 0x00000000);
  3933. break;
  3934. case CHIP_STONEY:
  3935. amdgpu_ring_write(ring, 0x00000000);
  3936. amdgpu_ring_write(ring, 0x00000000);
  3937. break;
  3938. default:
  3939. BUG();
  3940. }
  3941. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3942. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3943. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3944. amdgpu_ring_write(ring, 0);
  3945. /* init the CE partitions */
  3946. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3947. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3948. amdgpu_ring_write(ring, 0x8000);
  3949. amdgpu_ring_write(ring, 0x8000);
  3950. amdgpu_ring_commit(ring);
  3951. return 0;
  3952. }
  3953. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3954. {
  3955. u32 tmp;
  3956. /* no gfx doorbells on iceland */
  3957. if (adev->asic_type == CHIP_TOPAZ)
  3958. return;
  3959. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3960. if (ring->use_doorbell) {
  3961. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3962. DOORBELL_OFFSET, ring->doorbell_index);
  3963. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3964. DOORBELL_HIT, 0);
  3965. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3966. DOORBELL_EN, 1);
  3967. } else {
  3968. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3969. }
  3970. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3971. if (adev->flags & AMD_IS_APU)
  3972. return;
  3973. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3974. DOORBELL_RANGE_LOWER,
  3975. AMDGPU_DOORBELL_GFX_RING0);
  3976. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3977. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3978. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3979. }
  3980. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3981. {
  3982. struct amdgpu_ring *ring;
  3983. u32 tmp;
  3984. u32 rb_bufsz;
  3985. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3986. int r;
  3987. /* Set the write pointer delay */
  3988. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3989. /* set the RB to use vmid 0 */
  3990. WREG32(mmCP_RB_VMID, 0);
  3991. /* Set ring buffer size */
  3992. ring = &adev->gfx.gfx_ring[0];
  3993. rb_bufsz = order_base_2(ring->ring_size / 8);
  3994. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3995. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3996. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3997. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3998. #ifdef __BIG_ENDIAN
  3999. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4000. #endif
  4001. WREG32(mmCP_RB0_CNTL, tmp);
  4002. /* Initialize the ring buffer's read and write pointers */
  4003. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4004. ring->wptr = 0;
  4005. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4006. /* set the wb address wether it's enabled or not */
  4007. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4008. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4009. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4010. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4011. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4012. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4013. mdelay(1);
  4014. WREG32(mmCP_RB0_CNTL, tmp);
  4015. rb_addr = ring->gpu_addr >> 8;
  4016. WREG32(mmCP_RB0_BASE, rb_addr);
  4017. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4018. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4019. /* start the ring */
  4020. amdgpu_ring_clear_ring(ring);
  4021. gfx_v8_0_cp_gfx_start(adev);
  4022. ring->ready = true;
  4023. r = amdgpu_ring_test_ring(ring);
  4024. if (r)
  4025. ring->ready = false;
  4026. return r;
  4027. }
  4028. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4029. {
  4030. int i;
  4031. if (enable) {
  4032. WREG32(mmCP_MEC_CNTL, 0);
  4033. } else {
  4034. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4035. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4036. adev->gfx.compute_ring[i].ready = false;
  4037. adev->gfx.kiq.ring.ready = false;
  4038. }
  4039. udelay(50);
  4040. }
  4041. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4042. {
  4043. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4044. const __le32 *fw_data;
  4045. unsigned i, fw_size;
  4046. if (!adev->gfx.mec_fw)
  4047. return -EINVAL;
  4048. gfx_v8_0_cp_compute_enable(adev, false);
  4049. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4050. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4051. fw_data = (const __le32 *)
  4052. (adev->gfx.mec_fw->data +
  4053. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4054. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4055. /* MEC1 */
  4056. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4057. for (i = 0; i < fw_size; i++)
  4058. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4059. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4060. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4061. if (adev->gfx.mec2_fw) {
  4062. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4063. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4064. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4065. fw_data = (const __le32 *)
  4066. (adev->gfx.mec2_fw->data +
  4067. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4068. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4069. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4070. for (i = 0; i < fw_size; i++)
  4071. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4072. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4073. }
  4074. return 0;
  4075. }
  4076. /* KIQ functions */
  4077. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4078. {
  4079. uint32_t tmp;
  4080. struct amdgpu_device *adev = ring->adev;
  4081. /* tell RLC which is KIQ queue */
  4082. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4083. tmp &= 0xffffff00;
  4084. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4085. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4086. tmp |= 0x80;
  4087. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4088. }
  4089. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4090. {
  4091. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4092. uint32_t scratch, tmp = 0;
  4093. uint64_t queue_mask = 0;
  4094. int r, i;
  4095. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4096. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4097. continue;
  4098. /* This situation may be hit in the future if a new HW
  4099. * generation exposes more than 64 queues. If so, the
  4100. * definition of queue_mask needs updating */
  4101. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4102. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4103. break;
  4104. }
  4105. queue_mask |= (1ull << i);
  4106. }
  4107. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4108. if (r) {
  4109. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4110. return r;
  4111. }
  4112. WREG32(scratch, 0xCAFEDEAD);
  4113. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4114. if (r) {
  4115. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4116. amdgpu_gfx_scratch_free(adev, scratch);
  4117. return r;
  4118. }
  4119. /* set resources */
  4120. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4121. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4122. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4123. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4124. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4125. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4126. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4127. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4128. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4129. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4130. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4131. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4132. /* map queues */
  4133. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4134. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4135. amdgpu_ring_write(kiq_ring,
  4136. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4137. amdgpu_ring_write(kiq_ring,
  4138. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4139. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4140. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4141. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4142. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4143. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4144. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4145. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4146. }
  4147. /* write to scratch for completion */
  4148. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4149. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4150. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4151. amdgpu_ring_commit(kiq_ring);
  4152. for (i = 0; i < adev->usec_timeout; i++) {
  4153. tmp = RREG32(scratch);
  4154. if (tmp == 0xDEADBEEF)
  4155. break;
  4156. DRM_UDELAY(1);
  4157. }
  4158. if (i >= adev->usec_timeout) {
  4159. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4160. scratch, tmp);
  4161. r = -EINVAL;
  4162. }
  4163. amdgpu_gfx_scratch_free(adev, scratch);
  4164. return r;
  4165. }
  4166. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4167. {
  4168. int i, r = 0;
  4169. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4170. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4171. for (i = 0; i < adev->usec_timeout; i++) {
  4172. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4173. break;
  4174. udelay(1);
  4175. }
  4176. if (i == adev->usec_timeout)
  4177. r = -ETIMEDOUT;
  4178. }
  4179. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4180. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4181. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4182. return r;
  4183. }
  4184. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4185. {
  4186. struct amdgpu_device *adev = ring->adev;
  4187. struct vi_mqd *mqd = ring->mqd_ptr;
  4188. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4189. uint32_t tmp;
  4190. mqd->header = 0xC0310800;
  4191. mqd->compute_pipelinestat_enable = 0x00000001;
  4192. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4193. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4194. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4195. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4196. mqd->compute_misc_reserved = 0x00000003;
  4197. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4198. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4199. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4200. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4201. eop_base_addr = ring->eop_gpu_addr >> 8;
  4202. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4203. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4204. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4205. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4206. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4207. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4208. mqd->cp_hqd_eop_control = tmp;
  4209. /* enable doorbell? */
  4210. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4211. CP_HQD_PQ_DOORBELL_CONTROL,
  4212. DOORBELL_EN,
  4213. ring->use_doorbell ? 1 : 0);
  4214. mqd->cp_hqd_pq_doorbell_control = tmp;
  4215. /* set the pointer to the MQD */
  4216. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4217. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4218. /* set MQD vmid to 0 */
  4219. tmp = RREG32(mmCP_MQD_CONTROL);
  4220. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4221. mqd->cp_mqd_control = tmp;
  4222. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4223. hqd_gpu_addr = ring->gpu_addr >> 8;
  4224. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4225. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4226. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4227. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4228. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4229. (order_base_2(ring->ring_size / 4) - 1));
  4230. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4231. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4232. #ifdef __BIG_ENDIAN
  4233. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4234. #endif
  4235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4236. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4237. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4238. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4239. mqd->cp_hqd_pq_control = tmp;
  4240. /* set the wb address whether it's enabled or not */
  4241. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4242. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4243. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4244. upper_32_bits(wb_gpu_addr) & 0xffff;
  4245. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4246. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4247. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4248. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4249. tmp = 0;
  4250. /* enable the doorbell if requested */
  4251. if (ring->use_doorbell) {
  4252. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4253. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4254. DOORBELL_OFFSET, ring->doorbell_index);
  4255. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4256. DOORBELL_EN, 1);
  4257. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4258. DOORBELL_SOURCE, 0);
  4259. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4260. DOORBELL_HIT, 0);
  4261. }
  4262. mqd->cp_hqd_pq_doorbell_control = tmp;
  4263. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4264. ring->wptr = 0;
  4265. mqd->cp_hqd_pq_wptr = ring->wptr;
  4266. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4267. /* set the vmid for the queue */
  4268. mqd->cp_hqd_vmid = 0;
  4269. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4270. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4271. mqd->cp_hqd_persistent_state = tmp;
  4272. /* set MTYPE */
  4273. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4274. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4275. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4276. mqd->cp_hqd_ib_control = tmp;
  4277. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4278. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4279. mqd->cp_hqd_iq_timer = tmp;
  4280. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4281. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4282. mqd->cp_hqd_ctx_save_control = tmp;
  4283. /* defaults */
  4284. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4285. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4286. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4287. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4288. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4289. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4290. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4291. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4292. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4293. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4294. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4295. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4296. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4297. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4298. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4299. /* activate the queue */
  4300. mqd->cp_hqd_active = 1;
  4301. return 0;
  4302. }
  4303. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4304. struct vi_mqd *mqd)
  4305. {
  4306. uint32_t mqd_reg;
  4307. uint32_t *mqd_data;
  4308. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4309. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4310. /* disable wptr polling */
  4311. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4312. /* program all HQD registers */
  4313. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4314. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4315. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4316. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4317. * on ASICs that do not support context-save.
  4318. * EOP writes/reads can start anywhere in the ring.
  4319. */
  4320. if (adev->asic_type != CHIP_TONGA) {
  4321. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4322. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4323. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4324. }
  4325. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4326. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4327. /* activate the HQD */
  4328. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4329. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4330. return 0;
  4331. }
  4332. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4333. {
  4334. struct amdgpu_device *adev = ring->adev;
  4335. struct vi_mqd *mqd = ring->mqd_ptr;
  4336. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4337. gfx_v8_0_kiq_setting(ring);
  4338. if (adev->in_sriov_reset) { /* for GPU_RESET case */
  4339. /* reset MQD to a clean status */
  4340. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4341. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4342. /* reset ring buffer */
  4343. ring->wptr = 0;
  4344. amdgpu_ring_clear_ring(ring);
  4345. mutex_lock(&adev->srbm_mutex);
  4346. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4347. gfx_v8_0_mqd_commit(adev, mqd);
  4348. vi_srbm_select(adev, 0, 0, 0, 0);
  4349. mutex_unlock(&adev->srbm_mutex);
  4350. } else {
  4351. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4352. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4353. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4354. mutex_lock(&adev->srbm_mutex);
  4355. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4356. gfx_v8_0_mqd_init(ring);
  4357. gfx_v8_0_mqd_commit(adev, mqd);
  4358. vi_srbm_select(adev, 0, 0, 0, 0);
  4359. mutex_unlock(&adev->srbm_mutex);
  4360. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4361. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4362. }
  4363. return 0;
  4364. }
  4365. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4366. {
  4367. struct amdgpu_device *adev = ring->adev;
  4368. struct vi_mqd *mqd = ring->mqd_ptr;
  4369. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4370. if (!adev->in_sriov_reset && !adev->gfx.in_suspend) {
  4371. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4372. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4373. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4374. mutex_lock(&adev->srbm_mutex);
  4375. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4376. gfx_v8_0_mqd_init(ring);
  4377. vi_srbm_select(adev, 0, 0, 0, 0);
  4378. mutex_unlock(&adev->srbm_mutex);
  4379. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4380. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4381. } else if (adev->in_sriov_reset) { /* for GPU_RESET case */
  4382. /* reset MQD to a clean status */
  4383. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4384. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4385. /* reset ring buffer */
  4386. ring->wptr = 0;
  4387. amdgpu_ring_clear_ring(ring);
  4388. } else {
  4389. amdgpu_ring_clear_ring(ring);
  4390. }
  4391. return 0;
  4392. }
  4393. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4394. {
  4395. if (adev->asic_type > CHIP_TONGA) {
  4396. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4397. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4398. }
  4399. /* enable doorbells */
  4400. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4401. }
  4402. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4403. {
  4404. struct amdgpu_ring *ring = NULL;
  4405. int r = 0, i;
  4406. gfx_v8_0_cp_compute_enable(adev, true);
  4407. ring = &adev->gfx.kiq.ring;
  4408. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4409. if (unlikely(r != 0))
  4410. goto done;
  4411. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4412. if (!r) {
  4413. r = gfx_v8_0_kiq_init_queue(ring);
  4414. amdgpu_bo_kunmap(ring->mqd_obj);
  4415. ring->mqd_ptr = NULL;
  4416. }
  4417. amdgpu_bo_unreserve(ring->mqd_obj);
  4418. if (r)
  4419. goto done;
  4420. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4421. ring = &adev->gfx.compute_ring[i];
  4422. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4423. if (unlikely(r != 0))
  4424. goto done;
  4425. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4426. if (!r) {
  4427. r = gfx_v8_0_kcq_init_queue(ring);
  4428. amdgpu_bo_kunmap(ring->mqd_obj);
  4429. ring->mqd_ptr = NULL;
  4430. }
  4431. amdgpu_bo_unreserve(ring->mqd_obj);
  4432. if (r)
  4433. goto done;
  4434. }
  4435. gfx_v8_0_set_mec_doorbell_range(adev);
  4436. r = gfx_v8_0_kiq_kcq_enable(adev);
  4437. if (r)
  4438. goto done;
  4439. /* Test KIQ */
  4440. ring = &adev->gfx.kiq.ring;
  4441. ring->ready = true;
  4442. r = amdgpu_ring_test_ring(ring);
  4443. if (r) {
  4444. ring->ready = false;
  4445. goto done;
  4446. }
  4447. /* Test KCQs */
  4448. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4449. ring = &adev->gfx.compute_ring[i];
  4450. ring->ready = true;
  4451. r = amdgpu_ring_test_ring(ring);
  4452. if (r)
  4453. ring->ready = false;
  4454. }
  4455. done:
  4456. return r;
  4457. }
  4458. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4459. {
  4460. int r;
  4461. if (!(adev->flags & AMD_IS_APU))
  4462. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4463. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4464. /* legacy firmware loading */
  4465. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4466. if (r)
  4467. return r;
  4468. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4469. if (r)
  4470. return r;
  4471. }
  4472. r = gfx_v8_0_cp_gfx_resume(adev);
  4473. if (r)
  4474. return r;
  4475. r = gfx_v8_0_kiq_resume(adev);
  4476. if (r)
  4477. return r;
  4478. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4479. return 0;
  4480. }
  4481. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4482. {
  4483. gfx_v8_0_cp_gfx_enable(adev, enable);
  4484. gfx_v8_0_cp_compute_enable(adev, enable);
  4485. }
  4486. static int gfx_v8_0_hw_init(void *handle)
  4487. {
  4488. int r;
  4489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4490. gfx_v8_0_init_golden_registers(adev);
  4491. gfx_v8_0_gpu_init(adev);
  4492. r = gfx_v8_0_rlc_resume(adev);
  4493. if (r)
  4494. return r;
  4495. r = gfx_v8_0_cp_resume(adev);
  4496. return r;
  4497. }
  4498. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4499. {
  4500. struct amdgpu_device *adev = kiq_ring->adev;
  4501. uint32_t scratch, tmp = 0;
  4502. int r, i;
  4503. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4504. if (r) {
  4505. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4506. return r;
  4507. }
  4508. WREG32(scratch, 0xCAFEDEAD);
  4509. r = amdgpu_ring_alloc(kiq_ring, 10);
  4510. if (r) {
  4511. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4512. amdgpu_gfx_scratch_free(adev, scratch);
  4513. return r;
  4514. }
  4515. /* unmap queues */
  4516. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4517. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4518. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4519. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4520. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4521. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4522. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4523. amdgpu_ring_write(kiq_ring, 0);
  4524. amdgpu_ring_write(kiq_ring, 0);
  4525. amdgpu_ring_write(kiq_ring, 0);
  4526. /* write to scratch for completion */
  4527. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4528. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4529. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4530. amdgpu_ring_commit(kiq_ring);
  4531. for (i = 0; i < adev->usec_timeout; i++) {
  4532. tmp = RREG32(scratch);
  4533. if (tmp == 0xDEADBEEF)
  4534. break;
  4535. DRM_UDELAY(1);
  4536. }
  4537. if (i >= adev->usec_timeout) {
  4538. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4539. r = -EINVAL;
  4540. }
  4541. amdgpu_gfx_scratch_free(adev, scratch);
  4542. return r;
  4543. }
  4544. static int gfx_v8_0_hw_fini(void *handle)
  4545. {
  4546. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4547. int i;
  4548. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4549. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4550. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4551. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4552. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4553. if (amdgpu_sriov_vf(adev)) {
  4554. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4555. return 0;
  4556. }
  4557. gfx_v8_0_cp_enable(adev, false);
  4558. gfx_v8_0_rlc_stop(adev);
  4559. amdgpu_set_powergating_state(adev,
  4560. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4561. return 0;
  4562. }
  4563. static int gfx_v8_0_suspend(void *handle)
  4564. {
  4565. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4566. adev->gfx.in_suspend = true;
  4567. return gfx_v8_0_hw_fini(adev);
  4568. }
  4569. static int gfx_v8_0_resume(void *handle)
  4570. {
  4571. int r;
  4572. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4573. r = gfx_v8_0_hw_init(adev);
  4574. adev->gfx.in_suspend = false;
  4575. return r;
  4576. }
  4577. static bool gfx_v8_0_is_idle(void *handle)
  4578. {
  4579. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4580. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4581. return false;
  4582. else
  4583. return true;
  4584. }
  4585. static int gfx_v8_0_wait_for_idle(void *handle)
  4586. {
  4587. unsigned i;
  4588. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4589. for (i = 0; i < adev->usec_timeout; i++) {
  4590. if (gfx_v8_0_is_idle(handle))
  4591. return 0;
  4592. udelay(1);
  4593. }
  4594. return -ETIMEDOUT;
  4595. }
  4596. static bool gfx_v8_0_check_soft_reset(void *handle)
  4597. {
  4598. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4599. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4600. u32 tmp;
  4601. /* GRBM_STATUS */
  4602. tmp = RREG32(mmGRBM_STATUS);
  4603. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4604. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4605. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4606. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4607. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4608. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4609. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4610. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4611. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4612. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4613. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4614. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4615. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4616. }
  4617. /* GRBM_STATUS2 */
  4618. tmp = RREG32(mmGRBM_STATUS2);
  4619. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4620. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4621. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4622. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4623. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4624. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4625. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4626. SOFT_RESET_CPF, 1);
  4627. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4628. SOFT_RESET_CPC, 1);
  4629. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4630. SOFT_RESET_CPG, 1);
  4631. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4632. SOFT_RESET_GRBM, 1);
  4633. }
  4634. /* SRBM_STATUS */
  4635. tmp = RREG32(mmSRBM_STATUS);
  4636. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4637. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4638. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4639. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4640. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4641. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4642. if (grbm_soft_reset || srbm_soft_reset) {
  4643. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4644. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4645. return true;
  4646. } else {
  4647. adev->gfx.grbm_soft_reset = 0;
  4648. adev->gfx.srbm_soft_reset = 0;
  4649. return false;
  4650. }
  4651. }
  4652. static int gfx_v8_0_pre_soft_reset(void *handle)
  4653. {
  4654. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4655. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4656. if ((!adev->gfx.grbm_soft_reset) &&
  4657. (!adev->gfx.srbm_soft_reset))
  4658. return 0;
  4659. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4660. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4661. /* stop the rlc */
  4662. gfx_v8_0_rlc_stop(adev);
  4663. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4664. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4665. /* Disable GFX parsing/prefetching */
  4666. gfx_v8_0_cp_gfx_enable(adev, false);
  4667. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4668. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4669. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4670. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4671. int i;
  4672. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4673. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4674. mutex_lock(&adev->srbm_mutex);
  4675. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4676. gfx_v8_0_deactivate_hqd(adev, 2);
  4677. vi_srbm_select(adev, 0, 0, 0, 0);
  4678. mutex_unlock(&adev->srbm_mutex);
  4679. }
  4680. /* Disable MEC parsing/prefetching */
  4681. gfx_v8_0_cp_compute_enable(adev, false);
  4682. }
  4683. return 0;
  4684. }
  4685. static int gfx_v8_0_soft_reset(void *handle)
  4686. {
  4687. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4688. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4689. u32 tmp;
  4690. if ((!adev->gfx.grbm_soft_reset) &&
  4691. (!adev->gfx.srbm_soft_reset))
  4692. return 0;
  4693. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4694. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4695. if (grbm_soft_reset || srbm_soft_reset) {
  4696. tmp = RREG32(mmGMCON_DEBUG);
  4697. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4698. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4699. WREG32(mmGMCON_DEBUG, tmp);
  4700. udelay(50);
  4701. }
  4702. if (grbm_soft_reset) {
  4703. tmp = RREG32(mmGRBM_SOFT_RESET);
  4704. tmp |= grbm_soft_reset;
  4705. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4706. WREG32(mmGRBM_SOFT_RESET, tmp);
  4707. tmp = RREG32(mmGRBM_SOFT_RESET);
  4708. udelay(50);
  4709. tmp &= ~grbm_soft_reset;
  4710. WREG32(mmGRBM_SOFT_RESET, tmp);
  4711. tmp = RREG32(mmGRBM_SOFT_RESET);
  4712. }
  4713. if (srbm_soft_reset) {
  4714. tmp = RREG32(mmSRBM_SOFT_RESET);
  4715. tmp |= srbm_soft_reset;
  4716. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4717. WREG32(mmSRBM_SOFT_RESET, tmp);
  4718. tmp = RREG32(mmSRBM_SOFT_RESET);
  4719. udelay(50);
  4720. tmp &= ~srbm_soft_reset;
  4721. WREG32(mmSRBM_SOFT_RESET, tmp);
  4722. tmp = RREG32(mmSRBM_SOFT_RESET);
  4723. }
  4724. if (grbm_soft_reset || srbm_soft_reset) {
  4725. tmp = RREG32(mmGMCON_DEBUG);
  4726. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4727. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4728. WREG32(mmGMCON_DEBUG, tmp);
  4729. }
  4730. /* Wait a little for things to settle down */
  4731. udelay(50);
  4732. return 0;
  4733. }
  4734. static int gfx_v8_0_post_soft_reset(void *handle)
  4735. {
  4736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4737. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4738. if ((!adev->gfx.grbm_soft_reset) &&
  4739. (!adev->gfx.srbm_soft_reset))
  4740. return 0;
  4741. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4742. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4743. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4744. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4745. gfx_v8_0_cp_gfx_resume(adev);
  4746. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4747. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4748. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4749. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4750. int i;
  4751. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4752. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4753. mutex_lock(&adev->srbm_mutex);
  4754. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4755. gfx_v8_0_deactivate_hqd(adev, 2);
  4756. vi_srbm_select(adev, 0, 0, 0, 0);
  4757. mutex_unlock(&adev->srbm_mutex);
  4758. }
  4759. gfx_v8_0_kiq_resume(adev);
  4760. }
  4761. gfx_v8_0_rlc_start(adev);
  4762. return 0;
  4763. }
  4764. /**
  4765. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4766. *
  4767. * @adev: amdgpu_device pointer
  4768. *
  4769. * Fetches a GPU clock counter snapshot.
  4770. * Returns the 64 bit clock counter snapshot.
  4771. */
  4772. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4773. {
  4774. uint64_t clock;
  4775. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4776. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4777. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4778. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4779. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4780. return clock;
  4781. }
  4782. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4783. uint32_t vmid,
  4784. uint32_t gds_base, uint32_t gds_size,
  4785. uint32_t gws_base, uint32_t gws_size,
  4786. uint32_t oa_base, uint32_t oa_size)
  4787. {
  4788. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4789. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4790. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4791. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4792. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4793. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4794. /* GDS Base */
  4795. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4796. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4797. WRITE_DATA_DST_SEL(0)));
  4798. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4799. amdgpu_ring_write(ring, 0);
  4800. amdgpu_ring_write(ring, gds_base);
  4801. /* GDS Size */
  4802. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4803. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4804. WRITE_DATA_DST_SEL(0)));
  4805. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4806. amdgpu_ring_write(ring, 0);
  4807. amdgpu_ring_write(ring, gds_size);
  4808. /* GWS */
  4809. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4810. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4811. WRITE_DATA_DST_SEL(0)));
  4812. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4813. amdgpu_ring_write(ring, 0);
  4814. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4815. /* OA */
  4816. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4817. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4818. WRITE_DATA_DST_SEL(0)));
  4819. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4820. amdgpu_ring_write(ring, 0);
  4821. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4822. }
  4823. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4824. {
  4825. WREG32(mmSQ_IND_INDEX,
  4826. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4827. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4828. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4829. (SQ_IND_INDEX__FORCE_READ_MASK));
  4830. return RREG32(mmSQ_IND_DATA);
  4831. }
  4832. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4833. uint32_t wave, uint32_t thread,
  4834. uint32_t regno, uint32_t num, uint32_t *out)
  4835. {
  4836. WREG32(mmSQ_IND_INDEX,
  4837. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4838. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4839. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4840. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4841. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4842. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4843. while (num--)
  4844. *(out++) = RREG32(mmSQ_IND_DATA);
  4845. }
  4846. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4847. {
  4848. /* type 0 wave data */
  4849. dst[(*no_fields)++] = 0;
  4850. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4851. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4852. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4853. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4854. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4855. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4856. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4857. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4858. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4859. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4860. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4861. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4862. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4863. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4864. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4865. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4866. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4867. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4868. }
  4869. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4870. uint32_t wave, uint32_t start,
  4871. uint32_t size, uint32_t *dst)
  4872. {
  4873. wave_read_regs(
  4874. adev, simd, wave, 0,
  4875. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4876. }
  4877. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4878. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4879. .select_se_sh = &gfx_v8_0_select_se_sh,
  4880. .read_wave_data = &gfx_v8_0_read_wave_data,
  4881. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4882. };
  4883. static int gfx_v8_0_early_init(void *handle)
  4884. {
  4885. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4886. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4887. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4888. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4889. gfx_v8_0_set_ring_funcs(adev);
  4890. gfx_v8_0_set_irq_funcs(adev);
  4891. gfx_v8_0_set_gds_init(adev);
  4892. gfx_v8_0_set_rlc_funcs(adev);
  4893. return 0;
  4894. }
  4895. static int gfx_v8_0_late_init(void *handle)
  4896. {
  4897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4898. int r;
  4899. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4900. if (r)
  4901. return r;
  4902. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4903. if (r)
  4904. return r;
  4905. /* requires IBs so do in late init after IB pool is initialized */
  4906. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4907. if (r)
  4908. return r;
  4909. amdgpu_set_powergating_state(adev,
  4910. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4911. return 0;
  4912. }
  4913. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4914. bool enable)
  4915. {
  4916. if ((adev->asic_type == CHIP_POLARIS11) ||
  4917. (adev->asic_type == CHIP_POLARIS12))
  4918. /* Send msg to SMU via Powerplay */
  4919. amdgpu_set_powergating_state(adev,
  4920. AMD_IP_BLOCK_TYPE_SMC,
  4921. enable ?
  4922. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4923. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4924. }
  4925. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4926. bool enable)
  4927. {
  4928. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4929. }
  4930. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4931. bool enable)
  4932. {
  4933. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4934. }
  4935. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4936. bool enable)
  4937. {
  4938. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4939. }
  4940. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4941. bool enable)
  4942. {
  4943. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4944. /* Read any GFX register to wake up GFX. */
  4945. if (!enable)
  4946. RREG32(mmDB_RENDER_CONTROL);
  4947. }
  4948. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4949. bool enable)
  4950. {
  4951. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4952. cz_enable_gfx_cg_power_gating(adev, true);
  4953. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4954. cz_enable_gfx_pipeline_power_gating(adev, true);
  4955. } else {
  4956. cz_enable_gfx_cg_power_gating(adev, false);
  4957. cz_enable_gfx_pipeline_power_gating(adev, false);
  4958. }
  4959. }
  4960. static int gfx_v8_0_set_powergating_state(void *handle,
  4961. enum amd_powergating_state state)
  4962. {
  4963. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4964. bool enable = (state == AMD_PG_STATE_GATE);
  4965. if (amdgpu_sriov_vf(adev))
  4966. return 0;
  4967. switch (adev->asic_type) {
  4968. case CHIP_CARRIZO:
  4969. case CHIP_STONEY:
  4970. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4971. cz_enable_sck_slow_down_on_power_up(adev, true);
  4972. cz_enable_sck_slow_down_on_power_down(adev, true);
  4973. } else {
  4974. cz_enable_sck_slow_down_on_power_up(adev, false);
  4975. cz_enable_sck_slow_down_on_power_down(adev, false);
  4976. }
  4977. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4978. cz_enable_cp_power_gating(adev, true);
  4979. else
  4980. cz_enable_cp_power_gating(adev, false);
  4981. cz_update_gfx_cg_power_gating(adev, enable);
  4982. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4983. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4984. else
  4985. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4986. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4987. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4988. else
  4989. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4990. break;
  4991. case CHIP_POLARIS11:
  4992. case CHIP_POLARIS12:
  4993. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4994. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4995. else
  4996. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4997. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4998. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4999. else
  5000. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5001. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5002. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5003. else
  5004. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5005. break;
  5006. default:
  5007. break;
  5008. }
  5009. return 0;
  5010. }
  5011. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5012. {
  5013. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5014. int data;
  5015. if (amdgpu_sriov_vf(adev))
  5016. *flags = 0;
  5017. /* AMD_CG_SUPPORT_GFX_MGCG */
  5018. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5019. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5020. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5021. /* AMD_CG_SUPPORT_GFX_CGLG */
  5022. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5023. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5024. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5025. /* AMD_CG_SUPPORT_GFX_CGLS */
  5026. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5027. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5028. /* AMD_CG_SUPPORT_GFX_CGTS */
  5029. data = RREG32(mmCGTS_SM_CTRL_REG);
  5030. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5031. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5032. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5033. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5034. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5035. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5036. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5037. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5038. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5039. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5040. data = RREG32(mmCP_MEM_SLP_CNTL);
  5041. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5042. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5043. }
  5044. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5045. uint32_t reg_addr, uint32_t cmd)
  5046. {
  5047. uint32_t data;
  5048. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5049. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5050. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5051. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5052. if (adev->asic_type == CHIP_STONEY)
  5053. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5054. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5055. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5056. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5057. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5058. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5059. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5060. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5061. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5062. else
  5063. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5064. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5065. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5066. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5067. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5068. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5069. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5070. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5071. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5072. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5073. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5074. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5075. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5076. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5077. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5078. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5079. }
  5080. #define MSG_ENTER_RLC_SAFE_MODE 1
  5081. #define MSG_EXIT_RLC_SAFE_MODE 0
  5082. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5083. #define RLC_GPR_REG2__REQ__SHIFT 0
  5084. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5085. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5086. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5087. {
  5088. u32 data;
  5089. unsigned i;
  5090. data = RREG32(mmRLC_CNTL);
  5091. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5092. return;
  5093. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5094. data |= RLC_SAFE_MODE__CMD_MASK;
  5095. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5096. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5097. WREG32(mmRLC_SAFE_MODE, data);
  5098. for (i = 0; i < adev->usec_timeout; i++) {
  5099. if ((RREG32(mmRLC_GPM_STAT) &
  5100. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5101. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5102. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5103. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5104. break;
  5105. udelay(1);
  5106. }
  5107. for (i = 0; i < adev->usec_timeout; i++) {
  5108. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5109. break;
  5110. udelay(1);
  5111. }
  5112. adev->gfx.rlc.in_safe_mode = true;
  5113. }
  5114. }
  5115. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5116. {
  5117. u32 data = 0;
  5118. unsigned i;
  5119. data = RREG32(mmRLC_CNTL);
  5120. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5121. return;
  5122. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5123. if (adev->gfx.rlc.in_safe_mode) {
  5124. data |= RLC_SAFE_MODE__CMD_MASK;
  5125. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5126. WREG32(mmRLC_SAFE_MODE, data);
  5127. adev->gfx.rlc.in_safe_mode = false;
  5128. }
  5129. }
  5130. for (i = 0; i < adev->usec_timeout; i++) {
  5131. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5132. break;
  5133. udelay(1);
  5134. }
  5135. }
  5136. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5137. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5138. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5139. };
  5140. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5141. bool enable)
  5142. {
  5143. uint32_t temp, data;
  5144. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5145. /* It is disabled by HW by default */
  5146. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5147. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5148. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5149. /* 1 - RLC memory Light sleep */
  5150. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5151. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5152. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5153. }
  5154. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5155. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5156. if (adev->flags & AMD_IS_APU)
  5157. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5158. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5159. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5160. else
  5161. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5162. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5163. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5164. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5165. if (temp != data)
  5166. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5167. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5168. gfx_v8_0_wait_for_rlc_serdes(adev);
  5169. /* 5 - clear mgcg override */
  5170. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5171. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5172. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5173. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5174. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5175. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5176. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5177. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5178. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5179. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5180. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5181. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5182. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5183. if (temp != data)
  5184. WREG32(mmCGTS_SM_CTRL_REG, data);
  5185. }
  5186. udelay(50);
  5187. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5188. gfx_v8_0_wait_for_rlc_serdes(adev);
  5189. } else {
  5190. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5191. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5192. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5193. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5194. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5195. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5196. if (temp != data)
  5197. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5198. /* 2 - disable MGLS in RLC */
  5199. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5200. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5201. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5202. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5203. }
  5204. /* 3 - disable MGLS in CP */
  5205. data = RREG32(mmCP_MEM_SLP_CNTL);
  5206. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5207. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5208. WREG32(mmCP_MEM_SLP_CNTL, data);
  5209. }
  5210. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5211. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5212. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5213. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5214. if (temp != data)
  5215. WREG32(mmCGTS_SM_CTRL_REG, data);
  5216. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5217. gfx_v8_0_wait_for_rlc_serdes(adev);
  5218. /* 6 - set mgcg override */
  5219. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5220. udelay(50);
  5221. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5222. gfx_v8_0_wait_for_rlc_serdes(adev);
  5223. }
  5224. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5225. }
  5226. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5227. bool enable)
  5228. {
  5229. uint32_t temp, temp1, data, data1;
  5230. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5231. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5232. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5233. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5234. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5235. if (temp1 != data1)
  5236. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5237. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5238. gfx_v8_0_wait_for_rlc_serdes(adev);
  5239. /* 2 - clear cgcg override */
  5240. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5241. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5242. gfx_v8_0_wait_for_rlc_serdes(adev);
  5243. /* 3 - write cmd to set CGLS */
  5244. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5245. /* 4 - enable cgcg */
  5246. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5247. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5248. /* enable cgls*/
  5249. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5250. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5251. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5252. if (temp1 != data1)
  5253. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5254. } else {
  5255. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5256. }
  5257. if (temp != data)
  5258. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5259. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5260. * Cmp_busy/GFX_Idle interrupts
  5261. */
  5262. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5263. } else {
  5264. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5265. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5266. /* TEST CGCG */
  5267. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5268. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5269. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5270. if (temp1 != data1)
  5271. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5272. /* read gfx register to wake up cgcg */
  5273. RREG32(mmCB_CGTT_SCLK_CTRL);
  5274. RREG32(mmCB_CGTT_SCLK_CTRL);
  5275. RREG32(mmCB_CGTT_SCLK_CTRL);
  5276. RREG32(mmCB_CGTT_SCLK_CTRL);
  5277. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5278. gfx_v8_0_wait_for_rlc_serdes(adev);
  5279. /* write cmd to Set CGCG Overrride */
  5280. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5281. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5282. gfx_v8_0_wait_for_rlc_serdes(adev);
  5283. /* write cmd to Clear CGLS */
  5284. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5285. /* disable cgcg, cgls should be disabled too. */
  5286. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5287. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5288. if (temp != data)
  5289. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5290. /* enable interrupts again for PG */
  5291. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5292. }
  5293. gfx_v8_0_wait_for_rlc_serdes(adev);
  5294. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5295. }
  5296. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5297. bool enable)
  5298. {
  5299. if (enable) {
  5300. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5301. * === MGCG + MGLS + TS(CG/LS) ===
  5302. */
  5303. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5304. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5305. } else {
  5306. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5307. * === CGCG + CGLS ===
  5308. */
  5309. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5310. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5311. }
  5312. return 0;
  5313. }
  5314. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5315. enum amd_clockgating_state state)
  5316. {
  5317. uint32_t msg_id, pp_state = 0;
  5318. uint32_t pp_support_state = 0;
  5319. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5320. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5321. pp_support_state = PP_STATE_SUPPORT_LS;
  5322. pp_state = PP_STATE_LS;
  5323. }
  5324. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5325. pp_support_state |= PP_STATE_SUPPORT_CG;
  5326. pp_state |= PP_STATE_CG;
  5327. }
  5328. if (state == AMD_CG_STATE_UNGATE)
  5329. pp_state = 0;
  5330. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5331. PP_BLOCK_GFX_CG,
  5332. pp_support_state,
  5333. pp_state);
  5334. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5335. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5336. }
  5337. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5338. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5339. pp_support_state = PP_STATE_SUPPORT_LS;
  5340. pp_state = PP_STATE_LS;
  5341. }
  5342. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5343. pp_support_state |= PP_STATE_SUPPORT_CG;
  5344. pp_state |= PP_STATE_CG;
  5345. }
  5346. if (state == AMD_CG_STATE_UNGATE)
  5347. pp_state = 0;
  5348. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5349. PP_BLOCK_GFX_MG,
  5350. pp_support_state,
  5351. pp_state);
  5352. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5353. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5354. }
  5355. return 0;
  5356. }
  5357. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5358. enum amd_clockgating_state state)
  5359. {
  5360. uint32_t msg_id, pp_state = 0;
  5361. uint32_t pp_support_state = 0;
  5362. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5363. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5364. pp_support_state = PP_STATE_SUPPORT_LS;
  5365. pp_state = PP_STATE_LS;
  5366. }
  5367. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5368. pp_support_state |= PP_STATE_SUPPORT_CG;
  5369. pp_state |= PP_STATE_CG;
  5370. }
  5371. if (state == AMD_CG_STATE_UNGATE)
  5372. pp_state = 0;
  5373. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5374. PP_BLOCK_GFX_CG,
  5375. pp_support_state,
  5376. pp_state);
  5377. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5378. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5379. }
  5380. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5381. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5382. pp_support_state = PP_STATE_SUPPORT_LS;
  5383. pp_state = PP_STATE_LS;
  5384. }
  5385. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5386. pp_support_state |= PP_STATE_SUPPORT_CG;
  5387. pp_state |= PP_STATE_CG;
  5388. }
  5389. if (state == AMD_CG_STATE_UNGATE)
  5390. pp_state = 0;
  5391. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5392. PP_BLOCK_GFX_3D,
  5393. pp_support_state,
  5394. pp_state);
  5395. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5396. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5397. }
  5398. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5399. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5400. pp_support_state = PP_STATE_SUPPORT_LS;
  5401. pp_state = PP_STATE_LS;
  5402. }
  5403. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5404. pp_support_state |= PP_STATE_SUPPORT_CG;
  5405. pp_state |= PP_STATE_CG;
  5406. }
  5407. if (state == AMD_CG_STATE_UNGATE)
  5408. pp_state = 0;
  5409. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5410. PP_BLOCK_GFX_MG,
  5411. pp_support_state,
  5412. pp_state);
  5413. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5414. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5415. }
  5416. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5417. pp_support_state = PP_STATE_SUPPORT_LS;
  5418. if (state == AMD_CG_STATE_UNGATE)
  5419. pp_state = 0;
  5420. else
  5421. pp_state = PP_STATE_LS;
  5422. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5423. PP_BLOCK_GFX_RLC,
  5424. pp_support_state,
  5425. pp_state);
  5426. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5427. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5428. }
  5429. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5430. pp_support_state = PP_STATE_SUPPORT_LS;
  5431. if (state == AMD_CG_STATE_UNGATE)
  5432. pp_state = 0;
  5433. else
  5434. pp_state = PP_STATE_LS;
  5435. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5436. PP_BLOCK_GFX_CP,
  5437. pp_support_state,
  5438. pp_state);
  5439. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5440. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5441. }
  5442. return 0;
  5443. }
  5444. static int gfx_v8_0_set_clockgating_state(void *handle,
  5445. enum amd_clockgating_state state)
  5446. {
  5447. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5448. if (amdgpu_sriov_vf(adev))
  5449. return 0;
  5450. switch (adev->asic_type) {
  5451. case CHIP_FIJI:
  5452. case CHIP_CARRIZO:
  5453. case CHIP_STONEY:
  5454. gfx_v8_0_update_gfx_clock_gating(adev,
  5455. state == AMD_CG_STATE_GATE);
  5456. break;
  5457. case CHIP_TONGA:
  5458. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5459. break;
  5460. case CHIP_POLARIS10:
  5461. case CHIP_POLARIS11:
  5462. case CHIP_POLARIS12:
  5463. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5464. break;
  5465. default:
  5466. break;
  5467. }
  5468. return 0;
  5469. }
  5470. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5471. {
  5472. return ring->adev->wb.wb[ring->rptr_offs];
  5473. }
  5474. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5475. {
  5476. struct amdgpu_device *adev = ring->adev;
  5477. if (ring->use_doorbell)
  5478. /* XXX check if swapping is necessary on BE */
  5479. return ring->adev->wb.wb[ring->wptr_offs];
  5480. else
  5481. return RREG32(mmCP_RB0_WPTR);
  5482. }
  5483. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5484. {
  5485. struct amdgpu_device *adev = ring->adev;
  5486. if (ring->use_doorbell) {
  5487. /* XXX check if swapping is necessary on BE */
  5488. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5489. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5490. } else {
  5491. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5492. (void)RREG32(mmCP_RB0_WPTR);
  5493. }
  5494. }
  5495. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5496. {
  5497. u32 ref_and_mask, reg_mem_engine;
  5498. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5499. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5500. switch (ring->me) {
  5501. case 1:
  5502. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5503. break;
  5504. case 2:
  5505. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5506. break;
  5507. default:
  5508. return;
  5509. }
  5510. reg_mem_engine = 0;
  5511. } else {
  5512. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5513. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5514. }
  5515. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5516. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5517. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5518. reg_mem_engine));
  5519. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5520. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5521. amdgpu_ring_write(ring, ref_and_mask);
  5522. amdgpu_ring_write(ring, ref_and_mask);
  5523. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5524. }
  5525. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5526. {
  5527. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5528. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5529. EVENT_INDEX(4));
  5530. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5531. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5532. EVENT_INDEX(0));
  5533. }
  5534. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5535. {
  5536. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5537. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5538. WRITE_DATA_DST_SEL(0) |
  5539. WR_CONFIRM));
  5540. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5541. amdgpu_ring_write(ring, 0);
  5542. amdgpu_ring_write(ring, 1);
  5543. }
  5544. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5545. struct amdgpu_ib *ib,
  5546. unsigned vm_id, bool ctx_switch)
  5547. {
  5548. u32 header, control = 0;
  5549. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5550. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5551. else
  5552. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5553. control |= ib->length_dw | (vm_id << 24);
  5554. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5555. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5556. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5557. gfx_v8_0_ring_emit_de_meta(ring);
  5558. }
  5559. amdgpu_ring_write(ring, header);
  5560. amdgpu_ring_write(ring,
  5561. #ifdef __BIG_ENDIAN
  5562. (2 << 0) |
  5563. #endif
  5564. (ib->gpu_addr & 0xFFFFFFFC));
  5565. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5566. amdgpu_ring_write(ring, control);
  5567. }
  5568. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5569. struct amdgpu_ib *ib,
  5570. unsigned vm_id, bool ctx_switch)
  5571. {
  5572. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5573. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5574. amdgpu_ring_write(ring,
  5575. #ifdef __BIG_ENDIAN
  5576. (2 << 0) |
  5577. #endif
  5578. (ib->gpu_addr & 0xFFFFFFFC));
  5579. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5580. amdgpu_ring_write(ring, control);
  5581. }
  5582. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5583. u64 seq, unsigned flags)
  5584. {
  5585. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5586. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5587. /* EVENT_WRITE_EOP - flush caches, send int */
  5588. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5589. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5590. EOP_TC_ACTION_EN |
  5591. EOP_TC_WB_ACTION_EN |
  5592. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5593. EVENT_INDEX(5)));
  5594. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5595. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5596. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5597. amdgpu_ring_write(ring, lower_32_bits(seq));
  5598. amdgpu_ring_write(ring, upper_32_bits(seq));
  5599. }
  5600. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5601. {
  5602. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5603. uint32_t seq = ring->fence_drv.sync_seq;
  5604. uint64_t addr = ring->fence_drv.gpu_addr;
  5605. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5606. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5607. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5608. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5609. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5610. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5611. amdgpu_ring_write(ring, seq);
  5612. amdgpu_ring_write(ring, 0xffffffff);
  5613. amdgpu_ring_write(ring, 4); /* poll interval */
  5614. }
  5615. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5616. unsigned vm_id, uint64_t pd_addr)
  5617. {
  5618. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5619. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5620. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5621. WRITE_DATA_DST_SEL(0)) |
  5622. WR_CONFIRM);
  5623. if (vm_id < 8) {
  5624. amdgpu_ring_write(ring,
  5625. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5626. } else {
  5627. amdgpu_ring_write(ring,
  5628. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5629. }
  5630. amdgpu_ring_write(ring, 0);
  5631. amdgpu_ring_write(ring, pd_addr >> 12);
  5632. /* bits 0-15 are the VM contexts0-15 */
  5633. /* invalidate the cache */
  5634. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5635. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5636. WRITE_DATA_DST_SEL(0)));
  5637. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5638. amdgpu_ring_write(ring, 0);
  5639. amdgpu_ring_write(ring, 1 << vm_id);
  5640. /* wait for the invalidate to complete */
  5641. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5642. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5643. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5644. WAIT_REG_MEM_ENGINE(0))); /* me */
  5645. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5646. amdgpu_ring_write(ring, 0);
  5647. amdgpu_ring_write(ring, 0); /* ref */
  5648. amdgpu_ring_write(ring, 0); /* mask */
  5649. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5650. /* compute doesn't have PFP */
  5651. if (usepfp) {
  5652. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5653. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5654. amdgpu_ring_write(ring, 0x0);
  5655. }
  5656. }
  5657. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5658. {
  5659. return ring->adev->wb.wb[ring->wptr_offs];
  5660. }
  5661. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5662. {
  5663. struct amdgpu_device *adev = ring->adev;
  5664. /* XXX check if swapping is necessary on BE */
  5665. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5666. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5667. }
  5668. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5669. bool acquire)
  5670. {
  5671. struct amdgpu_device *adev = ring->adev;
  5672. int pipe_num, tmp, reg;
  5673. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5674. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5675. /* first me only has 2 entries, GFX and HP3D */
  5676. if (ring->me > 0)
  5677. pipe_num -= 2;
  5678. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5679. tmp = RREG32(reg);
  5680. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5681. WREG32(reg, tmp);
  5682. }
  5683. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5684. struct amdgpu_ring *ring,
  5685. bool acquire)
  5686. {
  5687. int i, pipe;
  5688. bool reserve;
  5689. struct amdgpu_ring *iring;
  5690. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5691. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5692. if (acquire)
  5693. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5694. else
  5695. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5696. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5697. /* Clear all reservations - everyone reacquires all resources */
  5698. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5699. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5700. true);
  5701. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5702. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5703. true);
  5704. } else {
  5705. /* Lower all pipes without a current reservation */
  5706. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5707. iring = &adev->gfx.gfx_ring[i];
  5708. pipe = amdgpu_gfx_queue_to_bit(adev,
  5709. iring->me,
  5710. iring->pipe,
  5711. 0);
  5712. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5713. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5714. }
  5715. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5716. iring = &adev->gfx.compute_ring[i];
  5717. pipe = amdgpu_gfx_queue_to_bit(adev,
  5718. iring->me,
  5719. iring->pipe,
  5720. 0);
  5721. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5722. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5723. }
  5724. }
  5725. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5726. }
  5727. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5728. struct amdgpu_ring *ring,
  5729. bool acquire)
  5730. {
  5731. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5732. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5733. mutex_lock(&adev->srbm_mutex);
  5734. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5735. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5736. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5737. vi_srbm_select(adev, 0, 0, 0, 0);
  5738. mutex_unlock(&adev->srbm_mutex);
  5739. }
  5740. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5741. enum amd_sched_priority priority)
  5742. {
  5743. struct amdgpu_device *adev = ring->adev;
  5744. bool acquire = priority == AMD_SCHED_PRIORITY_HIGH_HW;
  5745. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5746. return;
  5747. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5748. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5749. }
  5750. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5751. u64 addr, u64 seq,
  5752. unsigned flags)
  5753. {
  5754. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5755. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5756. /* RELEASE_MEM - flush caches, send int */
  5757. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5758. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5759. EOP_TC_ACTION_EN |
  5760. EOP_TC_WB_ACTION_EN |
  5761. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5762. EVENT_INDEX(5)));
  5763. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5764. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5765. amdgpu_ring_write(ring, upper_32_bits(addr));
  5766. amdgpu_ring_write(ring, lower_32_bits(seq));
  5767. amdgpu_ring_write(ring, upper_32_bits(seq));
  5768. }
  5769. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5770. u64 seq, unsigned int flags)
  5771. {
  5772. /* we only allocate 32bit for each seq wb address */
  5773. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5774. /* write fence seq to the "addr" */
  5775. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5776. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5777. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5778. amdgpu_ring_write(ring, lower_32_bits(addr));
  5779. amdgpu_ring_write(ring, upper_32_bits(addr));
  5780. amdgpu_ring_write(ring, lower_32_bits(seq));
  5781. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5782. /* set register to trigger INT */
  5783. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5784. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5785. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5786. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5787. amdgpu_ring_write(ring, 0);
  5788. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5789. }
  5790. }
  5791. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5792. {
  5793. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5794. amdgpu_ring_write(ring, 0);
  5795. }
  5796. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5797. {
  5798. uint32_t dw2 = 0;
  5799. if (amdgpu_sriov_vf(ring->adev))
  5800. gfx_v8_0_ring_emit_ce_meta(ring);
  5801. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5802. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5803. gfx_v8_0_ring_emit_vgt_flush(ring);
  5804. /* set load_global_config & load_global_uconfig */
  5805. dw2 |= 0x8001;
  5806. /* set load_cs_sh_regs */
  5807. dw2 |= 0x01000000;
  5808. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5809. dw2 |= 0x10002;
  5810. /* set load_ce_ram if preamble presented */
  5811. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5812. dw2 |= 0x10000000;
  5813. } else {
  5814. /* still load_ce_ram if this is the first time preamble presented
  5815. * although there is no context switch happens.
  5816. */
  5817. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5818. dw2 |= 0x10000000;
  5819. }
  5820. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5821. amdgpu_ring_write(ring, dw2);
  5822. amdgpu_ring_write(ring, 0);
  5823. }
  5824. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5825. {
  5826. unsigned ret;
  5827. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5828. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5829. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5830. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5831. ret = ring->wptr & ring->buf_mask;
  5832. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5833. return ret;
  5834. }
  5835. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5836. {
  5837. unsigned cur;
  5838. BUG_ON(offset > ring->buf_mask);
  5839. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5840. cur = (ring->wptr & ring->buf_mask) - 1;
  5841. if (likely(cur > offset))
  5842. ring->ring[offset] = cur - offset;
  5843. else
  5844. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5845. }
  5846. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5847. {
  5848. struct amdgpu_device *adev = ring->adev;
  5849. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5850. amdgpu_ring_write(ring, 0 | /* src: register*/
  5851. (5 << 8) | /* dst: memory */
  5852. (1 << 20)); /* write confirm */
  5853. amdgpu_ring_write(ring, reg);
  5854. amdgpu_ring_write(ring, 0);
  5855. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5856. adev->virt.reg_val_offs * 4));
  5857. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5858. adev->virt.reg_val_offs * 4));
  5859. }
  5860. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5861. uint32_t val)
  5862. {
  5863. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5864. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5865. amdgpu_ring_write(ring, reg);
  5866. amdgpu_ring_write(ring, 0);
  5867. amdgpu_ring_write(ring, val);
  5868. }
  5869. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5870. enum amdgpu_interrupt_state state)
  5871. {
  5872. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5873. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5874. }
  5875. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5876. int me, int pipe,
  5877. enum amdgpu_interrupt_state state)
  5878. {
  5879. u32 mec_int_cntl, mec_int_cntl_reg;
  5880. /*
  5881. * amdgpu controls only the first MEC. That's why this function only
  5882. * handles the setting of interrupts for this specific MEC. All other
  5883. * pipes' interrupts are set by amdkfd.
  5884. */
  5885. if (me == 1) {
  5886. switch (pipe) {
  5887. case 0:
  5888. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5889. break;
  5890. case 1:
  5891. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5892. break;
  5893. case 2:
  5894. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5895. break;
  5896. case 3:
  5897. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5898. break;
  5899. default:
  5900. DRM_DEBUG("invalid pipe %d\n", pipe);
  5901. return;
  5902. }
  5903. } else {
  5904. DRM_DEBUG("invalid me %d\n", me);
  5905. return;
  5906. }
  5907. switch (state) {
  5908. case AMDGPU_IRQ_STATE_DISABLE:
  5909. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5910. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5911. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5912. break;
  5913. case AMDGPU_IRQ_STATE_ENABLE:
  5914. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5915. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5916. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5917. break;
  5918. default:
  5919. break;
  5920. }
  5921. }
  5922. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5923. struct amdgpu_irq_src *source,
  5924. unsigned type,
  5925. enum amdgpu_interrupt_state state)
  5926. {
  5927. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5928. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5929. return 0;
  5930. }
  5931. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5932. struct amdgpu_irq_src *source,
  5933. unsigned type,
  5934. enum amdgpu_interrupt_state state)
  5935. {
  5936. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5937. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5938. return 0;
  5939. }
  5940. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5941. struct amdgpu_irq_src *src,
  5942. unsigned type,
  5943. enum amdgpu_interrupt_state state)
  5944. {
  5945. switch (type) {
  5946. case AMDGPU_CP_IRQ_GFX_EOP:
  5947. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5948. break;
  5949. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5950. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5951. break;
  5952. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5953. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5954. break;
  5955. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5956. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5957. break;
  5958. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5959. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5960. break;
  5961. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5962. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5963. break;
  5964. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5965. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5966. break;
  5967. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5968. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5969. break;
  5970. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5971. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5972. break;
  5973. default:
  5974. break;
  5975. }
  5976. return 0;
  5977. }
  5978. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5979. struct amdgpu_irq_src *source,
  5980. struct amdgpu_iv_entry *entry)
  5981. {
  5982. int i;
  5983. u8 me_id, pipe_id, queue_id;
  5984. struct amdgpu_ring *ring;
  5985. DRM_DEBUG("IH: CP EOP\n");
  5986. me_id = (entry->ring_id & 0x0c) >> 2;
  5987. pipe_id = (entry->ring_id & 0x03) >> 0;
  5988. queue_id = (entry->ring_id & 0x70) >> 4;
  5989. switch (me_id) {
  5990. case 0:
  5991. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5992. break;
  5993. case 1:
  5994. case 2:
  5995. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5996. ring = &adev->gfx.compute_ring[i];
  5997. /* Per-queue interrupt is supported for MEC starting from VI.
  5998. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5999. */
  6000. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6001. amdgpu_fence_process(ring);
  6002. }
  6003. break;
  6004. }
  6005. return 0;
  6006. }
  6007. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6008. struct amdgpu_irq_src *source,
  6009. struct amdgpu_iv_entry *entry)
  6010. {
  6011. DRM_ERROR("Illegal register access in command stream\n");
  6012. schedule_work(&adev->reset_work);
  6013. return 0;
  6014. }
  6015. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6016. struct amdgpu_irq_src *source,
  6017. struct amdgpu_iv_entry *entry)
  6018. {
  6019. DRM_ERROR("Illegal instruction in command stream\n");
  6020. schedule_work(&adev->reset_work);
  6021. return 0;
  6022. }
  6023. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6024. struct amdgpu_irq_src *src,
  6025. unsigned int type,
  6026. enum amdgpu_interrupt_state state)
  6027. {
  6028. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6029. switch (type) {
  6030. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6031. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6032. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6033. if (ring->me == 1)
  6034. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6035. ring->pipe,
  6036. GENERIC2_INT_ENABLE,
  6037. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6038. else
  6039. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6040. ring->pipe,
  6041. GENERIC2_INT_ENABLE,
  6042. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6043. break;
  6044. default:
  6045. BUG(); /* kiq only support GENERIC2_INT now */
  6046. break;
  6047. }
  6048. return 0;
  6049. }
  6050. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6051. struct amdgpu_irq_src *source,
  6052. struct amdgpu_iv_entry *entry)
  6053. {
  6054. u8 me_id, pipe_id, queue_id;
  6055. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6056. me_id = (entry->ring_id & 0x0c) >> 2;
  6057. pipe_id = (entry->ring_id & 0x03) >> 0;
  6058. queue_id = (entry->ring_id & 0x70) >> 4;
  6059. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6060. me_id, pipe_id, queue_id);
  6061. amdgpu_fence_process(ring);
  6062. return 0;
  6063. }
  6064. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6065. .name = "gfx_v8_0",
  6066. .early_init = gfx_v8_0_early_init,
  6067. .late_init = gfx_v8_0_late_init,
  6068. .sw_init = gfx_v8_0_sw_init,
  6069. .sw_fini = gfx_v8_0_sw_fini,
  6070. .hw_init = gfx_v8_0_hw_init,
  6071. .hw_fini = gfx_v8_0_hw_fini,
  6072. .suspend = gfx_v8_0_suspend,
  6073. .resume = gfx_v8_0_resume,
  6074. .is_idle = gfx_v8_0_is_idle,
  6075. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6076. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6077. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6078. .soft_reset = gfx_v8_0_soft_reset,
  6079. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6080. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6081. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6082. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6083. };
  6084. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6085. .type = AMDGPU_RING_TYPE_GFX,
  6086. .align_mask = 0xff,
  6087. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6088. .support_64bit_ptrs = false,
  6089. .get_rptr = gfx_v8_0_ring_get_rptr,
  6090. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6091. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6092. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6093. 5 + /* COND_EXEC */
  6094. 7 + /* PIPELINE_SYNC */
  6095. 19 + /* VM_FLUSH */
  6096. 8 + /* FENCE for VM_FLUSH */
  6097. 20 + /* GDS switch */
  6098. 4 + /* double SWITCH_BUFFER,
  6099. the first COND_EXEC jump to the place just
  6100. prior to this double SWITCH_BUFFER */
  6101. 5 + /* COND_EXEC */
  6102. 7 + /* HDP_flush */
  6103. 4 + /* VGT_flush */
  6104. 14 + /* CE_META */
  6105. 31 + /* DE_META */
  6106. 3 + /* CNTX_CTRL */
  6107. 5 + /* HDP_INVL */
  6108. 8 + 8 + /* FENCE x2 */
  6109. 2, /* SWITCH_BUFFER */
  6110. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6111. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6112. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6113. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6114. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6115. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6116. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6117. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6118. .test_ring = gfx_v8_0_ring_test_ring,
  6119. .test_ib = gfx_v8_0_ring_test_ib,
  6120. .insert_nop = amdgpu_ring_insert_nop,
  6121. .pad_ib = amdgpu_ring_generic_pad_ib,
  6122. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6123. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6124. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6125. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6126. };
  6127. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6128. .type = AMDGPU_RING_TYPE_COMPUTE,
  6129. .align_mask = 0xff,
  6130. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6131. .support_64bit_ptrs = false,
  6132. .get_rptr = gfx_v8_0_ring_get_rptr,
  6133. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6134. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6135. .emit_frame_size =
  6136. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6137. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6138. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6139. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6140. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6141. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6142. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6143. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6144. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6145. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6146. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6147. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6148. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6149. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6150. .test_ring = gfx_v8_0_ring_test_ring,
  6151. .test_ib = gfx_v8_0_ring_test_ib,
  6152. .insert_nop = amdgpu_ring_insert_nop,
  6153. .pad_ib = amdgpu_ring_generic_pad_ib,
  6154. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6155. };
  6156. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6157. .type = AMDGPU_RING_TYPE_KIQ,
  6158. .align_mask = 0xff,
  6159. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6160. .support_64bit_ptrs = false,
  6161. .get_rptr = gfx_v8_0_ring_get_rptr,
  6162. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6163. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6164. .emit_frame_size =
  6165. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6166. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6167. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6168. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6169. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6170. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6171. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6172. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6173. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6174. .test_ring = gfx_v8_0_ring_test_ring,
  6175. .test_ib = gfx_v8_0_ring_test_ib,
  6176. .insert_nop = amdgpu_ring_insert_nop,
  6177. .pad_ib = amdgpu_ring_generic_pad_ib,
  6178. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6179. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6180. };
  6181. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6182. {
  6183. int i;
  6184. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6185. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6186. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6187. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6188. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6189. }
  6190. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6191. .set = gfx_v8_0_set_eop_interrupt_state,
  6192. .process = gfx_v8_0_eop_irq,
  6193. };
  6194. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6195. .set = gfx_v8_0_set_priv_reg_fault_state,
  6196. .process = gfx_v8_0_priv_reg_irq,
  6197. };
  6198. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6199. .set = gfx_v8_0_set_priv_inst_fault_state,
  6200. .process = gfx_v8_0_priv_inst_irq,
  6201. };
  6202. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6203. .set = gfx_v8_0_kiq_set_interrupt_state,
  6204. .process = gfx_v8_0_kiq_irq,
  6205. };
  6206. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6207. {
  6208. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6209. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6210. adev->gfx.priv_reg_irq.num_types = 1;
  6211. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6212. adev->gfx.priv_inst_irq.num_types = 1;
  6213. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6214. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6215. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6216. }
  6217. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6218. {
  6219. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6220. }
  6221. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6222. {
  6223. /* init asci gds info */
  6224. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6225. adev->gds.gws.total_size = 64;
  6226. adev->gds.oa.total_size = 16;
  6227. if (adev->gds.mem.total_size == 64 * 1024) {
  6228. adev->gds.mem.gfx_partition_size = 4096;
  6229. adev->gds.mem.cs_partition_size = 4096;
  6230. adev->gds.gws.gfx_partition_size = 4;
  6231. adev->gds.gws.cs_partition_size = 4;
  6232. adev->gds.oa.gfx_partition_size = 4;
  6233. adev->gds.oa.cs_partition_size = 1;
  6234. } else {
  6235. adev->gds.mem.gfx_partition_size = 1024;
  6236. adev->gds.mem.cs_partition_size = 1024;
  6237. adev->gds.gws.gfx_partition_size = 16;
  6238. adev->gds.gws.cs_partition_size = 16;
  6239. adev->gds.oa.gfx_partition_size = 4;
  6240. adev->gds.oa.cs_partition_size = 4;
  6241. }
  6242. }
  6243. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6244. u32 bitmap)
  6245. {
  6246. u32 data;
  6247. if (!bitmap)
  6248. return;
  6249. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6250. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6251. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6252. }
  6253. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6254. {
  6255. u32 data, mask;
  6256. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6257. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6258. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6259. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6260. }
  6261. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6262. {
  6263. int i, j, k, counter, active_cu_number = 0;
  6264. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6265. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6266. unsigned disable_masks[4 * 2];
  6267. u32 ao_cu_num;
  6268. memset(cu_info, 0, sizeof(*cu_info));
  6269. if (adev->flags & AMD_IS_APU)
  6270. ao_cu_num = 2;
  6271. else
  6272. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6273. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6274. mutex_lock(&adev->grbm_idx_mutex);
  6275. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6276. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6277. mask = 1;
  6278. ao_bitmap = 0;
  6279. counter = 0;
  6280. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6281. if (i < 4 && j < 2)
  6282. gfx_v8_0_set_user_cu_inactive_bitmap(
  6283. adev, disable_masks[i * 2 + j]);
  6284. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6285. cu_info->bitmap[i][j] = bitmap;
  6286. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6287. if (bitmap & mask) {
  6288. if (counter < ao_cu_num)
  6289. ao_bitmap |= mask;
  6290. counter ++;
  6291. }
  6292. mask <<= 1;
  6293. }
  6294. active_cu_number += counter;
  6295. if (i < 2 && j < 2)
  6296. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6297. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6298. }
  6299. }
  6300. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6301. mutex_unlock(&adev->grbm_idx_mutex);
  6302. cu_info->number = active_cu_number;
  6303. cu_info->ao_cu_mask = ao_cu_mask;
  6304. }
  6305. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6306. {
  6307. .type = AMD_IP_BLOCK_TYPE_GFX,
  6308. .major = 8,
  6309. .minor = 0,
  6310. .rev = 0,
  6311. .funcs = &gfx_v8_0_ip_funcs,
  6312. };
  6313. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6314. {
  6315. .type = AMD_IP_BLOCK_TYPE_GFX,
  6316. .major = 8,
  6317. .minor = 1,
  6318. .rev = 0,
  6319. .funcs = &gfx_v8_0_ip_funcs,
  6320. };
  6321. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6322. {
  6323. uint64_t ce_payload_addr;
  6324. int cnt_ce;
  6325. union {
  6326. struct vi_ce_ib_state regular;
  6327. struct vi_ce_ib_state_chained_ib chained;
  6328. } ce_payload = {};
  6329. if (ring->adev->virt.chained_ib_support) {
  6330. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6331. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6332. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6333. } else {
  6334. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6335. offsetof(struct vi_gfx_meta_data, ce_payload);
  6336. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6337. }
  6338. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6339. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6340. WRITE_DATA_DST_SEL(8) |
  6341. WR_CONFIRM) |
  6342. WRITE_DATA_CACHE_POLICY(0));
  6343. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6344. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6345. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6346. }
  6347. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6348. {
  6349. uint64_t de_payload_addr, gds_addr, csa_addr;
  6350. int cnt_de;
  6351. union {
  6352. struct vi_de_ib_state regular;
  6353. struct vi_de_ib_state_chained_ib chained;
  6354. } de_payload = {};
  6355. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6356. gds_addr = csa_addr + 4096;
  6357. if (ring->adev->virt.chained_ib_support) {
  6358. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6359. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6360. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6361. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6362. } else {
  6363. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6364. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6365. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6366. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6367. }
  6368. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6369. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6370. WRITE_DATA_DST_SEL(8) |
  6371. WR_CONFIRM) |
  6372. WRITE_DATA_CACHE_POLICY(0));
  6373. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6374. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6375. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6376. }