core.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/firmware.h>
  19. #include <linux/of.h>
  20. #include <linux/dmi.h>
  21. #include <linux/ctype.h>
  22. #include <asm/byteorder.h>
  23. #include "core.h"
  24. #include "mac.h"
  25. #include "htc.h"
  26. #include "hif.h"
  27. #include "wmi.h"
  28. #include "bmi.h"
  29. #include "debug.h"
  30. #include "htt.h"
  31. #include "testmode.h"
  32. #include "wmi-ops.h"
  33. unsigned int ath10k_debug_mask;
  34. static unsigned int ath10k_cryptmode_param;
  35. static bool uart_print;
  36. static bool skip_otp;
  37. static bool rawmode;
  38. module_param_named(debug_mask, ath10k_debug_mask, uint, 0644);
  39. module_param_named(cryptmode, ath10k_cryptmode_param, uint, 0644);
  40. module_param(uart_print, bool, 0644);
  41. module_param(skip_otp, bool, 0644);
  42. module_param(rawmode, bool, 0644);
  43. MODULE_PARM_DESC(debug_mask, "Debugging mask");
  44. MODULE_PARM_DESC(uart_print, "Uart target debugging");
  45. MODULE_PARM_DESC(skip_otp, "Skip otp failure for calibration in testmode");
  46. MODULE_PARM_DESC(cryptmode, "Crypto mode: 0-hardware, 1-software");
  47. MODULE_PARM_DESC(rawmode, "Use raw 802.11 frame datapath");
  48. static const struct ath10k_hw_params ath10k_hw_params_list[] = {
  49. {
  50. .id = QCA988X_HW_2_0_VERSION,
  51. .dev_id = QCA988X_2_0_DEVICE_ID,
  52. .name = "qca988x hw2.0",
  53. .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
  54. .uart_pin = 7,
  55. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  56. .otp_exe_param = 0,
  57. .channel_counters_freq_hz = 88000,
  58. .max_probe_resp_desc_thres = 0,
  59. .cal_data_len = 2116,
  60. .fw = {
  61. .dir = QCA988X_HW_2_0_FW_DIR,
  62. .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
  63. .board_size = QCA988X_BOARD_DATA_SZ,
  64. .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
  65. },
  66. .hw_ops = &qca988x_ops,
  67. .decap_align_bytes = 4,
  68. .spectral_bin_discard = 0,
  69. .vht160_mcs_rx_highest = 0,
  70. .vht160_mcs_tx_highest = 0,
  71. .n_cipher_suites = 8,
  72. },
  73. {
  74. .id = QCA9887_HW_1_0_VERSION,
  75. .dev_id = QCA9887_1_0_DEVICE_ID,
  76. .name = "qca9887 hw1.0",
  77. .patch_load_addr = QCA9887_HW_1_0_PATCH_LOAD_ADDR,
  78. .uart_pin = 7,
  79. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  80. .otp_exe_param = 0,
  81. .channel_counters_freq_hz = 88000,
  82. .max_probe_resp_desc_thres = 0,
  83. .cal_data_len = 2116,
  84. .fw = {
  85. .dir = QCA9887_HW_1_0_FW_DIR,
  86. .board = QCA9887_HW_1_0_BOARD_DATA_FILE,
  87. .board_size = QCA9887_BOARD_DATA_SZ,
  88. .board_ext_size = QCA9887_BOARD_EXT_DATA_SZ,
  89. },
  90. .hw_ops = &qca988x_ops,
  91. .decap_align_bytes = 4,
  92. .spectral_bin_discard = 0,
  93. .vht160_mcs_rx_highest = 0,
  94. .vht160_mcs_tx_highest = 0,
  95. .n_cipher_suites = 8,
  96. },
  97. {
  98. .id = QCA6174_HW_2_1_VERSION,
  99. .dev_id = QCA6164_2_1_DEVICE_ID,
  100. .name = "qca6164 hw2.1",
  101. .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
  102. .uart_pin = 6,
  103. .otp_exe_param = 0,
  104. .channel_counters_freq_hz = 88000,
  105. .max_probe_resp_desc_thres = 0,
  106. .cal_data_len = 8124,
  107. .fw = {
  108. .dir = QCA6174_HW_2_1_FW_DIR,
  109. .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
  110. .board_size = QCA6174_BOARD_DATA_SZ,
  111. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  112. },
  113. .hw_ops = &qca988x_ops,
  114. .decap_align_bytes = 4,
  115. .spectral_bin_discard = 0,
  116. .vht160_mcs_rx_highest = 0,
  117. .vht160_mcs_tx_highest = 0,
  118. .n_cipher_suites = 8,
  119. },
  120. {
  121. .id = QCA6174_HW_2_1_VERSION,
  122. .dev_id = QCA6174_2_1_DEVICE_ID,
  123. .name = "qca6174 hw2.1",
  124. .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
  125. .uart_pin = 6,
  126. .otp_exe_param = 0,
  127. .channel_counters_freq_hz = 88000,
  128. .max_probe_resp_desc_thres = 0,
  129. .cal_data_len = 8124,
  130. .fw = {
  131. .dir = QCA6174_HW_2_1_FW_DIR,
  132. .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
  133. .board_size = QCA6174_BOARD_DATA_SZ,
  134. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  135. },
  136. .hw_ops = &qca988x_ops,
  137. .decap_align_bytes = 4,
  138. .spectral_bin_discard = 0,
  139. .vht160_mcs_rx_highest = 0,
  140. .vht160_mcs_tx_highest = 0,
  141. .n_cipher_suites = 8,
  142. },
  143. {
  144. .id = QCA6174_HW_3_0_VERSION,
  145. .dev_id = QCA6174_2_1_DEVICE_ID,
  146. .name = "qca6174 hw3.0",
  147. .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
  148. .uart_pin = 6,
  149. .otp_exe_param = 0,
  150. .channel_counters_freq_hz = 88000,
  151. .max_probe_resp_desc_thres = 0,
  152. .cal_data_len = 8124,
  153. .fw = {
  154. .dir = QCA6174_HW_3_0_FW_DIR,
  155. .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
  156. .board_size = QCA6174_BOARD_DATA_SZ,
  157. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  158. },
  159. .hw_ops = &qca988x_ops,
  160. .decap_align_bytes = 4,
  161. .spectral_bin_discard = 0,
  162. .vht160_mcs_rx_highest = 0,
  163. .vht160_mcs_tx_highest = 0,
  164. .n_cipher_suites = 8,
  165. },
  166. {
  167. .id = QCA6174_HW_3_2_VERSION,
  168. .dev_id = QCA6174_2_1_DEVICE_ID,
  169. .name = "qca6174 hw3.2",
  170. .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
  171. .uart_pin = 6,
  172. .otp_exe_param = 0,
  173. .channel_counters_freq_hz = 88000,
  174. .max_probe_resp_desc_thres = 0,
  175. .cal_data_len = 8124,
  176. .fw = {
  177. /* uses same binaries as hw3.0 */
  178. .dir = QCA6174_HW_3_0_FW_DIR,
  179. .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
  180. .board_size = QCA6174_BOARD_DATA_SZ,
  181. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  182. },
  183. .hw_ops = &qca6174_ops,
  184. .hw_clk = qca6174_clk,
  185. .target_cpu_freq = 176000000,
  186. .decap_align_bytes = 4,
  187. .spectral_bin_discard = 0,
  188. .vht160_mcs_rx_highest = 0,
  189. .vht160_mcs_tx_highest = 0,
  190. .n_cipher_suites = 8,
  191. },
  192. {
  193. .id = QCA99X0_HW_2_0_DEV_VERSION,
  194. .dev_id = QCA99X0_2_0_DEVICE_ID,
  195. .name = "qca99x0 hw2.0",
  196. .patch_load_addr = QCA99X0_HW_2_0_PATCH_LOAD_ADDR,
  197. .uart_pin = 7,
  198. .otp_exe_param = 0x00000700,
  199. .continuous_frag_desc = true,
  200. .cck_rate_map_rev2 = true,
  201. .channel_counters_freq_hz = 150000,
  202. .max_probe_resp_desc_thres = 24,
  203. .tx_chain_mask = 0xf,
  204. .rx_chain_mask = 0xf,
  205. .max_spatial_stream = 4,
  206. .cal_data_len = 12064,
  207. .fw = {
  208. .dir = QCA99X0_HW_2_0_FW_DIR,
  209. .board = QCA99X0_HW_2_0_BOARD_DATA_FILE,
  210. .board_size = QCA99X0_BOARD_DATA_SZ,
  211. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  212. },
  213. .sw_decrypt_mcast_mgmt = true,
  214. .hw_ops = &qca99x0_ops,
  215. .decap_align_bytes = 1,
  216. .spectral_bin_discard = 4,
  217. .vht160_mcs_rx_highest = 0,
  218. .vht160_mcs_tx_highest = 0,
  219. .n_cipher_suites = 11,
  220. },
  221. {
  222. .id = QCA9984_HW_1_0_DEV_VERSION,
  223. .dev_id = QCA9984_1_0_DEVICE_ID,
  224. .name = "qca9984/qca9994 hw1.0",
  225. .patch_load_addr = QCA9984_HW_1_0_PATCH_LOAD_ADDR,
  226. .uart_pin = 7,
  227. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  228. .otp_exe_param = 0x00000700,
  229. .continuous_frag_desc = true,
  230. .cck_rate_map_rev2 = true,
  231. .channel_counters_freq_hz = 150000,
  232. .max_probe_resp_desc_thres = 24,
  233. .tx_chain_mask = 0xf,
  234. .rx_chain_mask = 0xf,
  235. .max_spatial_stream = 4,
  236. .cal_data_len = 12064,
  237. .fw = {
  238. .dir = QCA9984_HW_1_0_FW_DIR,
  239. .board = QCA9984_HW_1_0_BOARD_DATA_FILE,
  240. .board_size = QCA99X0_BOARD_DATA_SZ,
  241. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  242. },
  243. .sw_decrypt_mcast_mgmt = true,
  244. .hw_ops = &qca99x0_ops,
  245. .decap_align_bytes = 1,
  246. .spectral_bin_discard = 12,
  247. /* Can do only 2x2 VHT160 or 80+80. 1560Mbps is 4x4 80Mhz
  248. * or 2x2 160Mhz, long-guard-interval.
  249. */
  250. .vht160_mcs_rx_highest = 1560,
  251. .vht160_mcs_tx_highest = 1560,
  252. .n_cipher_suites = 11,
  253. },
  254. {
  255. .id = QCA9888_HW_2_0_DEV_VERSION,
  256. .dev_id = QCA9888_2_0_DEVICE_ID,
  257. .name = "qca9888 hw2.0",
  258. .patch_load_addr = QCA9888_HW_2_0_PATCH_LOAD_ADDR,
  259. .uart_pin = 7,
  260. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  261. .otp_exe_param = 0x00000700,
  262. .continuous_frag_desc = true,
  263. .channel_counters_freq_hz = 150000,
  264. .max_probe_resp_desc_thres = 24,
  265. .tx_chain_mask = 3,
  266. .rx_chain_mask = 3,
  267. .max_spatial_stream = 2,
  268. .cal_data_len = 12064,
  269. .fw = {
  270. .dir = QCA9888_HW_2_0_FW_DIR,
  271. .board = QCA9888_HW_2_0_BOARD_DATA_FILE,
  272. .board_size = QCA99X0_BOARD_DATA_SZ,
  273. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  274. },
  275. .sw_decrypt_mcast_mgmt = true,
  276. .hw_ops = &qca99x0_ops,
  277. .decap_align_bytes = 1,
  278. .spectral_bin_discard = 12,
  279. /* Can do only 1x1 VHT160 or 80+80. 780Mbps is 2x2 80Mhz or
  280. * 1x1 160Mhz, long-guard-interval.
  281. */
  282. .vht160_mcs_rx_highest = 780,
  283. .vht160_mcs_tx_highest = 780,
  284. .n_cipher_suites = 11,
  285. },
  286. {
  287. .id = QCA9377_HW_1_0_DEV_VERSION,
  288. .dev_id = QCA9377_1_0_DEVICE_ID,
  289. .name = "qca9377 hw1.0",
  290. .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
  291. .uart_pin = 6,
  292. .otp_exe_param = 0,
  293. .channel_counters_freq_hz = 88000,
  294. .max_probe_resp_desc_thres = 0,
  295. .cal_data_len = 8124,
  296. .fw = {
  297. .dir = QCA9377_HW_1_0_FW_DIR,
  298. .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
  299. .board_size = QCA9377_BOARD_DATA_SZ,
  300. .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
  301. },
  302. .hw_ops = &qca988x_ops,
  303. .decap_align_bytes = 4,
  304. .spectral_bin_discard = 0,
  305. .vht160_mcs_rx_highest = 0,
  306. .vht160_mcs_tx_highest = 0,
  307. .n_cipher_suites = 8,
  308. },
  309. {
  310. .id = QCA9377_HW_1_1_DEV_VERSION,
  311. .dev_id = QCA9377_1_0_DEVICE_ID,
  312. .name = "qca9377 hw1.1",
  313. .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
  314. .uart_pin = 6,
  315. .otp_exe_param = 0,
  316. .channel_counters_freq_hz = 88000,
  317. .max_probe_resp_desc_thres = 0,
  318. .cal_data_len = 8124,
  319. .fw = {
  320. .dir = QCA9377_HW_1_0_FW_DIR,
  321. .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
  322. .board_size = QCA9377_BOARD_DATA_SZ,
  323. .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
  324. },
  325. .hw_ops = &qca6174_ops,
  326. .hw_clk = qca6174_clk,
  327. .target_cpu_freq = 176000000,
  328. .decap_align_bytes = 4,
  329. .spectral_bin_discard = 0,
  330. .vht160_mcs_rx_highest = 0,
  331. .vht160_mcs_tx_highest = 0,
  332. .n_cipher_suites = 8,
  333. },
  334. {
  335. .id = QCA4019_HW_1_0_DEV_VERSION,
  336. .dev_id = 0,
  337. .name = "qca4019 hw1.0",
  338. .patch_load_addr = QCA4019_HW_1_0_PATCH_LOAD_ADDR,
  339. .uart_pin = 7,
  340. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  341. .otp_exe_param = 0x0010000,
  342. .continuous_frag_desc = true,
  343. .cck_rate_map_rev2 = true,
  344. .channel_counters_freq_hz = 125000,
  345. .max_probe_resp_desc_thres = 24,
  346. .tx_chain_mask = 0x3,
  347. .rx_chain_mask = 0x3,
  348. .max_spatial_stream = 2,
  349. .cal_data_len = 12064,
  350. .fw = {
  351. .dir = QCA4019_HW_1_0_FW_DIR,
  352. .board = QCA4019_HW_1_0_BOARD_DATA_FILE,
  353. .board_size = QCA4019_BOARD_DATA_SZ,
  354. .board_ext_size = QCA4019_BOARD_EXT_DATA_SZ,
  355. },
  356. .sw_decrypt_mcast_mgmt = true,
  357. .hw_ops = &qca99x0_ops,
  358. .decap_align_bytes = 1,
  359. .spectral_bin_discard = 4,
  360. .vht160_mcs_rx_highest = 0,
  361. .vht160_mcs_tx_highest = 0,
  362. .n_cipher_suites = 11,
  363. },
  364. };
  365. static const char *const ath10k_core_fw_feature_str[] = {
  366. [ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX] = "wmi-mgmt-rx",
  367. [ATH10K_FW_FEATURE_WMI_10X] = "wmi-10.x",
  368. [ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX] = "has-wmi-mgmt-tx",
  369. [ATH10K_FW_FEATURE_NO_P2P] = "no-p2p",
  370. [ATH10K_FW_FEATURE_WMI_10_2] = "wmi-10.2",
  371. [ATH10K_FW_FEATURE_MULTI_VIF_PS_SUPPORT] = "multi-vif-ps",
  372. [ATH10K_FW_FEATURE_WOWLAN_SUPPORT] = "wowlan",
  373. [ATH10K_FW_FEATURE_IGNORE_OTP_RESULT] = "ignore-otp",
  374. [ATH10K_FW_FEATURE_NO_NWIFI_DECAP_4ADDR_PADDING] = "no-4addr-pad",
  375. [ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT] = "skip-clock-init",
  376. [ATH10K_FW_FEATURE_RAW_MODE_SUPPORT] = "raw-mode",
  377. [ATH10K_FW_FEATURE_SUPPORTS_ADAPTIVE_CCA] = "adaptive-cca",
  378. [ATH10K_FW_FEATURE_MFP_SUPPORT] = "mfp",
  379. [ATH10K_FW_FEATURE_PEER_FLOW_CONTROL] = "peer-flow-ctrl",
  380. [ATH10K_FW_FEATURE_BTCOEX_PARAM] = "btcoex-param",
  381. [ATH10K_FW_FEATURE_SKIP_NULL_FUNC_WAR] = "skip-null-func-war",
  382. [ATH10K_FW_FEATURE_ALLOWS_MESH_BCAST] = "allows-mesh-bcast",
  383. [ATH10K_FW_FEATURE_NO_PS] = "no-ps",
  384. };
  385. static unsigned int ath10k_core_get_fw_feature_str(char *buf,
  386. size_t buf_len,
  387. enum ath10k_fw_features feat)
  388. {
  389. /* make sure that ath10k_core_fw_feature_str[] gets updated */
  390. BUILD_BUG_ON(ARRAY_SIZE(ath10k_core_fw_feature_str) !=
  391. ATH10K_FW_FEATURE_COUNT);
  392. if (feat >= ARRAY_SIZE(ath10k_core_fw_feature_str) ||
  393. WARN_ON(!ath10k_core_fw_feature_str[feat])) {
  394. return scnprintf(buf, buf_len, "bit%d", feat);
  395. }
  396. return scnprintf(buf, buf_len, "%s", ath10k_core_fw_feature_str[feat]);
  397. }
  398. void ath10k_core_get_fw_features_str(struct ath10k *ar,
  399. char *buf,
  400. size_t buf_len)
  401. {
  402. size_t len = 0;
  403. int i;
  404. for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
  405. if (test_bit(i, ar->normal_mode_fw.fw_file.fw_features)) {
  406. if (len > 0)
  407. len += scnprintf(buf + len, buf_len - len, ",");
  408. len += ath10k_core_get_fw_feature_str(buf + len,
  409. buf_len - len,
  410. i);
  411. }
  412. }
  413. }
  414. static void ath10k_send_suspend_complete(struct ath10k *ar)
  415. {
  416. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot suspend complete\n");
  417. complete(&ar->target_suspend);
  418. }
  419. static void ath10k_init_sdio(struct ath10k *ar)
  420. {
  421. u32 param = 0;
  422. ath10k_bmi_write32(ar, hi_mbox_io_block_sz, 256);
  423. ath10k_bmi_write32(ar, hi_mbox_isr_yield_limit, 99);
  424. ath10k_bmi_read32(ar, hi_acs_flags, &param);
  425. param |= (HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET |
  426. HI_ACS_FLAGS_SDIO_REDUCE_TX_COMPL_SET |
  427. HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE);
  428. ath10k_bmi_write32(ar, hi_acs_flags, param);
  429. }
  430. static int ath10k_init_configure_target(struct ath10k *ar)
  431. {
  432. u32 param_host;
  433. int ret;
  434. /* tell target which HTC version it is used*/
  435. ret = ath10k_bmi_write32(ar, hi_app_host_interest,
  436. HTC_PROTOCOL_VERSION);
  437. if (ret) {
  438. ath10k_err(ar, "settings HTC version failed\n");
  439. return ret;
  440. }
  441. /* set the firmware mode to STA/IBSS/AP */
  442. ret = ath10k_bmi_read32(ar, hi_option_flag, &param_host);
  443. if (ret) {
  444. ath10k_err(ar, "setting firmware mode (1/2) failed\n");
  445. return ret;
  446. }
  447. /* TODO following parameters need to be re-visited. */
  448. /* num_device */
  449. param_host |= (1 << HI_OPTION_NUM_DEV_SHIFT);
  450. /* Firmware mode */
  451. /* FIXME: Why FW_MODE_AP ??.*/
  452. param_host |= (HI_OPTION_FW_MODE_AP << HI_OPTION_FW_MODE_SHIFT);
  453. /* mac_addr_method */
  454. param_host |= (1 << HI_OPTION_MAC_ADDR_METHOD_SHIFT);
  455. /* firmware_bridge */
  456. param_host |= (0 << HI_OPTION_FW_BRIDGE_SHIFT);
  457. /* fwsubmode */
  458. param_host |= (0 << HI_OPTION_FW_SUBMODE_SHIFT);
  459. ret = ath10k_bmi_write32(ar, hi_option_flag, param_host);
  460. if (ret) {
  461. ath10k_err(ar, "setting firmware mode (2/2) failed\n");
  462. return ret;
  463. }
  464. /* We do all byte-swapping on the host */
  465. ret = ath10k_bmi_write32(ar, hi_be, 0);
  466. if (ret) {
  467. ath10k_err(ar, "setting host CPU BE mode failed\n");
  468. return ret;
  469. }
  470. /* FW descriptor/Data swap flags */
  471. ret = ath10k_bmi_write32(ar, hi_fw_swap, 0);
  472. if (ret) {
  473. ath10k_err(ar, "setting FW data/desc swap flags failed\n");
  474. return ret;
  475. }
  476. /* Some devices have a special sanity check that verifies the PCI
  477. * Device ID is written to this host interest var. It is known to be
  478. * required to boot QCA6164.
  479. */
  480. ret = ath10k_bmi_write32(ar, hi_hci_uart_pwr_mgmt_params_ext,
  481. ar->dev_id);
  482. if (ret) {
  483. ath10k_err(ar, "failed to set pwr_mgmt_params: %d\n", ret);
  484. return ret;
  485. }
  486. return 0;
  487. }
  488. static const struct firmware *ath10k_fetch_fw_file(struct ath10k *ar,
  489. const char *dir,
  490. const char *file)
  491. {
  492. char filename[100];
  493. const struct firmware *fw;
  494. int ret;
  495. if (file == NULL)
  496. return ERR_PTR(-ENOENT);
  497. if (dir == NULL)
  498. dir = ".";
  499. snprintf(filename, sizeof(filename), "%s/%s", dir, file);
  500. ret = request_firmware(&fw, filename, ar->dev);
  501. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot fw request '%s': %d\n",
  502. filename, ret);
  503. if (ret)
  504. return ERR_PTR(ret);
  505. return fw;
  506. }
  507. static int ath10k_push_board_ext_data(struct ath10k *ar, const void *data,
  508. size_t data_len)
  509. {
  510. u32 board_data_size = ar->hw_params.fw.board_size;
  511. u32 board_ext_data_size = ar->hw_params.fw.board_ext_size;
  512. u32 board_ext_data_addr;
  513. int ret;
  514. ret = ath10k_bmi_read32(ar, hi_board_ext_data, &board_ext_data_addr);
  515. if (ret) {
  516. ath10k_err(ar, "could not read board ext data addr (%d)\n",
  517. ret);
  518. return ret;
  519. }
  520. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  521. "boot push board extended data addr 0x%x\n",
  522. board_ext_data_addr);
  523. if (board_ext_data_addr == 0)
  524. return 0;
  525. if (data_len != (board_data_size + board_ext_data_size)) {
  526. ath10k_err(ar, "invalid board (ext) data sizes %zu != %d+%d\n",
  527. data_len, board_data_size, board_ext_data_size);
  528. return -EINVAL;
  529. }
  530. ret = ath10k_bmi_write_memory(ar, board_ext_data_addr,
  531. data + board_data_size,
  532. board_ext_data_size);
  533. if (ret) {
  534. ath10k_err(ar, "could not write board ext data (%d)\n", ret);
  535. return ret;
  536. }
  537. ret = ath10k_bmi_write32(ar, hi_board_ext_data_config,
  538. (board_ext_data_size << 16) | 1);
  539. if (ret) {
  540. ath10k_err(ar, "could not write board ext data bit (%d)\n",
  541. ret);
  542. return ret;
  543. }
  544. return 0;
  545. }
  546. static int ath10k_download_board_data(struct ath10k *ar, const void *data,
  547. size_t data_len)
  548. {
  549. u32 board_data_size = ar->hw_params.fw.board_size;
  550. u32 address;
  551. int ret;
  552. ret = ath10k_push_board_ext_data(ar, data, data_len);
  553. if (ret) {
  554. ath10k_err(ar, "could not push board ext data (%d)\n", ret);
  555. goto exit;
  556. }
  557. ret = ath10k_bmi_read32(ar, hi_board_data, &address);
  558. if (ret) {
  559. ath10k_err(ar, "could not read board data addr (%d)\n", ret);
  560. goto exit;
  561. }
  562. ret = ath10k_bmi_write_memory(ar, address, data,
  563. min_t(u32, board_data_size,
  564. data_len));
  565. if (ret) {
  566. ath10k_err(ar, "could not write board data (%d)\n", ret);
  567. goto exit;
  568. }
  569. ret = ath10k_bmi_write32(ar, hi_board_data_initialized, 1);
  570. if (ret) {
  571. ath10k_err(ar, "could not write board data bit (%d)\n", ret);
  572. goto exit;
  573. }
  574. exit:
  575. return ret;
  576. }
  577. static int ath10k_download_cal_file(struct ath10k *ar,
  578. const struct firmware *file)
  579. {
  580. int ret;
  581. if (!file)
  582. return -ENOENT;
  583. if (IS_ERR(file))
  584. return PTR_ERR(file);
  585. ret = ath10k_download_board_data(ar, file->data, file->size);
  586. if (ret) {
  587. ath10k_err(ar, "failed to download cal_file data: %d\n", ret);
  588. return ret;
  589. }
  590. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cal file downloaded\n");
  591. return 0;
  592. }
  593. static int ath10k_download_cal_dt(struct ath10k *ar, const char *dt_name)
  594. {
  595. struct device_node *node;
  596. int data_len;
  597. void *data;
  598. int ret;
  599. node = ar->dev->of_node;
  600. if (!node)
  601. /* Device Tree is optional, don't print any warnings if
  602. * there's no node for ath10k.
  603. */
  604. return -ENOENT;
  605. if (!of_get_property(node, dt_name, &data_len)) {
  606. /* The calibration data node is optional */
  607. return -ENOENT;
  608. }
  609. if (data_len != ar->hw_params.cal_data_len) {
  610. ath10k_warn(ar, "invalid calibration data length in DT: %d\n",
  611. data_len);
  612. ret = -EMSGSIZE;
  613. goto out;
  614. }
  615. data = kmalloc(data_len, GFP_KERNEL);
  616. if (!data) {
  617. ret = -ENOMEM;
  618. goto out;
  619. }
  620. ret = of_property_read_u8_array(node, dt_name, data, data_len);
  621. if (ret) {
  622. ath10k_warn(ar, "failed to read calibration data from DT: %d\n",
  623. ret);
  624. goto out_free;
  625. }
  626. ret = ath10k_download_board_data(ar, data, data_len);
  627. if (ret) {
  628. ath10k_warn(ar, "failed to download calibration data from Device Tree: %d\n",
  629. ret);
  630. goto out_free;
  631. }
  632. ret = 0;
  633. out_free:
  634. kfree(data);
  635. out:
  636. return ret;
  637. }
  638. static int ath10k_download_cal_eeprom(struct ath10k *ar)
  639. {
  640. size_t data_len;
  641. void *data = NULL;
  642. int ret;
  643. ret = ath10k_hif_fetch_cal_eeprom(ar, &data, &data_len);
  644. if (ret) {
  645. if (ret != -EOPNOTSUPP)
  646. ath10k_warn(ar, "failed to read calibration data from EEPROM: %d\n",
  647. ret);
  648. goto out_free;
  649. }
  650. ret = ath10k_download_board_data(ar, data, data_len);
  651. if (ret) {
  652. ath10k_warn(ar, "failed to download calibration data from EEPROM: %d\n",
  653. ret);
  654. goto out_free;
  655. }
  656. ret = 0;
  657. out_free:
  658. kfree(data);
  659. return ret;
  660. }
  661. static int ath10k_core_get_board_id_from_otp(struct ath10k *ar)
  662. {
  663. u32 result, address;
  664. u8 board_id, chip_id;
  665. int ret, bmi_board_id_param;
  666. address = ar->hw_params.patch_load_addr;
  667. if (!ar->normal_mode_fw.fw_file.otp_data ||
  668. !ar->normal_mode_fw.fw_file.otp_len) {
  669. ath10k_warn(ar,
  670. "failed to retrieve board id because of invalid otp\n");
  671. return -ENODATA;
  672. }
  673. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  674. "boot upload otp to 0x%x len %zd for board id\n",
  675. address, ar->normal_mode_fw.fw_file.otp_len);
  676. ret = ath10k_bmi_fast_download(ar, address,
  677. ar->normal_mode_fw.fw_file.otp_data,
  678. ar->normal_mode_fw.fw_file.otp_len);
  679. if (ret) {
  680. ath10k_err(ar, "could not write otp for board id check: %d\n",
  681. ret);
  682. return ret;
  683. }
  684. if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
  685. ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE)
  686. bmi_board_id_param = BMI_PARAM_GET_FLASH_BOARD_ID;
  687. else
  688. bmi_board_id_param = BMI_PARAM_GET_EEPROM_BOARD_ID;
  689. ret = ath10k_bmi_execute(ar, address, bmi_board_id_param, &result);
  690. if (ret) {
  691. ath10k_err(ar, "could not execute otp for board id check: %d\n",
  692. ret);
  693. return ret;
  694. }
  695. board_id = MS(result, ATH10K_BMI_BOARD_ID_FROM_OTP);
  696. chip_id = MS(result, ATH10K_BMI_CHIP_ID_FROM_OTP);
  697. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  698. "boot get otp board id result 0x%08x board_id %d chip_id %d\n",
  699. result, board_id, chip_id);
  700. if ((result & ATH10K_BMI_BOARD_ID_STATUS_MASK) != 0 ||
  701. (board_id == 0)) {
  702. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  703. "board id does not exist in otp, ignore it\n");
  704. return -EOPNOTSUPP;
  705. }
  706. ar->id.bmi_ids_valid = true;
  707. ar->id.bmi_board_id = board_id;
  708. ar->id.bmi_chip_id = chip_id;
  709. return 0;
  710. }
  711. static void ath10k_core_check_bdfext(const struct dmi_header *hdr, void *data)
  712. {
  713. struct ath10k *ar = data;
  714. const char *bdf_ext;
  715. const char *magic = ATH10K_SMBIOS_BDF_EXT_MAGIC;
  716. u8 bdf_enabled;
  717. int i;
  718. if (hdr->type != ATH10K_SMBIOS_BDF_EXT_TYPE)
  719. return;
  720. if (hdr->length != ATH10K_SMBIOS_BDF_EXT_LENGTH) {
  721. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  722. "wrong smbios bdf ext type length (%d).\n",
  723. hdr->length);
  724. return;
  725. }
  726. bdf_enabled = *((u8 *)hdr + ATH10K_SMBIOS_BDF_EXT_OFFSET);
  727. if (!bdf_enabled) {
  728. ath10k_dbg(ar, ATH10K_DBG_BOOT, "bdf variant name not found.\n");
  729. return;
  730. }
  731. /* Only one string exists (per spec) */
  732. bdf_ext = (char *)hdr + hdr->length;
  733. if (memcmp(bdf_ext, magic, strlen(magic)) != 0) {
  734. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  735. "bdf variant magic does not match.\n");
  736. return;
  737. }
  738. for (i = 0; i < strlen(bdf_ext); i++) {
  739. if (!isascii(bdf_ext[i]) || !isprint(bdf_ext[i])) {
  740. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  741. "bdf variant name contains non ascii chars.\n");
  742. return;
  743. }
  744. }
  745. /* Copy extension name without magic suffix */
  746. if (strscpy(ar->id.bdf_ext, bdf_ext + strlen(magic),
  747. sizeof(ar->id.bdf_ext)) < 0) {
  748. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  749. "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
  750. bdf_ext);
  751. return;
  752. }
  753. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  754. "found and validated bdf variant smbios_type 0x%x bdf %s\n",
  755. ATH10K_SMBIOS_BDF_EXT_TYPE, bdf_ext);
  756. }
  757. static int ath10k_core_check_smbios(struct ath10k *ar)
  758. {
  759. ar->id.bdf_ext[0] = '\0';
  760. dmi_walk(ath10k_core_check_bdfext, ar);
  761. if (ar->id.bdf_ext[0] == '\0')
  762. return -ENODATA;
  763. return 0;
  764. }
  765. static int ath10k_download_and_run_otp(struct ath10k *ar)
  766. {
  767. u32 result, address = ar->hw_params.patch_load_addr;
  768. u32 bmi_otp_exe_param = ar->hw_params.otp_exe_param;
  769. int ret;
  770. ret = ath10k_download_board_data(ar,
  771. ar->running_fw->board_data,
  772. ar->running_fw->board_len);
  773. if (ret) {
  774. ath10k_err(ar, "failed to download board data: %d\n", ret);
  775. return ret;
  776. }
  777. /* OTP is optional */
  778. if (!ar->running_fw->fw_file.otp_data ||
  779. !ar->running_fw->fw_file.otp_len) {
  780. ath10k_warn(ar, "Not running otp, calibration will be incorrect (otp-data %pK otp_len %zd)!\n",
  781. ar->running_fw->fw_file.otp_data,
  782. ar->running_fw->fw_file.otp_len);
  783. return 0;
  784. }
  785. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot upload otp to 0x%x len %zd\n",
  786. address, ar->running_fw->fw_file.otp_len);
  787. ret = ath10k_bmi_fast_download(ar, address,
  788. ar->running_fw->fw_file.otp_data,
  789. ar->running_fw->fw_file.otp_len);
  790. if (ret) {
  791. ath10k_err(ar, "could not write otp (%d)\n", ret);
  792. return ret;
  793. }
  794. /* As of now pre-cal is valid for 10_4 variants */
  795. if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
  796. ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE)
  797. bmi_otp_exe_param = BMI_PARAM_FLASH_SECTION_ALL;
  798. ret = ath10k_bmi_execute(ar, address, bmi_otp_exe_param, &result);
  799. if (ret) {
  800. ath10k_err(ar, "could not execute otp (%d)\n", ret);
  801. return ret;
  802. }
  803. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot otp execute result %d\n", result);
  804. if (!(skip_otp || test_bit(ATH10K_FW_FEATURE_IGNORE_OTP_RESULT,
  805. ar->running_fw->fw_file.fw_features)) &&
  806. result != 0) {
  807. ath10k_err(ar, "otp calibration failed: %d", result);
  808. return -EINVAL;
  809. }
  810. return 0;
  811. }
  812. static int ath10k_download_fw(struct ath10k *ar)
  813. {
  814. u32 address, data_len;
  815. const void *data;
  816. int ret;
  817. address = ar->hw_params.patch_load_addr;
  818. data = ar->running_fw->fw_file.firmware_data;
  819. data_len = ar->running_fw->fw_file.firmware_len;
  820. ret = ath10k_swap_code_seg_configure(ar, &ar->running_fw->fw_file);
  821. if (ret) {
  822. ath10k_err(ar, "failed to configure fw code swap: %d\n",
  823. ret);
  824. return ret;
  825. }
  826. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  827. "boot uploading firmware image %pK len %d\n",
  828. data, data_len);
  829. ret = ath10k_bmi_fast_download(ar, address, data, data_len);
  830. if (ret) {
  831. ath10k_err(ar, "failed to download firmware: %d\n",
  832. ret);
  833. return ret;
  834. }
  835. return ret;
  836. }
  837. static void ath10k_core_free_board_files(struct ath10k *ar)
  838. {
  839. if (!IS_ERR(ar->normal_mode_fw.board))
  840. release_firmware(ar->normal_mode_fw.board);
  841. ar->normal_mode_fw.board = NULL;
  842. ar->normal_mode_fw.board_data = NULL;
  843. ar->normal_mode_fw.board_len = 0;
  844. }
  845. static void ath10k_core_free_firmware_files(struct ath10k *ar)
  846. {
  847. if (!IS_ERR(ar->normal_mode_fw.fw_file.firmware))
  848. release_firmware(ar->normal_mode_fw.fw_file.firmware);
  849. if (!IS_ERR(ar->cal_file))
  850. release_firmware(ar->cal_file);
  851. if (!IS_ERR(ar->pre_cal_file))
  852. release_firmware(ar->pre_cal_file);
  853. ath10k_swap_code_seg_release(ar, &ar->normal_mode_fw.fw_file);
  854. ar->normal_mode_fw.fw_file.otp_data = NULL;
  855. ar->normal_mode_fw.fw_file.otp_len = 0;
  856. ar->normal_mode_fw.fw_file.firmware = NULL;
  857. ar->normal_mode_fw.fw_file.firmware_data = NULL;
  858. ar->normal_mode_fw.fw_file.firmware_len = 0;
  859. ar->cal_file = NULL;
  860. ar->pre_cal_file = NULL;
  861. }
  862. static int ath10k_fetch_cal_file(struct ath10k *ar)
  863. {
  864. char filename[100];
  865. /* pre-cal-<bus>-<id>.bin */
  866. scnprintf(filename, sizeof(filename), "pre-cal-%s-%s.bin",
  867. ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
  868. ar->pre_cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
  869. if (!IS_ERR(ar->pre_cal_file))
  870. goto success;
  871. /* cal-<bus>-<id>.bin */
  872. scnprintf(filename, sizeof(filename), "cal-%s-%s.bin",
  873. ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
  874. ar->cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
  875. if (IS_ERR(ar->cal_file))
  876. /* calibration file is optional, don't print any warnings */
  877. return PTR_ERR(ar->cal_file);
  878. success:
  879. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found calibration file %s/%s\n",
  880. ATH10K_FW_DIR, filename);
  881. return 0;
  882. }
  883. static int ath10k_core_fetch_board_data_api_1(struct ath10k *ar)
  884. {
  885. if (!ar->hw_params.fw.board) {
  886. ath10k_err(ar, "failed to find board file fw entry\n");
  887. return -EINVAL;
  888. }
  889. ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
  890. ar->hw_params.fw.dir,
  891. ar->hw_params.fw.board);
  892. if (IS_ERR(ar->normal_mode_fw.board))
  893. return PTR_ERR(ar->normal_mode_fw.board);
  894. ar->normal_mode_fw.board_data = ar->normal_mode_fw.board->data;
  895. ar->normal_mode_fw.board_len = ar->normal_mode_fw.board->size;
  896. return 0;
  897. }
  898. static int ath10k_core_parse_bd_ie_board(struct ath10k *ar,
  899. const void *buf, size_t buf_len,
  900. const char *boardname)
  901. {
  902. const struct ath10k_fw_ie *hdr;
  903. bool name_match_found;
  904. int ret, board_ie_id;
  905. size_t board_ie_len;
  906. const void *board_ie_data;
  907. name_match_found = false;
  908. /* go through ATH10K_BD_IE_BOARD_ elements */
  909. while (buf_len > sizeof(struct ath10k_fw_ie)) {
  910. hdr = buf;
  911. board_ie_id = le32_to_cpu(hdr->id);
  912. board_ie_len = le32_to_cpu(hdr->len);
  913. board_ie_data = hdr->data;
  914. buf_len -= sizeof(*hdr);
  915. buf += sizeof(*hdr);
  916. if (buf_len < ALIGN(board_ie_len, 4)) {
  917. ath10k_err(ar, "invalid ATH10K_BD_IE_BOARD length: %zu < %zu\n",
  918. buf_len, ALIGN(board_ie_len, 4));
  919. ret = -EINVAL;
  920. goto out;
  921. }
  922. switch (board_ie_id) {
  923. case ATH10K_BD_IE_BOARD_NAME:
  924. ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "board name", "",
  925. board_ie_data, board_ie_len);
  926. if (board_ie_len != strlen(boardname))
  927. break;
  928. ret = memcmp(board_ie_data, boardname, strlen(boardname));
  929. if (ret)
  930. break;
  931. name_match_found = true;
  932. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  933. "boot found match for name '%s'",
  934. boardname);
  935. break;
  936. case ATH10K_BD_IE_BOARD_DATA:
  937. if (!name_match_found)
  938. /* no match found */
  939. break;
  940. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  941. "boot found board data for '%s'",
  942. boardname);
  943. ar->normal_mode_fw.board_data = board_ie_data;
  944. ar->normal_mode_fw.board_len = board_ie_len;
  945. ret = 0;
  946. goto out;
  947. default:
  948. ath10k_warn(ar, "unknown ATH10K_BD_IE_BOARD found: %d\n",
  949. board_ie_id);
  950. break;
  951. }
  952. /* jump over the padding */
  953. board_ie_len = ALIGN(board_ie_len, 4);
  954. buf_len -= board_ie_len;
  955. buf += board_ie_len;
  956. }
  957. /* no match found */
  958. ret = -ENOENT;
  959. out:
  960. return ret;
  961. }
  962. static int ath10k_core_fetch_board_data_api_n(struct ath10k *ar,
  963. const char *boardname,
  964. const char *filename)
  965. {
  966. size_t len, magic_len, ie_len;
  967. struct ath10k_fw_ie *hdr;
  968. const u8 *data;
  969. int ret, ie_id;
  970. ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
  971. ar->hw_params.fw.dir,
  972. filename);
  973. if (IS_ERR(ar->normal_mode_fw.board))
  974. return PTR_ERR(ar->normal_mode_fw.board);
  975. data = ar->normal_mode_fw.board->data;
  976. len = ar->normal_mode_fw.board->size;
  977. /* magic has extra null byte padded */
  978. magic_len = strlen(ATH10K_BOARD_MAGIC) + 1;
  979. if (len < magic_len) {
  980. ath10k_err(ar, "failed to find magic value in %s/%s, file too short: %zu\n",
  981. ar->hw_params.fw.dir, filename, len);
  982. ret = -EINVAL;
  983. goto err;
  984. }
  985. if (memcmp(data, ATH10K_BOARD_MAGIC, magic_len)) {
  986. ath10k_err(ar, "found invalid board magic\n");
  987. ret = -EINVAL;
  988. goto err;
  989. }
  990. /* magic is padded to 4 bytes */
  991. magic_len = ALIGN(magic_len, 4);
  992. if (len < magic_len) {
  993. ath10k_err(ar, "failed: %s/%s too small to contain board data, len: %zu\n",
  994. ar->hw_params.fw.dir, filename, len);
  995. ret = -EINVAL;
  996. goto err;
  997. }
  998. data += magic_len;
  999. len -= magic_len;
  1000. while (len > sizeof(struct ath10k_fw_ie)) {
  1001. hdr = (struct ath10k_fw_ie *)data;
  1002. ie_id = le32_to_cpu(hdr->id);
  1003. ie_len = le32_to_cpu(hdr->len);
  1004. len -= sizeof(*hdr);
  1005. data = hdr->data;
  1006. if (len < ALIGN(ie_len, 4)) {
  1007. ath10k_err(ar, "invalid length for board ie_id %d ie_len %zu len %zu\n",
  1008. ie_id, ie_len, len);
  1009. ret = -EINVAL;
  1010. goto err;
  1011. }
  1012. switch (ie_id) {
  1013. case ATH10K_BD_IE_BOARD:
  1014. ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
  1015. boardname);
  1016. if (ret == -ENOENT && ar->id.bdf_ext[0] != '\0') {
  1017. /* try default bdf if variant was not found */
  1018. char *s, *v = ",variant=";
  1019. char boardname2[100];
  1020. strlcpy(boardname2, boardname,
  1021. sizeof(boardname2));
  1022. s = strstr(boardname2, v);
  1023. if (s)
  1024. *s = '\0'; /* strip ",variant=%s" */
  1025. ret = ath10k_core_parse_bd_ie_board(ar, data,
  1026. ie_len,
  1027. boardname2);
  1028. }
  1029. if (ret == -ENOENT)
  1030. /* no match found, continue */
  1031. break;
  1032. else if (ret)
  1033. /* there was an error, bail out */
  1034. goto err;
  1035. /* board data found */
  1036. goto out;
  1037. }
  1038. /* jump over the padding */
  1039. ie_len = ALIGN(ie_len, 4);
  1040. len -= ie_len;
  1041. data += ie_len;
  1042. }
  1043. out:
  1044. if (!ar->normal_mode_fw.board_data || !ar->normal_mode_fw.board_len) {
  1045. ath10k_err(ar,
  1046. "failed to fetch board data for %s from %s/%s\n",
  1047. boardname, ar->hw_params.fw.dir, filename);
  1048. ret = -ENODATA;
  1049. goto err;
  1050. }
  1051. return 0;
  1052. err:
  1053. ath10k_core_free_board_files(ar);
  1054. return ret;
  1055. }
  1056. static int ath10k_core_create_board_name(struct ath10k *ar, char *name,
  1057. size_t name_len)
  1058. {
  1059. /* strlen(',variant=') + strlen(ar->id.bdf_ext) */
  1060. char variant[9 + ATH10K_SMBIOS_BDF_EXT_STR_LENGTH] = { 0 };
  1061. if (ar->id.bmi_ids_valid) {
  1062. scnprintf(name, name_len,
  1063. "bus=%s,bmi-chip-id=%d,bmi-board-id=%d",
  1064. ath10k_bus_str(ar->hif.bus),
  1065. ar->id.bmi_chip_id,
  1066. ar->id.bmi_board_id);
  1067. goto out;
  1068. }
  1069. if (ar->id.bdf_ext[0] != '\0')
  1070. scnprintf(variant, sizeof(variant), ",variant=%s",
  1071. ar->id.bdf_ext);
  1072. scnprintf(name, name_len,
  1073. "bus=%s,vendor=%04x,device=%04x,subsystem-vendor=%04x,subsystem-device=%04x%s",
  1074. ath10k_bus_str(ar->hif.bus),
  1075. ar->id.vendor, ar->id.device,
  1076. ar->id.subsystem_vendor, ar->id.subsystem_device, variant);
  1077. out:
  1078. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using board name '%s'\n", name);
  1079. return 0;
  1080. }
  1081. static int ath10k_core_fetch_board_file(struct ath10k *ar)
  1082. {
  1083. char boardname[100];
  1084. int ret;
  1085. ret = ath10k_core_create_board_name(ar, boardname, sizeof(boardname));
  1086. if (ret) {
  1087. ath10k_err(ar, "failed to create board name: %d", ret);
  1088. return ret;
  1089. }
  1090. ar->bd_api = 2;
  1091. ret = ath10k_core_fetch_board_data_api_n(ar, boardname,
  1092. ATH10K_BOARD_API2_FILE);
  1093. if (!ret)
  1094. goto success;
  1095. ar->bd_api = 1;
  1096. ret = ath10k_core_fetch_board_data_api_1(ar);
  1097. if (ret) {
  1098. ath10k_err(ar, "failed to fetch board-2.bin or board.bin from %s\n",
  1099. ar->hw_params.fw.dir);
  1100. return ret;
  1101. }
  1102. success:
  1103. ath10k_dbg(ar, ATH10K_DBG_BOOT, "using board api %d\n", ar->bd_api);
  1104. return 0;
  1105. }
  1106. int ath10k_core_fetch_firmware_api_n(struct ath10k *ar, const char *name,
  1107. struct ath10k_fw_file *fw_file)
  1108. {
  1109. size_t magic_len, len, ie_len;
  1110. int ie_id, i, index, bit, ret;
  1111. struct ath10k_fw_ie *hdr;
  1112. const u8 *data;
  1113. __le32 *timestamp, *version;
  1114. /* first fetch the firmware file (firmware-*.bin) */
  1115. fw_file->firmware = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
  1116. name);
  1117. if (IS_ERR(fw_file->firmware))
  1118. return PTR_ERR(fw_file->firmware);
  1119. data = fw_file->firmware->data;
  1120. len = fw_file->firmware->size;
  1121. /* magic also includes the null byte, check that as well */
  1122. magic_len = strlen(ATH10K_FIRMWARE_MAGIC) + 1;
  1123. if (len < magic_len) {
  1124. ath10k_err(ar, "firmware file '%s/%s' too small to contain magic: %zu\n",
  1125. ar->hw_params.fw.dir, name, len);
  1126. ret = -EINVAL;
  1127. goto err;
  1128. }
  1129. if (memcmp(data, ATH10K_FIRMWARE_MAGIC, magic_len) != 0) {
  1130. ath10k_err(ar, "invalid firmware magic\n");
  1131. ret = -EINVAL;
  1132. goto err;
  1133. }
  1134. /* jump over the padding */
  1135. magic_len = ALIGN(magic_len, 4);
  1136. len -= magic_len;
  1137. data += magic_len;
  1138. /* loop elements */
  1139. while (len > sizeof(struct ath10k_fw_ie)) {
  1140. hdr = (struct ath10k_fw_ie *)data;
  1141. ie_id = le32_to_cpu(hdr->id);
  1142. ie_len = le32_to_cpu(hdr->len);
  1143. len -= sizeof(*hdr);
  1144. data += sizeof(*hdr);
  1145. if (len < ie_len) {
  1146. ath10k_err(ar, "invalid length for FW IE %d (%zu < %zu)\n",
  1147. ie_id, len, ie_len);
  1148. ret = -EINVAL;
  1149. goto err;
  1150. }
  1151. switch (ie_id) {
  1152. case ATH10K_FW_IE_FW_VERSION:
  1153. if (ie_len > sizeof(fw_file->fw_version) - 1)
  1154. break;
  1155. memcpy(fw_file->fw_version, data, ie_len);
  1156. fw_file->fw_version[ie_len] = '\0';
  1157. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1158. "found fw version %s\n",
  1159. fw_file->fw_version);
  1160. break;
  1161. case ATH10K_FW_IE_TIMESTAMP:
  1162. if (ie_len != sizeof(u32))
  1163. break;
  1164. timestamp = (__le32 *)data;
  1165. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw timestamp %d\n",
  1166. le32_to_cpup(timestamp));
  1167. break;
  1168. case ATH10K_FW_IE_FEATURES:
  1169. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1170. "found firmware features ie (%zd B)\n",
  1171. ie_len);
  1172. for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
  1173. index = i / 8;
  1174. bit = i % 8;
  1175. if (index == ie_len)
  1176. break;
  1177. if (data[index] & (1 << bit)) {
  1178. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1179. "Enabling feature bit: %i\n",
  1180. i);
  1181. __set_bit(i, fw_file->fw_features);
  1182. }
  1183. }
  1184. ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "features", "",
  1185. fw_file->fw_features,
  1186. sizeof(fw_file->fw_features));
  1187. break;
  1188. case ATH10K_FW_IE_FW_IMAGE:
  1189. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1190. "found fw image ie (%zd B)\n",
  1191. ie_len);
  1192. fw_file->firmware_data = data;
  1193. fw_file->firmware_len = ie_len;
  1194. break;
  1195. case ATH10K_FW_IE_OTP_IMAGE:
  1196. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1197. "found otp image ie (%zd B)\n",
  1198. ie_len);
  1199. fw_file->otp_data = data;
  1200. fw_file->otp_len = ie_len;
  1201. break;
  1202. case ATH10K_FW_IE_WMI_OP_VERSION:
  1203. if (ie_len != sizeof(u32))
  1204. break;
  1205. version = (__le32 *)data;
  1206. fw_file->wmi_op_version = le32_to_cpup(version);
  1207. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie wmi op version %d\n",
  1208. fw_file->wmi_op_version);
  1209. break;
  1210. case ATH10K_FW_IE_HTT_OP_VERSION:
  1211. if (ie_len != sizeof(u32))
  1212. break;
  1213. version = (__le32 *)data;
  1214. fw_file->htt_op_version = le32_to_cpup(version);
  1215. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie htt op version %d\n",
  1216. fw_file->htt_op_version);
  1217. break;
  1218. case ATH10K_FW_IE_FW_CODE_SWAP_IMAGE:
  1219. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1220. "found fw code swap image ie (%zd B)\n",
  1221. ie_len);
  1222. fw_file->codeswap_data = data;
  1223. fw_file->codeswap_len = ie_len;
  1224. break;
  1225. default:
  1226. ath10k_warn(ar, "Unknown FW IE: %u\n",
  1227. le32_to_cpu(hdr->id));
  1228. break;
  1229. }
  1230. /* jump over the padding */
  1231. ie_len = ALIGN(ie_len, 4);
  1232. len -= ie_len;
  1233. data += ie_len;
  1234. }
  1235. if (!fw_file->firmware_data ||
  1236. !fw_file->firmware_len) {
  1237. ath10k_warn(ar, "No ATH10K_FW_IE_FW_IMAGE found from '%s/%s', skipping\n",
  1238. ar->hw_params.fw.dir, name);
  1239. ret = -ENOMEDIUM;
  1240. goto err;
  1241. }
  1242. return 0;
  1243. err:
  1244. ath10k_core_free_firmware_files(ar);
  1245. return ret;
  1246. }
  1247. static void ath10k_core_get_fw_name(struct ath10k *ar, char *fw_name,
  1248. size_t fw_name_len, int fw_api)
  1249. {
  1250. switch (ar->hif.bus) {
  1251. case ATH10K_BUS_SDIO:
  1252. case ATH10K_BUS_USB:
  1253. scnprintf(fw_name, fw_name_len, "%s-%s-%d.bin",
  1254. ATH10K_FW_FILE_BASE, ath10k_bus_str(ar->hif.bus),
  1255. fw_api);
  1256. break;
  1257. case ATH10K_BUS_PCI:
  1258. case ATH10K_BUS_AHB:
  1259. scnprintf(fw_name, fw_name_len, "%s-%d.bin",
  1260. ATH10K_FW_FILE_BASE, fw_api);
  1261. break;
  1262. }
  1263. }
  1264. static int ath10k_core_fetch_firmware_files(struct ath10k *ar)
  1265. {
  1266. int ret, i;
  1267. char fw_name[100];
  1268. /* calibration file is optional, don't check for any errors */
  1269. ath10k_fetch_cal_file(ar);
  1270. for (i = ATH10K_FW_API_MAX; i >= ATH10K_FW_API_MIN; i--) {
  1271. ar->fw_api = i;
  1272. ath10k_dbg(ar, ATH10K_DBG_BOOT, "trying fw api %d\n",
  1273. ar->fw_api);
  1274. ath10k_core_get_fw_name(ar, fw_name, sizeof(fw_name), ar->fw_api);
  1275. ret = ath10k_core_fetch_firmware_api_n(ar, fw_name,
  1276. &ar->normal_mode_fw.fw_file);
  1277. if (!ret)
  1278. goto success;
  1279. }
  1280. /* we end up here if we couldn't fetch any firmware */
  1281. ath10k_err(ar, "Failed to find firmware-N.bin (N between %d and %d) from %s: %d",
  1282. ATH10K_FW_API_MIN, ATH10K_FW_API_MAX, ar->hw_params.fw.dir,
  1283. ret);
  1284. return ret;
  1285. success:
  1286. ath10k_dbg(ar, ATH10K_DBG_BOOT, "using fw api %d\n", ar->fw_api);
  1287. return 0;
  1288. }
  1289. static int ath10k_core_pre_cal_download(struct ath10k *ar)
  1290. {
  1291. int ret;
  1292. ret = ath10k_download_cal_file(ar, ar->pre_cal_file);
  1293. if (ret == 0) {
  1294. ar->cal_mode = ATH10K_PRE_CAL_MODE_FILE;
  1295. goto success;
  1296. }
  1297. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1298. "boot did not find a pre calibration file, try DT next: %d\n",
  1299. ret);
  1300. ret = ath10k_download_cal_dt(ar, "qcom,ath10k-pre-calibration-data");
  1301. if (ret) {
  1302. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1303. "unable to load pre cal data from DT: %d\n", ret);
  1304. return ret;
  1305. }
  1306. ar->cal_mode = ATH10K_PRE_CAL_MODE_DT;
  1307. success:
  1308. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
  1309. ath10k_cal_mode_str(ar->cal_mode));
  1310. return 0;
  1311. }
  1312. static int ath10k_core_pre_cal_config(struct ath10k *ar)
  1313. {
  1314. int ret;
  1315. ret = ath10k_core_pre_cal_download(ar);
  1316. if (ret) {
  1317. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1318. "failed to load pre cal data: %d\n", ret);
  1319. return ret;
  1320. }
  1321. ret = ath10k_core_get_board_id_from_otp(ar);
  1322. if (ret) {
  1323. ath10k_err(ar, "failed to get board id: %d\n", ret);
  1324. return ret;
  1325. }
  1326. ret = ath10k_download_and_run_otp(ar);
  1327. if (ret) {
  1328. ath10k_err(ar, "failed to run otp: %d\n", ret);
  1329. return ret;
  1330. }
  1331. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1332. "pre cal configuration done successfully\n");
  1333. return 0;
  1334. }
  1335. static int ath10k_download_cal_data(struct ath10k *ar)
  1336. {
  1337. int ret;
  1338. ret = ath10k_core_pre_cal_config(ar);
  1339. if (ret == 0)
  1340. return 0;
  1341. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1342. "pre cal download procedure failed, try cal file: %d\n",
  1343. ret);
  1344. ret = ath10k_download_cal_file(ar, ar->cal_file);
  1345. if (ret == 0) {
  1346. ar->cal_mode = ATH10K_CAL_MODE_FILE;
  1347. goto done;
  1348. }
  1349. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1350. "boot did not find a calibration file, try DT next: %d\n",
  1351. ret);
  1352. ret = ath10k_download_cal_dt(ar, "qcom,ath10k-calibration-data");
  1353. if (ret == 0) {
  1354. ar->cal_mode = ATH10K_CAL_MODE_DT;
  1355. goto done;
  1356. }
  1357. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1358. "boot did not find DT entry, try target EEPROM next: %d\n",
  1359. ret);
  1360. ret = ath10k_download_cal_eeprom(ar);
  1361. if (ret == 0) {
  1362. ar->cal_mode = ATH10K_CAL_MODE_EEPROM;
  1363. goto done;
  1364. }
  1365. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1366. "boot did not find target EEPROM entry, try OTP next: %d\n",
  1367. ret);
  1368. ret = ath10k_download_and_run_otp(ar);
  1369. if (ret) {
  1370. ath10k_err(ar, "failed to run otp: %d\n", ret);
  1371. return ret;
  1372. }
  1373. ar->cal_mode = ATH10K_CAL_MODE_OTP;
  1374. done:
  1375. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
  1376. ath10k_cal_mode_str(ar->cal_mode));
  1377. return 0;
  1378. }
  1379. static int ath10k_init_uart(struct ath10k *ar)
  1380. {
  1381. int ret;
  1382. /*
  1383. * Explicitly setting UART prints to zero as target turns it on
  1384. * based on scratch registers.
  1385. */
  1386. ret = ath10k_bmi_write32(ar, hi_serial_enable, 0);
  1387. if (ret) {
  1388. ath10k_warn(ar, "could not disable UART prints (%d)\n", ret);
  1389. return ret;
  1390. }
  1391. if (!uart_print)
  1392. return 0;
  1393. ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin, ar->hw_params.uart_pin);
  1394. if (ret) {
  1395. ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
  1396. return ret;
  1397. }
  1398. ret = ath10k_bmi_write32(ar, hi_serial_enable, 1);
  1399. if (ret) {
  1400. ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
  1401. return ret;
  1402. }
  1403. /* Set the UART baud rate to 19200. */
  1404. ret = ath10k_bmi_write32(ar, hi_desired_baud_rate, 19200);
  1405. if (ret) {
  1406. ath10k_warn(ar, "could not set the baud rate (%d)\n", ret);
  1407. return ret;
  1408. }
  1409. ath10k_info(ar, "UART prints enabled\n");
  1410. return 0;
  1411. }
  1412. static int ath10k_init_hw_params(struct ath10k *ar)
  1413. {
  1414. const struct ath10k_hw_params *uninitialized_var(hw_params);
  1415. int i;
  1416. for (i = 0; i < ARRAY_SIZE(ath10k_hw_params_list); i++) {
  1417. hw_params = &ath10k_hw_params_list[i];
  1418. if (hw_params->id == ar->target_version &&
  1419. hw_params->dev_id == ar->dev_id)
  1420. break;
  1421. }
  1422. if (i == ARRAY_SIZE(ath10k_hw_params_list)) {
  1423. ath10k_err(ar, "Unsupported hardware version: 0x%x\n",
  1424. ar->target_version);
  1425. return -EINVAL;
  1426. }
  1427. ar->hw_params = *hw_params;
  1428. ath10k_dbg(ar, ATH10K_DBG_BOOT, "Hardware name %s version 0x%x\n",
  1429. ar->hw_params.name, ar->target_version);
  1430. return 0;
  1431. }
  1432. static void ath10k_core_restart(struct work_struct *work)
  1433. {
  1434. struct ath10k *ar = container_of(work, struct ath10k, restart_work);
  1435. int ret;
  1436. set_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
  1437. /* Place a barrier to make sure the compiler doesn't reorder
  1438. * CRASH_FLUSH and calling other functions.
  1439. */
  1440. barrier();
  1441. ieee80211_stop_queues(ar->hw);
  1442. ath10k_drain_tx(ar);
  1443. complete(&ar->scan.started);
  1444. complete(&ar->scan.completed);
  1445. complete(&ar->scan.on_channel);
  1446. complete(&ar->offchan_tx_completed);
  1447. complete(&ar->install_key_done);
  1448. complete(&ar->vdev_setup_done);
  1449. complete(&ar->thermal.wmi_sync);
  1450. complete(&ar->bss_survey_done);
  1451. wake_up(&ar->htt.empty_tx_wq);
  1452. wake_up(&ar->wmi.tx_credits_wq);
  1453. wake_up(&ar->peer_mapping_wq);
  1454. /* TODO: We can have one instance of cancelling coverage_class_work by
  1455. * moving it to ath10k_halt(), so that both stop() and restart() would
  1456. * call that but it takes conf_mutex() and if we call cancel_work_sync()
  1457. * with conf_mutex it will deadlock.
  1458. */
  1459. cancel_work_sync(&ar->set_coverage_class_work);
  1460. mutex_lock(&ar->conf_mutex);
  1461. switch (ar->state) {
  1462. case ATH10K_STATE_ON:
  1463. ar->state = ATH10K_STATE_RESTARTING;
  1464. ath10k_halt(ar);
  1465. ath10k_scan_finish(ar);
  1466. ieee80211_restart_hw(ar->hw);
  1467. break;
  1468. case ATH10K_STATE_OFF:
  1469. /* this can happen if driver is being unloaded
  1470. * or if the crash happens during FW probing
  1471. */
  1472. ath10k_warn(ar, "cannot restart a device that hasn't been started\n");
  1473. break;
  1474. case ATH10K_STATE_RESTARTING:
  1475. /* hw restart might be requested from multiple places */
  1476. break;
  1477. case ATH10K_STATE_RESTARTED:
  1478. ar->state = ATH10K_STATE_WEDGED;
  1479. /* fall through */
  1480. case ATH10K_STATE_WEDGED:
  1481. ath10k_warn(ar, "device is wedged, will not restart\n");
  1482. break;
  1483. case ATH10K_STATE_UTF:
  1484. ath10k_warn(ar, "firmware restart in UTF mode not supported\n");
  1485. break;
  1486. }
  1487. mutex_unlock(&ar->conf_mutex);
  1488. ret = ath10k_debug_fw_devcoredump(ar);
  1489. if (ret)
  1490. ath10k_warn(ar, "failed to send firmware crash dump via devcoredump: %d",
  1491. ret);
  1492. }
  1493. static void ath10k_core_set_coverage_class_work(struct work_struct *work)
  1494. {
  1495. struct ath10k *ar = container_of(work, struct ath10k,
  1496. set_coverage_class_work);
  1497. if (ar->hw_params.hw_ops->set_coverage_class)
  1498. ar->hw_params.hw_ops->set_coverage_class(ar, -1);
  1499. }
  1500. static int ath10k_core_init_firmware_features(struct ath10k *ar)
  1501. {
  1502. struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
  1503. if (test_bit(ATH10K_FW_FEATURE_WMI_10_2, fw_file->fw_features) &&
  1504. !test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
  1505. ath10k_err(ar, "feature bits corrupted: 10.2 feature requires 10.x feature to be set as well");
  1506. return -EINVAL;
  1507. }
  1508. if (fw_file->wmi_op_version >= ATH10K_FW_WMI_OP_VERSION_MAX) {
  1509. ath10k_err(ar, "unsupported WMI OP version (max %d): %d\n",
  1510. ATH10K_FW_WMI_OP_VERSION_MAX, fw_file->wmi_op_version);
  1511. return -EINVAL;
  1512. }
  1513. ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
  1514. switch (ath10k_cryptmode_param) {
  1515. case ATH10K_CRYPT_MODE_HW:
  1516. clear_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1517. clear_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
  1518. break;
  1519. case ATH10K_CRYPT_MODE_SW:
  1520. if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
  1521. fw_file->fw_features)) {
  1522. ath10k_err(ar, "cryptmode > 0 requires raw mode support from firmware");
  1523. return -EINVAL;
  1524. }
  1525. set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1526. set_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
  1527. break;
  1528. default:
  1529. ath10k_info(ar, "invalid cryptmode: %d\n",
  1530. ath10k_cryptmode_param);
  1531. return -EINVAL;
  1532. }
  1533. ar->htt.max_num_amsdu = ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT;
  1534. ar->htt.max_num_ampdu = ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT;
  1535. if (rawmode) {
  1536. if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
  1537. fw_file->fw_features)) {
  1538. ath10k_err(ar, "rawmode = 1 requires support from firmware");
  1539. return -EINVAL;
  1540. }
  1541. set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1542. }
  1543. if (test_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags)) {
  1544. ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_RAW;
  1545. /* Workaround:
  1546. *
  1547. * Firmware A-MSDU aggregation breaks with RAW Tx encap mode
  1548. * and causes enormous performance issues (malformed frames,
  1549. * etc).
  1550. *
  1551. * Disabling A-MSDU makes RAW mode stable with heavy traffic
  1552. * albeit a bit slower compared to regular operation.
  1553. */
  1554. ar->htt.max_num_amsdu = 1;
  1555. }
  1556. /* Backwards compatibility for firmwares without
  1557. * ATH10K_FW_IE_WMI_OP_VERSION.
  1558. */
  1559. if (fw_file->wmi_op_version == ATH10K_FW_WMI_OP_VERSION_UNSET) {
  1560. if (test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
  1561. if (test_bit(ATH10K_FW_FEATURE_WMI_10_2,
  1562. fw_file->fw_features))
  1563. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_2;
  1564. else
  1565. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_1;
  1566. } else {
  1567. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_MAIN;
  1568. }
  1569. }
  1570. switch (fw_file->wmi_op_version) {
  1571. case ATH10K_FW_WMI_OP_VERSION_MAIN:
  1572. ar->max_num_peers = TARGET_NUM_PEERS;
  1573. ar->max_num_stations = TARGET_NUM_STATIONS;
  1574. ar->max_num_vdevs = TARGET_NUM_VDEVS;
  1575. ar->htt.max_num_pending_tx = TARGET_NUM_MSDU_DESC;
  1576. ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
  1577. WMI_STAT_PEER;
  1578. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1579. break;
  1580. case ATH10K_FW_WMI_OP_VERSION_10_1:
  1581. case ATH10K_FW_WMI_OP_VERSION_10_2:
  1582. case ATH10K_FW_WMI_OP_VERSION_10_2_4:
  1583. if (ath10k_peer_stats_enabled(ar)) {
  1584. ar->max_num_peers = TARGET_10X_TX_STATS_NUM_PEERS;
  1585. ar->max_num_stations = TARGET_10X_TX_STATS_NUM_STATIONS;
  1586. } else {
  1587. ar->max_num_peers = TARGET_10X_NUM_PEERS;
  1588. ar->max_num_stations = TARGET_10X_NUM_STATIONS;
  1589. }
  1590. ar->max_num_vdevs = TARGET_10X_NUM_VDEVS;
  1591. ar->htt.max_num_pending_tx = TARGET_10X_NUM_MSDU_DESC;
  1592. ar->fw_stats_req_mask = WMI_STAT_PEER;
  1593. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1594. break;
  1595. case ATH10K_FW_WMI_OP_VERSION_TLV:
  1596. ar->max_num_peers = TARGET_TLV_NUM_PEERS;
  1597. ar->max_num_stations = TARGET_TLV_NUM_STATIONS;
  1598. ar->max_num_vdevs = TARGET_TLV_NUM_VDEVS;
  1599. ar->max_num_tdls_vdevs = TARGET_TLV_NUM_TDLS_VDEVS;
  1600. ar->htt.max_num_pending_tx = TARGET_TLV_NUM_MSDU_DESC;
  1601. ar->wow.max_num_patterns = TARGET_TLV_NUM_WOW_PATTERNS;
  1602. ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
  1603. WMI_STAT_PEER;
  1604. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1605. break;
  1606. case ATH10K_FW_WMI_OP_VERSION_10_4:
  1607. ar->max_num_peers = TARGET_10_4_NUM_PEERS;
  1608. ar->max_num_stations = TARGET_10_4_NUM_STATIONS;
  1609. ar->num_active_peers = TARGET_10_4_ACTIVE_PEERS;
  1610. ar->max_num_vdevs = TARGET_10_4_NUM_VDEVS;
  1611. ar->num_tids = TARGET_10_4_TGT_NUM_TIDS;
  1612. ar->fw_stats_req_mask = WMI_10_4_STAT_PEER |
  1613. WMI_10_4_STAT_PEER_EXTD;
  1614. ar->max_spatial_stream = ar->hw_params.max_spatial_stream;
  1615. ar->max_num_tdls_vdevs = TARGET_10_4_NUM_TDLS_VDEVS;
  1616. if (test_bit(ATH10K_FW_FEATURE_PEER_FLOW_CONTROL,
  1617. fw_file->fw_features))
  1618. ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC_PFC;
  1619. else
  1620. ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC;
  1621. break;
  1622. case ATH10K_FW_WMI_OP_VERSION_UNSET:
  1623. case ATH10K_FW_WMI_OP_VERSION_MAX:
  1624. WARN_ON(1);
  1625. return -EINVAL;
  1626. }
  1627. /* Backwards compatibility for firmwares without
  1628. * ATH10K_FW_IE_HTT_OP_VERSION.
  1629. */
  1630. if (fw_file->htt_op_version == ATH10K_FW_HTT_OP_VERSION_UNSET) {
  1631. switch (fw_file->wmi_op_version) {
  1632. case ATH10K_FW_WMI_OP_VERSION_MAIN:
  1633. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_MAIN;
  1634. break;
  1635. case ATH10K_FW_WMI_OP_VERSION_10_1:
  1636. case ATH10K_FW_WMI_OP_VERSION_10_2:
  1637. case ATH10K_FW_WMI_OP_VERSION_10_2_4:
  1638. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_10_1;
  1639. break;
  1640. case ATH10K_FW_WMI_OP_VERSION_TLV:
  1641. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_TLV;
  1642. break;
  1643. case ATH10K_FW_WMI_OP_VERSION_10_4:
  1644. case ATH10K_FW_WMI_OP_VERSION_UNSET:
  1645. case ATH10K_FW_WMI_OP_VERSION_MAX:
  1646. ath10k_err(ar, "htt op version not found from fw meta data");
  1647. return -EINVAL;
  1648. }
  1649. }
  1650. return 0;
  1651. }
  1652. static int ath10k_core_reset_rx_filter(struct ath10k *ar)
  1653. {
  1654. int ret;
  1655. int vdev_id;
  1656. int vdev_type;
  1657. int vdev_subtype;
  1658. const u8 *vdev_addr;
  1659. vdev_id = 0;
  1660. vdev_type = WMI_VDEV_TYPE_STA;
  1661. vdev_subtype = ath10k_wmi_get_vdev_subtype(ar, WMI_VDEV_SUBTYPE_NONE);
  1662. vdev_addr = ar->mac_addr;
  1663. ret = ath10k_wmi_vdev_create(ar, vdev_id, vdev_type, vdev_subtype,
  1664. vdev_addr);
  1665. if (ret) {
  1666. ath10k_err(ar, "failed to create dummy vdev: %d\n", ret);
  1667. return ret;
  1668. }
  1669. ret = ath10k_wmi_vdev_delete(ar, vdev_id);
  1670. if (ret) {
  1671. ath10k_err(ar, "failed to delete dummy vdev: %d\n", ret);
  1672. return ret;
  1673. }
  1674. /* WMI and HTT may use separate HIF pipes and are not guaranteed to be
  1675. * serialized properly implicitly.
  1676. *
  1677. * Moreover (most) WMI commands have no explicit acknowledges. It is
  1678. * possible to infer it implicitly by poking firmware with echo
  1679. * command - getting a reply means all preceding comments have been
  1680. * (mostly) processed.
  1681. *
  1682. * In case of vdev create/delete this is sufficient.
  1683. *
  1684. * Without this it's possible to end up with a race when HTT Rx ring is
  1685. * started before vdev create/delete hack is complete allowing a short
  1686. * window of opportunity to receive (and Tx ACK) a bunch of frames.
  1687. */
  1688. ret = ath10k_wmi_barrier(ar);
  1689. if (ret) {
  1690. ath10k_err(ar, "failed to ping firmware: %d\n", ret);
  1691. return ret;
  1692. }
  1693. return 0;
  1694. }
  1695. int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode,
  1696. const struct ath10k_fw_components *fw)
  1697. {
  1698. int status;
  1699. u32 val;
  1700. lockdep_assert_held(&ar->conf_mutex);
  1701. clear_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
  1702. ar->running_fw = fw;
  1703. ath10k_bmi_start(ar);
  1704. if (ath10k_init_configure_target(ar)) {
  1705. status = -EINVAL;
  1706. goto err;
  1707. }
  1708. status = ath10k_download_cal_data(ar);
  1709. if (status)
  1710. goto err;
  1711. /* Some of of qca988x solutions are having global reset issue
  1712. * during target initialization. Bypassing PLL setting before
  1713. * downloading firmware and letting the SoC run on REF_CLK is
  1714. * fixing the problem. Corresponding firmware change is also needed
  1715. * to set the clock source once the target is initialized.
  1716. */
  1717. if (test_bit(ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT,
  1718. ar->running_fw->fw_file.fw_features)) {
  1719. status = ath10k_bmi_write32(ar, hi_skip_clock_init, 1);
  1720. if (status) {
  1721. ath10k_err(ar, "could not write to skip_clock_init: %d\n",
  1722. status);
  1723. goto err;
  1724. }
  1725. }
  1726. status = ath10k_download_fw(ar);
  1727. if (status)
  1728. goto err;
  1729. status = ath10k_init_uart(ar);
  1730. if (status)
  1731. goto err;
  1732. if (ar->hif.bus == ATH10K_BUS_SDIO)
  1733. ath10k_init_sdio(ar);
  1734. ar->htc.htc_ops.target_send_suspend_complete =
  1735. ath10k_send_suspend_complete;
  1736. status = ath10k_htc_init(ar);
  1737. if (status) {
  1738. ath10k_err(ar, "could not init HTC (%d)\n", status);
  1739. goto err;
  1740. }
  1741. status = ath10k_bmi_done(ar);
  1742. if (status)
  1743. goto err;
  1744. status = ath10k_wmi_attach(ar);
  1745. if (status) {
  1746. ath10k_err(ar, "WMI attach failed: %d\n", status);
  1747. goto err;
  1748. }
  1749. status = ath10k_htt_init(ar);
  1750. if (status) {
  1751. ath10k_err(ar, "failed to init htt: %d\n", status);
  1752. goto err_wmi_detach;
  1753. }
  1754. status = ath10k_htt_tx_start(&ar->htt);
  1755. if (status) {
  1756. ath10k_err(ar, "failed to alloc htt tx: %d\n", status);
  1757. goto err_wmi_detach;
  1758. }
  1759. /* If firmware indicates Full Rx Reorder support it must be used in a
  1760. * slightly different manner. Let HTT code know.
  1761. */
  1762. ar->htt.rx_ring.in_ord_rx = !!(test_bit(WMI_SERVICE_RX_FULL_REORDER,
  1763. ar->wmi.svc_map));
  1764. status = ath10k_htt_rx_alloc(&ar->htt);
  1765. if (status) {
  1766. ath10k_err(ar, "failed to alloc htt rx: %d\n", status);
  1767. goto err_htt_tx_detach;
  1768. }
  1769. status = ath10k_hif_start(ar);
  1770. if (status) {
  1771. ath10k_err(ar, "could not start HIF: %d\n", status);
  1772. goto err_htt_rx_detach;
  1773. }
  1774. status = ath10k_htc_wait_target(&ar->htc);
  1775. if (status) {
  1776. ath10k_err(ar, "failed to connect to HTC: %d\n", status);
  1777. goto err_hif_stop;
  1778. }
  1779. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1780. status = ath10k_htt_connect(&ar->htt);
  1781. if (status) {
  1782. ath10k_err(ar, "failed to connect htt (%d)\n", status);
  1783. goto err_hif_stop;
  1784. }
  1785. }
  1786. status = ath10k_wmi_connect(ar);
  1787. if (status) {
  1788. ath10k_err(ar, "could not connect wmi: %d\n", status);
  1789. goto err_hif_stop;
  1790. }
  1791. status = ath10k_htc_start(&ar->htc);
  1792. if (status) {
  1793. ath10k_err(ar, "failed to start htc: %d\n", status);
  1794. goto err_hif_stop;
  1795. }
  1796. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1797. status = ath10k_wmi_wait_for_service_ready(ar);
  1798. if (status) {
  1799. ath10k_warn(ar, "wmi service ready event not received");
  1800. goto err_hif_stop;
  1801. }
  1802. }
  1803. ath10k_dbg(ar, ATH10K_DBG_BOOT, "firmware %s booted\n",
  1804. ar->hw->wiphy->fw_version);
  1805. if (test_bit(WMI_SERVICE_EXT_RES_CFG_SUPPORT, ar->wmi.svc_map) &&
  1806. mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1807. val = 0;
  1808. if (ath10k_peer_stats_enabled(ar))
  1809. val = WMI_10_4_PEER_STATS;
  1810. if (test_bit(WMI_SERVICE_BSS_CHANNEL_INFO_64, ar->wmi.svc_map))
  1811. val |= WMI_10_4_BSS_CHANNEL_INFO_64;
  1812. /* 10.4 firmware supports BT-Coex without reloading firmware
  1813. * via pdev param. To support Bluetooth coexistence pdev param,
  1814. * WMI_COEX_GPIO_SUPPORT of extended resource config should be
  1815. * enabled always.
  1816. */
  1817. if (test_bit(WMI_SERVICE_COEX_GPIO, ar->wmi.svc_map) &&
  1818. test_bit(ATH10K_FW_FEATURE_BTCOEX_PARAM,
  1819. ar->running_fw->fw_file.fw_features))
  1820. val |= WMI_10_4_COEX_GPIO_SUPPORT;
  1821. if (test_bit(WMI_SERVICE_TDLS_EXPLICIT_MODE_ONLY,
  1822. ar->wmi.svc_map))
  1823. val |= WMI_10_4_TDLS_EXPLICIT_MODE_ONLY;
  1824. if (test_bit(WMI_SERVICE_TDLS_UAPSD_BUFFER_STA,
  1825. ar->wmi.svc_map))
  1826. val |= WMI_10_4_TDLS_UAPSD_BUFFER_STA;
  1827. status = ath10k_mac_ext_resource_config(ar, val);
  1828. if (status) {
  1829. ath10k_err(ar,
  1830. "failed to send ext resource cfg command : %d\n",
  1831. status);
  1832. goto err_hif_stop;
  1833. }
  1834. }
  1835. status = ath10k_wmi_cmd_init(ar);
  1836. if (status) {
  1837. ath10k_err(ar, "could not send WMI init command (%d)\n",
  1838. status);
  1839. goto err_hif_stop;
  1840. }
  1841. status = ath10k_wmi_wait_for_unified_ready(ar);
  1842. if (status) {
  1843. ath10k_err(ar, "wmi unified ready event not received\n");
  1844. goto err_hif_stop;
  1845. }
  1846. /* Some firmware revisions do not properly set up hardware rx filter
  1847. * registers.
  1848. *
  1849. * A known example from QCA9880 and 10.2.4 is that MAC_PCU_ADDR1_MASK
  1850. * is filled with 0s instead of 1s allowing HW to respond with ACKs to
  1851. * any frames that matches MAC_PCU_RX_FILTER which is also
  1852. * misconfigured to accept anything.
  1853. *
  1854. * The ADDR1 is programmed using internal firmware structure field and
  1855. * can't be (easily/sanely) reached from the driver explicitly. It is
  1856. * possible to implicitly make it correct by creating a dummy vdev and
  1857. * then deleting it.
  1858. */
  1859. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1860. status = ath10k_core_reset_rx_filter(ar);
  1861. if (status) {
  1862. ath10k_err(ar,
  1863. "failed to reset rx filter: %d\n", status);
  1864. goto err_hif_stop;
  1865. }
  1866. }
  1867. status = ath10k_htt_rx_ring_refill(ar);
  1868. if (status) {
  1869. ath10k_err(ar, "failed to refill htt rx ring: %d\n", status);
  1870. goto err_hif_stop;
  1871. }
  1872. if (ar->max_num_vdevs >= 64)
  1873. ar->free_vdev_map = 0xFFFFFFFFFFFFFFFFLL;
  1874. else
  1875. ar->free_vdev_map = (1LL << ar->max_num_vdevs) - 1;
  1876. INIT_LIST_HEAD(&ar->arvifs);
  1877. /* we don't care about HTT in UTF mode */
  1878. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1879. status = ath10k_htt_setup(&ar->htt);
  1880. if (status) {
  1881. ath10k_err(ar, "failed to setup htt: %d\n", status);
  1882. goto err_hif_stop;
  1883. }
  1884. }
  1885. status = ath10k_debug_start(ar);
  1886. if (status)
  1887. goto err_hif_stop;
  1888. return 0;
  1889. err_hif_stop:
  1890. ath10k_hif_stop(ar);
  1891. err_htt_rx_detach:
  1892. ath10k_htt_rx_free(&ar->htt);
  1893. err_htt_tx_detach:
  1894. ath10k_htt_tx_free(&ar->htt);
  1895. err_wmi_detach:
  1896. ath10k_wmi_detach(ar);
  1897. err:
  1898. return status;
  1899. }
  1900. EXPORT_SYMBOL(ath10k_core_start);
  1901. int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt)
  1902. {
  1903. int ret;
  1904. unsigned long time_left;
  1905. reinit_completion(&ar->target_suspend);
  1906. ret = ath10k_wmi_pdev_suspend_target(ar, suspend_opt);
  1907. if (ret) {
  1908. ath10k_warn(ar, "could not suspend target (%d)\n", ret);
  1909. return ret;
  1910. }
  1911. time_left = wait_for_completion_timeout(&ar->target_suspend, 1 * HZ);
  1912. if (!time_left) {
  1913. ath10k_warn(ar, "suspend timed out - target pause event never came\n");
  1914. return -ETIMEDOUT;
  1915. }
  1916. return 0;
  1917. }
  1918. void ath10k_core_stop(struct ath10k *ar)
  1919. {
  1920. lockdep_assert_held(&ar->conf_mutex);
  1921. ath10k_debug_stop(ar);
  1922. /* try to suspend target */
  1923. if (ar->state != ATH10K_STATE_RESTARTING &&
  1924. ar->state != ATH10K_STATE_UTF)
  1925. ath10k_wait_for_suspend(ar, WMI_PDEV_SUSPEND_AND_DISABLE_INTR);
  1926. ath10k_hif_stop(ar);
  1927. ath10k_htt_tx_stop(&ar->htt);
  1928. ath10k_htt_rx_free(&ar->htt);
  1929. ath10k_wmi_detach(ar);
  1930. }
  1931. EXPORT_SYMBOL(ath10k_core_stop);
  1932. /* mac80211 manages fw/hw initialization through start/stop hooks. However in
  1933. * order to know what hw capabilities should be advertised to mac80211 it is
  1934. * necessary to load the firmware (and tear it down immediately since start
  1935. * hook will try to init it again) before registering
  1936. */
  1937. static int ath10k_core_probe_fw(struct ath10k *ar)
  1938. {
  1939. struct bmi_target_info target_info;
  1940. int ret = 0;
  1941. ret = ath10k_hif_power_up(ar);
  1942. if (ret) {
  1943. ath10k_err(ar, "could not start pci hif (%d)\n", ret);
  1944. return ret;
  1945. }
  1946. memset(&target_info, 0, sizeof(target_info));
  1947. if (ar->hif.bus == ATH10K_BUS_SDIO)
  1948. ret = ath10k_bmi_get_target_info_sdio(ar, &target_info);
  1949. else
  1950. ret = ath10k_bmi_get_target_info(ar, &target_info);
  1951. if (ret) {
  1952. ath10k_err(ar, "could not get target info (%d)\n", ret);
  1953. goto err_power_down;
  1954. }
  1955. ar->target_version = target_info.version;
  1956. ar->hw->wiphy->hw_version = target_info.version;
  1957. ret = ath10k_init_hw_params(ar);
  1958. if (ret) {
  1959. ath10k_err(ar, "could not get hw params (%d)\n", ret);
  1960. goto err_power_down;
  1961. }
  1962. ret = ath10k_core_fetch_firmware_files(ar);
  1963. if (ret) {
  1964. ath10k_err(ar, "could not fetch firmware files (%d)\n", ret);
  1965. goto err_power_down;
  1966. }
  1967. BUILD_BUG_ON(sizeof(ar->hw->wiphy->fw_version) !=
  1968. sizeof(ar->normal_mode_fw.fw_file.fw_version));
  1969. memcpy(ar->hw->wiphy->fw_version, ar->normal_mode_fw.fw_file.fw_version,
  1970. sizeof(ar->hw->wiphy->fw_version));
  1971. ath10k_debug_print_hwfw_info(ar);
  1972. ret = ath10k_core_pre_cal_download(ar);
  1973. if (ret) {
  1974. /* pre calibration data download is not necessary
  1975. * for all the chipsets. Ignore failures and continue.
  1976. */
  1977. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1978. "could not load pre cal data: %d\n", ret);
  1979. }
  1980. ret = ath10k_core_get_board_id_from_otp(ar);
  1981. if (ret && ret != -EOPNOTSUPP) {
  1982. ath10k_err(ar, "failed to get board id from otp: %d\n",
  1983. ret);
  1984. goto err_free_firmware_files;
  1985. }
  1986. ret = ath10k_core_check_smbios(ar);
  1987. if (ret)
  1988. ath10k_dbg(ar, ATH10K_DBG_BOOT, "bdf variant name not set.\n");
  1989. ret = ath10k_core_fetch_board_file(ar);
  1990. if (ret) {
  1991. ath10k_err(ar, "failed to fetch board file: %d\n", ret);
  1992. goto err_free_firmware_files;
  1993. }
  1994. ath10k_debug_print_board_info(ar);
  1995. ret = ath10k_core_init_firmware_features(ar);
  1996. if (ret) {
  1997. ath10k_err(ar, "fatal problem with firmware features: %d\n",
  1998. ret);
  1999. goto err_free_firmware_files;
  2000. }
  2001. ret = ath10k_swap_code_seg_init(ar, &ar->normal_mode_fw.fw_file);
  2002. if (ret) {
  2003. ath10k_err(ar, "failed to initialize code swap segment: %d\n",
  2004. ret);
  2005. goto err_free_firmware_files;
  2006. }
  2007. mutex_lock(&ar->conf_mutex);
  2008. ret = ath10k_core_start(ar, ATH10K_FIRMWARE_MODE_NORMAL,
  2009. &ar->normal_mode_fw);
  2010. if (ret) {
  2011. ath10k_err(ar, "could not init core (%d)\n", ret);
  2012. goto err_unlock;
  2013. }
  2014. ath10k_debug_print_boot_info(ar);
  2015. ath10k_core_stop(ar);
  2016. mutex_unlock(&ar->conf_mutex);
  2017. ath10k_hif_power_down(ar);
  2018. return 0;
  2019. err_unlock:
  2020. mutex_unlock(&ar->conf_mutex);
  2021. err_free_firmware_files:
  2022. ath10k_core_free_firmware_files(ar);
  2023. err_power_down:
  2024. ath10k_hif_power_down(ar);
  2025. return ret;
  2026. }
  2027. static void ath10k_core_register_work(struct work_struct *work)
  2028. {
  2029. struct ath10k *ar = container_of(work, struct ath10k, register_work);
  2030. int status;
  2031. /* peer stats are enabled by default */
  2032. set_bit(ATH10K_FLAG_PEER_STATS, &ar->dev_flags);
  2033. status = ath10k_core_probe_fw(ar);
  2034. if (status) {
  2035. ath10k_err(ar, "could not probe fw (%d)\n", status);
  2036. goto err;
  2037. }
  2038. status = ath10k_mac_register(ar);
  2039. if (status) {
  2040. ath10k_err(ar, "could not register to mac80211 (%d)\n", status);
  2041. goto err_release_fw;
  2042. }
  2043. status = ath10k_debug_register(ar);
  2044. if (status) {
  2045. ath10k_err(ar, "unable to initialize debugfs\n");
  2046. goto err_unregister_mac;
  2047. }
  2048. status = ath10k_spectral_create(ar);
  2049. if (status) {
  2050. ath10k_err(ar, "failed to initialize spectral\n");
  2051. goto err_debug_destroy;
  2052. }
  2053. status = ath10k_thermal_register(ar);
  2054. if (status) {
  2055. ath10k_err(ar, "could not register thermal device: %d\n",
  2056. status);
  2057. goto err_spectral_destroy;
  2058. }
  2059. set_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags);
  2060. return;
  2061. err_spectral_destroy:
  2062. ath10k_spectral_destroy(ar);
  2063. err_debug_destroy:
  2064. ath10k_debug_destroy(ar);
  2065. err_unregister_mac:
  2066. ath10k_mac_unregister(ar);
  2067. err_release_fw:
  2068. ath10k_core_free_firmware_files(ar);
  2069. err:
  2070. /* TODO: It's probably a good idea to release device from the driver
  2071. * but calling device_release_driver() here will cause a deadlock.
  2072. */
  2073. return;
  2074. }
  2075. int ath10k_core_register(struct ath10k *ar, u32 chip_id)
  2076. {
  2077. ar->chip_id = chip_id;
  2078. queue_work(ar->workqueue, &ar->register_work);
  2079. return 0;
  2080. }
  2081. EXPORT_SYMBOL(ath10k_core_register);
  2082. void ath10k_core_unregister(struct ath10k *ar)
  2083. {
  2084. cancel_work_sync(&ar->register_work);
  2085. if (!test_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags))
  2086. return;
  2087. ath10k_thermal_unregister(ar);
  2088. /* Stop spectral before unregistering from mac80211 to remove the
  2089. * relayfs debugfs file cleanly. Otherwise the parent debugfs tree
  2090. * would be already be free'd recursively, leading to a double free.
  2091. */
  2092. ath10k_spectral_destroy(ar);
  2093. /* We must unregister from mac80211 before we stop HTC and HIF.
  2094. * Otherwise we will fail to submit commands to FW and mac80211 will be
  2095. * unhappy about callback failures.
  2096. */
  2097. ath10k_mac_unregister(ar);
  2098. ath10k_testmode_destroy(ar);
  2099. ath10k_core_free_firmware_files(ar);
  2100. ath10k_core_free_board_files(ar);
  2101. ath10k_debug_unregister(ar);
  2102. }
  2103. EXPORT_SYMBOL(ath10k_core_unregister);
  2104. struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
  2105. enum ath10k_bus bus,
  2106. enum ath10k_hw_rev hw_rev,
  2107. const struct ath10k_hif_ops *hif_ops)
  2108. {
  2109. struct ath10k *ar;
  2110. int ret;
  2111. ar = ath10k_mac_create(priv_size);
  2112. if (!ar)
  2113. return NULL;
  2114. ar->ath_common.priv = ar;
  2115. ar->ath_common.hw = ar->hw;
  2116. ar->dev = dev;
  2117. ar->hw_rev = hw_rev;
  2118. ar->hif.ops = hif_ops;
  2119. ar->hif.bus = bus;
  2120. switch (hw_rev) {
  2121. case ATH10K_HW_QCA988X:
  2122. case ATH10K_HW_QCA9887:
  2123. ar->regs = &qca988x_regs;
  2124. ar->hw_ce_regs = &qcax_ce_regs;
  2125. ar->hw_values = &qca988x_values;
  2126. break;
  2127. case ATH10K_HW_QCA6174:
  2128. case ATH10K_HW_QCA9377:
  2129. ar->regs = &qca6174_regs;
  2130. ar->hw_ce_regs = &qcax_ce_regs;
  2131. ar->hw_values = &qca6174_values;
  2132. break;
  2133. case ATH10K_HW_QCA99X0:
  2134. case ATH10K_HW_QCA9984:
  2135. ar->regs = &qca99x0_regs;
  2136. ar->hw_ce_regs = &qcax_ce_regs;
  2137. ar->hw_values = &qca99x0_values;
  2138. break;
  2139. case ATH10K_HW_QCA9888:
  2140. ar->regs = &qca99x0_regs;
  2141. ar->hw_ce_regs = &qcax_ce_regs;
  2142. ar->hw_values = &qca9888_values;
  2143. break;
  2144. case ATH10K_HW_QCA4019:
  2145. ar->regs = &qca4019_regs;
  2146. ar->hw_ce_regs = &qcax_ce_regs;
  2147. ar->hw_values = &qca4019_values;
  2148. break;
  2149. case ATH10K_HW_WCN3990:
  2150. ar->regs = &wcn3990_regs;
  2151. ar->hw_ce_regs = &wcn3990_ce_regs;
  2152. ar->hw_values = &wcn3990_values;
  2153. break;
  2154. default:
  2155. ath10k_err(ar, "unsupported core hardware revision %d\n",
  2156. hw_rev);
  2157. ret = -ENOTSUPP;
  2158. goto err_free_mac;
  2159. }
  2160. init_completion(&ar->scan.started);
  2161. init_completion(&ar->scan.completed);
  2162. init_completion(&ar->scan.on_channel);
  2163. init_completion(&ar->target_suspend);
  2164. init_completion(&ar->wow.wakeup_completed);
  2165. init_completion(&ar->install_key_done);
  2166. init_completion(&ar->vdev_setup_done);
  2167. init_completion(&ar->thermal.wmi_sync);
  2168. init_completion(&ar->bss_survey_done);
  2169. INIT_DELAYED_WORK(&ar->scan.timeout, ath10k_scan_timeout_work);
  2170. ar->workqueue = create_singlethread_workqueue("ath10k_wq");
  2171. if (!ar->workqueue)
  2172. goto err_free_mac;
  2173. ar->workqueue_aux = create_singlethread_workqueue("ath10k_aux_wq");
  2174. if (!ar->workqueue_aux)
  2175. goto err_free_wq;
  2176. mutex_init(&ar->conf_mutex);
  2177. spin_lock_init(&ar->data_lock);
  2178. spin_lock_init(&ar->txqs_lock);
  2179. INIT_LIST_HEAD(&ar->txqs);
  2180. INIT_LIST_HEAD(&ar->peers);
  2181. init_waitqueue_head(&ar->peer_mapping_wq);
  2182. init_waitqueue_head(&ar->htt.empty_tx_wq);
  2183. init_waitqueue_head(&ar->wmi.tx_credits_wq);
  2184. init_completion(&ar->offchan_tx_completed);
  2185. INIT_WORK(&ar->offchan_tx_work, ath10k_offchan_tx_work);
  2186. skb_queue_head_init(&ar->offchan_tx_queue);
  2187. INIT_WORK(&ar->wmi_mgmt_tx_work, ath10k_mgmt_over_wmi_tx_work);
  2188. skb_queue_head_init(&ar->wmi_mgmt_tx_queue);
  2189. INIT_WORK(&ar->register_work, ath10k_core_register_work);
  2190. INIT_WORK(&ar->restart_work, ath10k_core_restart);
  2191. INIT_WORK(&ar->set_coverage_class_work,
  2192. ath10k_core_set_coverage_class_work);
  2193. init_dummy_netdev(&ar->napi_dev);
  2194. ret = ath10k_debug_create(ar);
  2195. if (ret)
  2196. goto err_free_aux_wq;
  2197. return ar;
  2198. err_free_aux_wq:
  2199. destroy_workqueue(ar->workqueue_aux);
  2200. err_free_wq:
  2201. destroy_workqueue(ar->workqueue);
  2202. err_free_mac:
  2203. ath10k_mac_destroy(ar);
  2204. return NULL;
  2205. }
  2206. EXPORT_SYMBOL(ath10k_core_create);
  2207. void ath10k_core_destroy(struct ath10k *ar)
  2208. {
  2209. flush_workqueue(ar->workqueue);
  2210. destroy_workqueue(ar->workqueue);
  2211. flush_workqueue(ar->workqueue_aux);
  2212. destroy_workqueue(ar->workqueue_aux);
  2213. ath10k_debug_destroy(ar);
  2214. ath10k_htt_tx_destroy(&ar->htt);
  2215. ath10k_wmi_free_host_mem(ar);
  2216. ath10k_mac_destroy(ar);
  2217. }
  2218. EXPORT_SYMBOL(ath10k_core_destroy);
  2219. MODULE_AUTHOR("Qualcomm Atheros");
  2220. MODULE_DESCRIPTION("Core module for Qualcomm Atheros 802.11ac wireless LAN cards.");
  2221. MODULE_LICENSE("Dual BSD/GPL");