broadcom.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include "bcm-phy-lib.h"
  17. #include <linux/module.h>
  18. #include <linux/phy.h>
  19. #include <linux/brcmphy.h>
  20. #include <linux/of.h>
  21. #define BRCM_PHY_MODEL(phydev) \
  22. ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)
  23. #define BRCM_PHY_REV(phydev) \
  24. ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))
  25. MODULE_DESCRIPTION("Broadcom PHY driver");
  26. MODULE_AUTHOR("Maciej W. Rozycki");
  27. MODULE_LICENSE("GPL");
  28. static int bcm54210e_config_init(struct phy_device *phydev)
  29. {
  30. int val;
  31. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  32. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  33. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  34. bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC, val);
  35. val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
  36. val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
  37. bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);
  38. if (phydev->dev_flags & PHY_BRCM_EN_MASTER_MODE) {
  39. val = phy_read(phydev, MII_CTRL1000);
  40. val |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  41. phy_write(phydev, MII_CTRL1000, val);
  42. }
  43. return 0;
  44. }
  45. static int bcm54612e_config_init(struct phy_device *phydev)
  46. {
  47. /* Clear TX internal delay unless requested. */
  48. if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
  49. (phydev->interface != PHY_INTERFACE_MODE_RGMII_TXID)) {
  50. /* Disable TXD to GTXCLK clock delay (default set) */
  51. /* Bit 9 is the only field in shadow register 00011 */
  52. bcm_phy_write_shadow(phydev, 0x03, 0);
  53. }
  54. /* Clear RX internal delay unless requested. */
  55. if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
  56. (phydev->interface != PHY_INTERFACE_MODE_RGMII_RXID)) {
  57. u16 reg;
  58. reg = bcm54xx_auxctl_read(phydev,
  59. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  60. /* Disable RXD to RXC delay (default set) */
  61. reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  62. /* Clear shadow selector field */
  63. reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MASK;
  64. bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  65. MII_BCM54XX_AUXCTL_MISC_WREN | reg);
  66. }
  67. return 0;
  68. }
  69. static int bcm5481x_config(struct phy_device *phydev)
  70. {
  71. int rc, val;
  72. /* handling PHY's internal RX clock delay */
  73. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  74. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  75. if (phydev->interface == PHY_INTERFACE_MODE_RGMII ||
  76. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  77. /* Disable RGMII RXC-RXD skew */
  78. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  79. }
  80. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  81. phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  82. /* Enable RGMII RXC-RXD skew */
  83. val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  84. }
  85. rc = bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  86. val);
  87. if (rc < 0)
  88. return rc;
  89. /* handling PHY's internal TX clock delay */
  90. val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
  91. if (phydev->interface == PHY_INTERFACE_MODE_RGMII ||
  92. phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  93. /* Disable internal TX clock delay */
  94. val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
  95. }
  96. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  97. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  98. /* Enable internal TX clock delay */
  99. val |= BCM54810_SHD_CLK_CTL_GTXCLK_EN;
  100. }
  101. rc = bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);
  102. if (rc < 0)
  103. return rc;
  104. return 0;
  105. }
  106. /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
  107. static int bcm50610_a0_workaround(struct phy_device *phydev)
  108. {
  109. int err;
  110. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  111. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  112. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  113. if (err < 0)
  114. return err;
  115. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  116. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  117. if (err < 0)
  118. return err;
  119. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75,
  120. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  121. if (err < 0)
  122. return err;
  123. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP96,
  124. MII_BCM54XX_EXP_EXP96_MYST);
  125. if (err < 0)
  126. return err;
  127. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP97,
  128. MII_BCM54XX_EXP_EXP97_MYST);
  129. return err;
  130. }
  131. static int bcm54xx_phydsp_config(struct phy_device *phydev)
  132. {
  133. int err, err2;
  134. /* Enable the SMDSP clock */
  135. err = bcm54xx_auxctl_write(phydev,
  136. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  137. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  138. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  139. if (err < 0)
  140. return err;
  141. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  142. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
  143. /* Clear bit 9 to fix a phy interop issue. */
  144. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP08,
  145. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
  146. if (err < 0)
  147. goto error;
  148. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  149. err = bcm50610_a0_workaround(phydev);
  150. if (err < 0)
  151. goto error;
  152. }
  153. }
  154. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
  155. int val;
  156. val = bcm_phy_read_exp(phydev, MII_BCM54XX_EXP_EXP75);
  157. if (val < 0)
  158. goto error;
  159. val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
  160. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75, val);
  161. }
  162. error:
  163. /* Disable the SMDSP clock */
  164. err2 = bcm54xx_auxctl_write(phydev,
  165. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  166. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  167. /* Return the first error reported. */
  168. return err ? err : err2;
  169. }
  170. static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
  171. {
  172. u32 orig;
  173. int val;
  174. bool clk125en = true;
  175. /* Abort if we are using an untested phy. */
  176. if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 &&
  177. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 &&
  178. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
  179. return;
  180. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  181. if (val < 0)
  182. return;
  183. orig = val;
  184. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  185. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  186. BRCM_PHY_REV(phydev) >= 0x3) {
  187. /*
  188. * Here, bit 0 _disables_ CLK125 when set.
  189. * This bit is set by default.
  190. */
  191. clk125en = false;
  192. } else {
  193. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
  194. /* Here, bit 0 _enables_ CLK125 when set */
  195. val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
  196. clk125en = false;
  197. }
  198. }
  199. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  200. val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
  201. else
  202. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  203. if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
  204. val |= BCM54XX_SHD_SCR3_TRDDAPD;
  205. if (orig != val)
  206. bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  207. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
  208. if (val < 0)
  209. return;
  210. orig = val;
  211. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  212. val |= BCM54XX_SHD_APD_EN;
  213. else
  214. val &= ~BCM54XX_SHD_APD_EN;
  215. if (orig != val)
  216. bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
  217. }
  218. static int bcm54xx_config_init(struct phy_device *phydev)
  219. {
  220. int reg, err, val;
  221. reg = phy_read(phydev, MII_BCM54XX_ECR);
  222. if (reg < 0)
  223. return reg;
  224. /* Mask interrupts globally. */
  225. reg |= MII_BCM54XX_ECR_IM;
  226. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  227. if (err < 0)
  228. return err;
  229. /* Unmask events we are interested in. */
  230. reg = ~(MII_BCM54XX_INT_DUPLEX |
  231. MII_BCM54XX_INT_SPEED |
  232. MII_BCM54XX_INT_LINK);
  233. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  234. if (err < 0)
  235. return err;
  236. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  237. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  238. (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
  239. bcm_phy_write_shadow(phydev, BCM54XX_SHD_RGMII_MODE, 0);
  240. if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
  241. (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
  242. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  243. bcm54xx_adjust_rxrefclk(phydev);
  244. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54210E) {
  245. err = bcm54210e_config_init(phydev);
  246. if (err)
  247. return err;
  248. } else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54612E) {
  249. err = bcm54612e_config_init(phydev);
  250. if (err)
  251. return err;
  252. } else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54810) {
  253. /* For BCM54810, we need to disable BroadR-Reach function */
  254. val = bcm_phy_read_exp(phydev,
  255. BCM54810_EXP_BROADREACH_LRE_MISC_CTL);
  256. val &= ~BCM54810_EXP_BROADREACH_LRE_MISC_CTL_EN;
  257. err = bcm_phy_write_exp(phydev,
  258. BCM54810_EXP_BROADREACH_LRE_MISC_CTL,
  259. val);
  260. if (err < 0)
  261. return err;
  262. }
  263. bcm54xx_phydsp_config(phydev);
  264. return 0;
  265. }
  266. static int bcm5482_config_init(struct phy_device *phydev)
  267. {
  268. int err, reg;
  269. err = bcm54xx_config_init(phydev);
  270. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  271. /*
  272. * Enable secondary SerDes and its use as an LED source
  273. */
  274. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_SSD);
  275. bcm_phy_write_shadow(phydev, BCM5482_SHD_SSD,
  276. reg |
  277. BCM5482_SHD_SSD_LEDM |
  278. BCM5482_SHD_SSD_EN);
  279. /*
  280. * Enable SGMII slave mode and auto-detection
  281. */
  282. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  283. err = bcm_phy_read_exp(phydev, reg);
  284. if (err < 0)
  285. return err;
  286. err = bcm_phy_write_exp(phydev, reg, err |
  287. BCM5482_SSD_SGMII_SLAVE_EN |
  288. BCM5482_SSD_SGMII_SLAVE_AD);
  289. if (err < 0)
  290. return err;
  291. /*
  292. * Disable secondary SerDes powerdown
  293. */
  294. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  295. err = bcm_phy_read_exp(phydev, reg);
  296. if (err < 0)
  297. return err;
  298. err = bcm_phy_write_exp(phydev, reg,
  299. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  300. if (err < 0)
  301. return err;
  302. /*
  303. * Select 1000BASE-X register set (primary SerDes)
  304. */
  305. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_MODE);
  306. bcm_phy_write_shadow(phydev, BCM5482_SHD_MODE,
  307. reg | BCM5482_SHD_MODE_1000BX);
  308. /*
  309. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  310. * (Use LED1 as secondary SerDes ACTIVITY LED)
  311. */
  312. bcm_phy_write_shadow(phydev, BCM5482_SHD_LEDS1,
  313. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  314. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  315. /*
  316. * Auto-negotiation doesn't seem to work quite right
  317. * in this mode, so we disable it and force it to the
  318. * right speed/duplex setting. Only 'link status'
  319. * is important.
  320. */
  321. phydev->autoneg = AUTONEG_DISABLE;
  322. phydev->speed = SPEED_1000;
  323. phydev->duplex = DUPLEX_FULL;
  324. }
  325. return err;
  326. }
  327. static int bcm5482_read_status(struct phy_device *phydev)
  328. {
  329. int err;
  330. err = genphy_read_status(phydev);
  331. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  332. /*
  333. * Only link status matters for 1000Base-X mode, so force
  334. * 1000 Mbit/s full-duplex status
  335. */
  336. if (phydev->link) {
  337. phydev->speed = SPEED_1000;
  338. phydev->duplex = DUPLEX_FULL;
  339. }
  340. }
  341. return err;
  342. }
  343. static int bcm5481_config_aneg(struct phy_device *phydev)
  344. {
  345. struct device_node *np = phydev->mdio.dev.of_node;
  346. int ret;
  347. /* Aneg firsly. */
  348. ret = genphy_config_aneg(phydev);
  349. /* Then we can set up the delay. */
  350. bcm5481x_config(phydev);
  351. if (of_property_read_bool(np, "enet-phy-lane-swap")) {
  352. /* Lane Swap - Undocumented register...magic! */
  353. ret = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_SEL_ER + 0x9,
  354. 0x11B);
  355. if (ret < 0)
  356. return ret;
  357. }
  358. return ret;
  359. }
  360. static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
  361. {
  362. int val;
  363. val = phy_read(phydev, reg);
  364. if (val < 0)
  365. return val;
  366. return phy_write(phydev, reg, val | set);
  367. }
  368. static int brcm_fet_config_init(struct phy_device *phydev)
  369. {
  370. int reg, err, err2, brcmtest;
  371. /* Reset the PHY to bring it to a known state. */
  372. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  373. if (err < 0)
  374. return err;
  375. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  376. if (reg < 0)
  377. return reg;
  378. /* Unmask events we are interested in and mask interrupts globally. */
  379. reg = MII_BRCM_FET_IR_DUPLEX_EN |
  380. MII_BRCM_FET_IR_SPEED_EN |
  381. MII_BRCM_FET_IR_LINK_EN |
  382. MII_BRCM_FET_IR_ENABLE |
  383. MII_BRCM_FET_IR_MASK;
  384. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  385. if (err < 0)
  386. return err;
  387. /* Enable shadow register access */
  388. brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
  389. if (brcmtest < 0)
  390. return brcmtest;
  391. reg = brcmtest | MII_BRCM_FET_BT_SRE;
  392. err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
  393. if (err < 0)
  394. return err;
  395. /* Set the LED mode */
  396. reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
  397. if (reg < 0) {
  398. err = reg;
  399. goto done;
  400. }
  401. reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
  402. reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;
  403. err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
  404. if (err < 0)
  405. goto done;
  406. /* Enable auto MDIX */
  407. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
  408. MII_BRCM_FET_SHDW_MC_FAME);
  409. if (err < 0)
  410. goto done;
  411. if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
  412. /* Enable auto power down */
  413. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  414. MII_BRCM_FET_SHDW_AS2_APDE);
  415. }
  416. done:
  417. /* Disable shadow register access */
  418. err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
  419. if (!err)
  420. err = err2;
  421. return err;
  422. }
  423. static int brcm_fet_ack_interrupt(struct phy_device *phydev)
  424. {
  425. int reg;
  426. /* Clear pending interrupts. */
  427. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  428. if (reg < 0)
  429. return reg;
  430. return 0;
  431. }
  432. static int brcm_fet_config_intr(struct phy_device *phydev)
  433. {
  434. int reg, err;
  435. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  436. if (reg < 0)
  437. return reg;
  438. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  439. reg &= ~MII_BRCM_FET_IR_MASK;
  440. else
  441. reg |= MII_BRCM_FET_IR_MASK;
  442. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  443. return err;
  444. }
  445. static struct phy_driver broadcom_drivers[] = {
  446. {
  447. .phy_id = PHY_ID_BCM5411,
  448. .phy_id_mask = 0xfffffff0,
  449. .name = "Broadcom BCM5411",
  450. .features = PHY_GBIT_FEATURES,
  451. .flags = PHY_HAS_INTERRUPT,
  452. .config_init = bcm54xx_config_init,
  453. .config_aneg = genphy_config_aneg,
  454. .read_status = genphy_read_status,
  455. .ack_interrupt = bcm_phy_ack_intr,
  456. .config_intr = bcm_phy_config_intr,
  457. }, {
  458. .phy_id = PHY_ID_BCM5421,
  459. .phy_id_mask = 0xfffffff0,
  460. .name = "Broadcom BCM5421",
  461. .features = PHY_GBIT_FEATURES,
  462. .flags = PHY_HAS_INTERRUPT,
  463. .config_init = bcm54xx_config_init,
  464. .config_aneg = genphy_config_aneg,
  465. .read_status = genphy_read_status,
  466. .ack_interrupt = bcm_phy_ack_intr,
  467. .config_intr = bcm_phy_config_intr,
  468. }, {
  469. .phy_id = PHY_ID_BCM54210E,
  470. .phy_id_mask = 0xfffffff0,
  471. .name = "Broadcom BCM54210E",
  472. .features = PHY_GBIT_FEATURES,
  473. .flags = PHY_HAS_INTERRUPT,
  474. .config_init = bcm54xx_config_init,
  475. .config_aneg = genphy_config_aneg,
  476. .read_status = genphy_read_status,
  477. .ack_interrupt = bcm_phy_ack_intr,
  478. .config_intr = bcm_phy_config_intr,
  479. }, {
  480. .phy_id = PHY_ID_BCM5461,
  481. .phy_id_mask = 0xfffffff0,
  482. .name = "Broadcom BCM5461",
  483. .features = PHY_GBIT_FEATURES,
  484. .flags = PHY_HAS_INTERRUPT,
  485. .config_init = bcm54xx_config_init,
  486. .config_aneg = genphy_config_aneg,
  487. .read_status = genphy_read_status,
  488. .ack_interrupt = bcm_phy_ack_intr,
  489. .config_intr = bcm_phy_config_intr,
  490. }, {
  491. .phy_id = PHY_ID_BCM54612E,
  492. .phy_id_mask = 0xfffffff0,
  493. .name = "Broadcom BCM54612E",
  494. .features = PHY_GBIT_FEATURES,
  495. .flags = PHY_HAS_INTERRUPT,
  496. .config_init = bcm54xx_config_init,
  497. .config_aneg = genphy_config_aneg,
  498. .read_status = genphy_read_status,
  499. .ack_interrupt = bcm_phy_ack_intr,
  500. .config_intr = bcm_phy_config_intr,
  501. }, {
  502. .phy_id = PHY_ID_BCM54616S,
  503. .phy_id_mask = 0xfffffff0,
  504. .name = "Broadcom BCM54616S",
  505. .features = PHY_GBIT_FEATURES,
  506. .flags = PHY_HAS_INTERRUPT,
  507. .config_init = bcm54xx_config_init,
  508. .config_aneg = genphy_config_aneg,
  509. .read_status = genphy_read_status,
  510. .ack_interrupt = bcm_phy_ack_intr,
  511. .config_intr = bcm_phy_config_intr,
  512. }, {
  513. .phy_id = PHY_ID_BCM5464,
  514. .phy_id_mask = 0xfffffff0,
  515. .name = "Broadcom BCM5464",
  516. .features = PHY_GBIT_FEATURES,
  517. .flags = PHY_HAS_INTERRUPT,
  518. .config_init = bcm54xx_config_init,
  519. .config_aneg = genphy_config_aneg,
  520. .read_status = genphy_read_status,
  521. .ack_interrupt = bcm_phy_ack_intr,
  522. .config_intr = bcm_phy_config_intr,
  523. }, {
  524. .phy_id = PHY_ID_BCM5481,
  525. .phy_id_mask = 0xfffffff0,
  526. .name = "Broadcom BCM5481",
  527. .features = PHY_GBIT_FEATURES,
  528. .flags = PHY_HAS_INTERRUPT,
  529. .config_init = bcm54xx_config_init,
  530. .config_aneg = bcm5481_config_aneg,
  531. .read_status = genphy_read_status,
  532. .ack_interrupt = bcm_phy_ack_intr,
  533. .config_intr = bcm_phy_config_intr,
  534. }, {
  535. .phy_id = PHY_ID_BCM54810,
  536. .phy_id_mask = 0xfffffff0,
  537. .name = "Broadcom BCM54810",
  538. .features = PHY_GBIT_FEATURES,
  539. .flags = PHY_HAS_INTERRUPT,
  540. .config_init = bcm54xx_config_init,
  541. .config_aneg = bcm5481_config_aneg,
  542. .read_status = genphy_read_status,
  543. .ack_interrupt = bcm_phy_ack_intr,
  544. .config_intr = bcm_phy_config_intr,
  545. }, {
  546. .phy_id = PHY_ID_BCM5482,
  547. .phy_id_mask = 0xfffffff0,
  548. .name = "Broadcom BCM5482",
  549. .features = PHY_GBIT_FEATURES,
  550. .flags = PHY_HAS_INTERRUPT,
  551. .config_init = bcm5482_config_init,
  552. .config_aneg = genphy_config_aneg,
  553. .read_status = bcm5482_read_status,
  554. .ack_interrupt = bcm_phy_ack_intr,
  555. .config_intr = bcm_phy_config_intr,
  556. }, {
  557. .phy_id = PHY_ID_BCM50610,
  558. .phy_id_mask = 0xfffffff0,
  559. .name = "Broadcom BCM50610",
  560. .features = PHY_GBIT_FEATURES,
  561. .flags = PHY_HAS_INTERRUPT,
  562. .config_init = bcm54xx_config_init,
  563. .config_aneg = genphy_config_aneg,
  564. .read_status = genphy_read_status,
  565. .ack_interrupt = bcm_phy_ack_intr,
  566. .config_intr = bcm_phy_config_intr,
  567. }, {
  568. .phy_id = PHY_ID_BCM50610M,
  569. .phy_id_mask = 0xfffffff0,
  570. .name = "Broadcom BCM50610M",
  571. .features = PHY_GBIT_FEATURES,
  572. .flags = PHY_HAS_INTERRUPT,
  573. .config_init = bcm54xx_config_init,
  574. .config_aneg = genphy_config_aneg,
  575. .read_status = genphy_read_status,
  576. .ack_interrupt = bcm_phy_ack_intr,
  577. .config_intr = bcm_phy_config_intr,
  578. }, {
  579. .phy_id = PHY_ID_BCM57780,
  580. .phy_id_mask = 0xfffffff0,
  581. .name = "Broadcom BCM57780",
  582. .features = PHY_GBIT_FEATURES,
  583. .flags = PHY_HAS_INTERRUPT,
  584. .config_init = bcm54xx_config_init,
  585. .config_aneg = genphy_config_aneg,
  586. .read_status = genphy_read_status,
  587. .ack_interrupt = bcm_phy_ack_intr,
  588. .config_intr = bcm_phy_config_intr,
  589. }, {
  590. .phy_id = PHY_ID_BCMAC131,
  591. .phy_id_mask = 0xfffffff0,
  592. .name = "Broadcom BCMAC131",
  593. .features = PHY_BASIC_FEATURES,
  594. .flags = PHY_HAS_INTERRUPT,
  595. .config_init = brcm_fet_config_init,
  596. .config_aneg = genphy_config_aneg,
  597. .read_status = genphy_read_status,
  598. .ack_interrupt = brcm_fet_ack_interrupt,
  599. .config_intr = brcm_fet_config_intr,
  600. }, {
  601. .phy_id = PHY_ID_BCM5241,
  602. .phy_id_mask = 0xfffffff0,
  603. .name = "Broadcom BCM5241",
  604. .features = PHY_BASIC_FEATURES,
  605. .flags = PHY_HAS_INTERRUPT,
  606. .config_init = brcm_fet_config_init,
  607. .config_aneg = genphy_config_aneg,
  608. .read_status = genphy_read_status,
  609. .ack_interrupt = brcm_fet_ack_interrupt,
  610. .config_intr = brcm_fet_config_intr,
  611. } };
  612. module_phy_driver(broadcom_drivers);
  613. static struct mdio_device_id __maybe_unused broadcom_tbl[] = {
  614. { PHY_ID_BCM5411, 0xfffffff0 },
  615. { PHY_ID_BCM5421, 0xfffffff0 },
  616. { PHY_ID_BCM54210E, 0xfffffff0 },
  617. { PHY_ID_BCM5461, 0xfffffff0 },
  618. { PHY_ID_BCM54612E, 0xfffffff0 },
  619. { PHY_ID_BCM54616S, 0xfffffff0 },
  620. { PHY_ID_BCM5464, 0xfffffff0 },
  621. { PHY_ID_BCM5481, 0xfffffff0 },
  622. { PHY_ID_BCM54810, 0xfffffff0 },
  623. { PHY_ID_BCM5482, 0xfffffff0 },
  624. { PHY_ID_BCM50610, 0xfffffff0 },
  625. { PHY_ID_BCM50610M, 0xfffffff0 },
  626. { PHY_ID_BCM57780, 0xfffffff0 },
  627. { PHY_ID_BCMAC131, 0xfffffff0 },
  628. { PHY_ID_BCM5241, 0xfffffff0 },
  629. { }
  630. };
  631. MODULE_DEVICE_TABLE(mdio, broadcom_tbl);