i40e_diag.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e_diag.h"
  27. #include "i40e_prototype.h"
  28. /**
  29. * i40e_diag_reg_pattern_test
  30. * @hw: pointer to the hw struct
  31. * @reg: reg to be tested
  32. * @mask: bits to be touched
  33. **/
  34. static i40e_status i40e_diag_reg_pattern_test(struct i40e_hw *hw,
  35. u32 reg, u32 mask)
  36. {
  37. static const u32 patterns[] = {
  38. 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF
  39. };
  40. u32 pat, val, orig_val;
  41. int i;
  42. orig_val = rd32(hw, reg);
  43. for (i = 0; i < ARRAY_SIZE(patterns); i++) {
  44. pat = patterns[i];
  45. wr32(hw, reg, (pat & mask));
  46. val = rd32(hw, reg);
  47. if ((val & mask) != (pat & mask)) {
  48. i40e_debug(hw, I40E_DEBUG_DIAG,
  49. "%s: reg pattern test failed - reg 0x%08x pat 0x%08x val 0x%08x\n",
  50. __func__, reg, pat, val);
  51. return I40E_ERR_DIAG_TEST_FAILED;
  52. }
  53. }
  54. wr32(hw, reg, orig_val);
  55. val = rd32(hw, reg);
  56. if (val != orig_val) {
  57. i40e_debug(hw, I40E_DEBUG_DIAG,
  58. "%s: reg restore test failed - reg 0x%08x orig_val 0x%08x val 0x%08x\n",
  59. __func__, reg, orig_val, val);
  60. return I40E_ERR_DIAG_TEST_FAILED;
  61. }
  62. return 0;
  63. }
  64. struct i40e_diag_reg_test_info i40e_reg_list[] = {
  65. /* offset mask elements stride */
  66. {I40E_QTX_CTL(0), 0x0000FFBF, 1,
  67. I40E_QTX_CTL(1) - I40E_QTX_CTL(0)},
  68. {I40E_PFINT_ITR0(0), 0x00000FFF, 3,
  69. I40E_PFINT_ITR0(1) - I40E_PFINT_ITR0(0)},
  70. {I40E_PFINT_ITRN(0, 0), 0x00000FFF, 1,
  71. I40E_PFINT_ITRN(0, 1) - I40E_PFINT_ITRN(0, 0)},
  72. {I40E_PFINT_ITRN(1, 0), 0x00000FFF, 1,
  73. I40E_PFINT_ITRN(1, 1) - I40E_PFINT_ITRN(1, 0)},
  74. {I40E_PFINT_ITRN(2, 0), 0x00000FFF, 1,
  75. I40E_PFINT_ITRN(2, 1) - I40E_PFINT_ITRN(2, 0)},
  76. {I40E_PFINT_STAT_CTL0, 0x0000000C, 1, 0},
  77. {I40E_PFINT_LNKLST0, 0x00001FFF, 1, 0},
  78. {I40E_PFINT_LNKLSTN(0), 0x000007FF, 1,
  79. I40E_PFINT_LNKLSTN(1) - I40E_PFINT_LNKLSTN(0)},
  80. {I40E_QINT_TQCTL(0), 0x000000FF, 1,
  81. I40E_QINT_TQCTL(1) - I40E_QINT_TQCTL(0)},
  82. {I40E_QINT_RQCTL(0), 0x000000FF, 1,
  83. I40E_QINT_RQCTL(1) - I40E_QINT_RQCTL(0)},
  84. {I40E_PFINT_ICR0_ENA, 0xF7F20000, 1, 0},
  85. { 0 }
  86. };
  87. /**
  88. * i40e_diag_reg_test
  89. * @hw: pointer to the hw struct
  90. *
  91. * Perform registers diagnostic test
  92. **/
  93. i40e_status i40e_diag_reg_test(struct i40e_hw *hw)
  94. {
  95. i40e_status ret_code = 0;
  96. u32 reg, mask;
  97. u32 i, j;
  98. for (i = 0; i40e_reg_list[i].offset != 0 &&
  99. !ret_code; i++) {
  100. /* set actual reg range for dynamically allocated resources */
  101. if (i40e_reg_list[i].offset == I40E_QTX_CTL(0) &&
  102. hw->func_caps.num_tx_qp != 0)
  103. i40e_reg_list[i].elements = hw->func_caps.num_tx_qp;
  104. if ((i40e_reg_list[i].offset == I40E_PFINT_ITRN(0, 0) ||
  105. i40e_reg_list[i].offset == I40E_PFINT_ITRN(1, 0) ||
  106. i40e_reg_list[i].offset == I40E_PFINT_ITRN(2, 0) ||
  107. i40e_reg_list[i].offset == I40E_QINT_TQCTL(0) ||
  108. i40e_reg_list[i].offset == I40E_QINT_RQCTL(0)) &&
  109. hw->func_caps.num_msix_vectors != 0)
  110. i40e_reg_list[i].elements =
  111. hw->func_caps.num_msix_vectors - 1;
  112. /* test register access */
  113. mask = i40e_reg_list[i].mask;
  114. for (j = 0; j < i40e_reg_list[i].elements && !ret_code; j++) {
  115. reg = i40e_reg_list[i].offset +
  116. (j * i40e_reg_list[i].stride);
  117. ret_code = i40e_diag_reg_pattern_test(hw, reg, mask);
  118. }
  119. }
  120. return ret_code;
  121. }
  122. /**
  123. * i40e_diag_eeprom_test
  124. * @hw: pointer to the hw struct
  125. *
  126. * Perform EEPROM diagnostic test
  127. **/
  128. i40e_status i40e_diag_eeprom_test(struct i40e_hw *hw)
  129. {
  130. i40e_status ret_code;
  131. u16 reg_val;
  132. /* read NVM control word and if NVM valid, validate EEPROM checksum*/
  133. ret_code = i40e_read_nvm_word(hw, I40E_SR_NVM_CONTROL_WORD, &reg_val);
  134. if (!ret_code &&
  135. ((reg_val & I40E_SR_CONTROL_WORD_1_MASK) ==
  136. BIT(I40E_SR_CONTROL_WORD_1_SHIFT)))
  137. return i40e_validate_nvm_checksum(hw, NULL);
  138. else
  139. return I40E_ERR_DIAG_TEST_FAILED;
  140. }