global1_vtu.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * Marvell 88E6xxx VLAN [Spanning Tree] Translation Unit (VTU [STU]) support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. * Copyright (c) 2015 CMC Electronics, Inc.
  6. * Copyright (c) 2017 Savoir-faire Linux, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include "chip.h"
  14. #include "global1.h"
  15. /* Offset 0x02: VTU FID Register */
  16. static int mv88e6xxx_g1_vtu_fid_read(struct mv88e6xxx_chip *chip,
  17. struct mv88e6xxx_vtu_entry *entry)
  18. {
  19. u16 val;
  20. int err;
  21. err = mv88e6xxx_g1_read(chip, MV88E6352_G1_VTU_FID, &val);
  22. if (err)
  23. return err;
  24. entry->fid = val & MV88E6352_G1_VTU_FID_MASK;
  25. return 0;
  26. }
  27. static int mv88e6xxx_g1_vtu_fid_write(struct mv88e6xxx_chip *chip,
  28. struct mv88e6xxx_vtu_entry *entry)
  29. {
  30. u16 val = entry->fid & MV88E6352_G1_VTU_FID_MASK;
  31. return mv88e6xxx_g1_write(chip, MV88E6352_G1_VTU_FID, val);
  32. }
  33. /* Offset 0x03: VTU SID Register */
  34. static int mv88e6xxx_g1_vtu_sid_read(struct mv88e6xxx_chip *chip,
  35. struct mv88e6xxx_vtu_entry *entry)
  36. {
  37. u16 val;
  38. int err;
  39. err = mv88e6xxx_g1_read(chip, MV88E6352_G1_VTU_SID, &val);
  40. if (err)
  41. return err;
  42. entry->sid = val & MV88E6352_G1_VTU_SID_MASK;
  43. return 0;
  44. }
  45. static int mv88e6xxx_g1_vtu_sid_write(struct mv88e6xxx_chip *chip,
  46. struct mv88e6xxx_vtu_entry *entry)
  47. {
  48. u16 val = entry->sid & MV88E6352_G1_VTU_SID_MASK;
  49. return mv88e6xxx_g1_write(chip, MV88E6352_G1_VTU_SID, val);
  50. }
  51. /* Offset 0x05: VTU Operation Register */
  52. static int mv88e6xxx_g1_vtu_op_wait(struct mv88e6xxx_chip *chip)
  53. {
  54. return mv88e6xxx_g1_wait(chip, MV88E6XXX_G1_VTU_OP,
  55. MV88E6XXX_G1_VTU_OP_BUSY);
  56. }
  57. static int mv88e6xxx_g1_vtu_op(struct mv88e6xxx_chip *chip, u16 op)
  58. {
  59. int err;
  60. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_OP,
  61. MV88E6XXX_G1_VTU_OP_BUSY | op);
  62. if (err)
  63. return err;
  64. return mv88e6xxx_g1_vtu_op_wait(chip);
  65. }
  66. /* Offset 0x06: VTU VID Register */
  67. static int mv88e6xxx_g1_vtu_vid_read(struct mv88e6xxx_chip *chip,
  68. struct mv88e6xxx_vtu_entry *entry)
  69. {
  70. u16 val;
  71. int err;
  72. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_VID, &val);
  73. if (err)
  74. return err;
  75. entry->vid = val & 0xfff;
  76. if (val & MV88E6390_G1_VTU_VID_PAGE)
  77. entry->vid |= 0x1000;
  78. entry->valid = !!(val & MV88E6XXX_G1_VTU_VID_VALID);
  79. return 0;
  80. }
  81. static int mv88e6xxx_g1_vtu_vid_write(struct mv88e6xxx_chip *chip,
  82. struct mv88e6xxx_vtu_entry *entry)
  83. {
  84. u16 val = entry->vid & 0xfff;
  85. if (entry->vid & 0x1000)
  86. val |= MV88E6390_G1_VTU_VID_PAGE;
  87. if (entry->valid)
  88. val |= MV88E6XXX_G1_VTU_VID_VALID;
  89. return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_VID, val);
  90. }
  91. /* Offset 0x07: VTU/STU Data Register 1
  92. * Offset 0x08: VTU/STU Data Register 2
  93. * Offset 0x09: VTU/STU Data Register 3
  94. */
  95. static int mv88e6185_g1_vtu_data_read(struct mv88e6xxx_chip *chip,
  96. struct mv88e6xxx_vtu_entry *entry)
  97. {
  98. u16 regs[3];
  99. int i;
  100. /* Read all 3 VTU/STU Data registers */
  101. for (i = 0; i < 3; ++i) {
  102. u16 *reg = &regs[i];
  103. int err;
  104. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
  105. if (err)
  106. return err;
  107. }
  108. /* Extract MemberTag and PortState data */
  109. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  110. unsigned int member_offset = (i % 4) * 4;
  111. unsigned int state_offset = member_offset + 2;
  112. entry->member[i] = (regs[i / 4] >> member_offset) & 0x3;
  113. entry->state[i] = (regs[i / 4] >> state_offset) & 0x3;
  114. }
  115. return 0;
  116. }
  117. static int mv88e6185_g1_vtu_data_write(struct mv88e6xxx_chip *chip,
  118. struct mv88e6xxx_vtu_entry *entry)
  119. {
  120. u16 regs[3] = { 0 };
  121. int i;
  122. /* Insert MemberTag and PortState data */
  123. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  124. unsigned int member_offset = (i % 4) * 4;
  125. unsigned int state_offset = member_offset + 2;
  126. regs[i / 4] |= (entry->member[i] & 0x3) << member_offset;
  127. regs[i / 4] |= (entry->state[i] & 0x3) << state_offset;
  128. }
  129. /* Write all 3 VTU/STU Data registers */
  130. for (i = 0; i < 3; ++i) {
  131. u16 reg = regs[i];
  132. int err;
  133. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
  134. if (err)
  135. return err;
  136. }
  137. return 0;
  138. }
  139. static int mv88e6390_g1_vtu_data_read(struct mv88e6xxx_chip *chip, u8 *data)
  140. {
  141. u16 regs[2];
  142. int i;
  143. /* Read the 2 VTU/STU Data registers */
  144. for (i = 0; i < 2; ++i) {
  145. u16 *reg = &regs[i];
  146. int err;
  147. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
  148. if (err)
  149. return err;
  150. }
  151. /* Extract data */
  152. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  153. unsigned int offset = (i % 8) * 2;
  154. data[i] = (regs[i / 8] >> offset) & 0x3;
  155. }
  156. return 0;
  157. }
  158. static int mv88e6390_g1_vtu_data_write(struct mv88e6xxx_chip *chip, u8 *data)
  159. {
  160. u16 regs[2] = { 0 };
  161. int i;
  162. /* Insert data */
  163. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  164. unsigned int offset = (i % 8) * 2;
  165. regs[i / 8] |= (data[i] & 0x3) << offset;
  166. }
  167. /* Write the 2 VTU/STU Data registers */
  168. for (i = 0; i < 2; ++i) {
  169. u16 reg = regs[i];
  170. int err;
  171. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_VTU_DATA1 + i, reg);
  172. if (err)
  173. return err;
  174. }
  175. return 0;
  176. }
  177. /* VLAN Translation Unit Operations */
  178. static int mv88e6xxx_g1_vtu_stu_getnext(struct mv88e6xxx_chip *chip,
  179. struct mv88e6xxx_vtu_entry *entry)
  180. {
  181. int err;
  182. err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
  183. if (err)
  184. return err;
  185. err = mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_STU_GET_NEXT);
  186. if (err)
  187. return err;
  188. err = mv88e6xxx_g1_vtu_sid_read(chip, entry);
  189. if (err)
  190. return err;
  191. return mv88e6xxx_g1_vtu_vid_read(chip, entry);
  192. }
  193. static int mv88e6xxx_g1_vtu_stu_get(struct mv88e6xxx_chip *chip,
  194. struct mv88e6xxx_vtu_entry *vtu)
  195. {
  196. struct mv88e6xxx_vtu_entry stu;
  197. int err;
  198. err = mv88e6xxx_g1_vtu_sid_read(chip, vtu);
  199. if (err)
  200. return err;
  201. stu.sid = vtu->sid - 1;
  202. err = mv88e6xxx_g1_vtu_stu_getnext(chip, &stu);
  203. if (err)
  204. return err;
  205. if (stu.sid != vtu->sid || !stu.valid)
  206. return -EINVAL;
  207. return 0;
  208. }
  209. static int mv88e6xxx_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
  210. struct mv88e6xxx_vtu_entry *entry)
  211. {
  212. int err;
  213. err = mv88e6xxx_g1_vtu_op_wait(chip);
  214. if (err)
  215. return err;
  216. /* To get the next higher active VID, the VTU GetNext operation can be
  217. * started again without setting the VID registers since it already
  218. * contains the last VID.
  219. *
  220. * To save a few hardware accesses and abstract this to the caller,
  221. * write the VID only once, when the entry is given as invalid.
  222. */
  223. if (!entry->valid) {
  224. err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
  225. if (err)
  226. return err;
  227. }
  228. err = mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_VTU_GET_NEXT);
  229. if (err)
  230. return err;
  231. return mv88e6xxx_g1_vtu_vid_read(chip, entry);
  232. }
  233. int mv88e6185_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
  234. struct mv88e6xxx_vtu_entry *entry)
  235. {
  236. u16 val;
  237. int err;
  238. err = mv88e6xxx_g1_vtu_getnext(chip, entry);
  239. if (err)
  240. return err;
  241. if (entry->valid) {
  242. err = mv88e6185_g1_vtu_data_read(chip, entry);
  243. if (err)
  244. return err;
  245. /* VTU DBNum[3:0] are located in VTU Operation 3:0
  246. * VTU DBNum[7:4] are located in VTU Operation 11:8
  247. */
  248. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_VTU_OP, &val);
  249. if (err)
  250. return err;
  251. entry->fid = val & 0x000f;
  252. entry->fid |= (val & 0x0f00) >> 4;
  253. }
  254. return 0;
  255. }
  256. int mv88e6352_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
  257. struct mv88e6xxx_vtu_entry *entry)
  258. {
  259. int err;
  260. /* Fetch VLAN MemberTag data from the VTU */
  261. err = mv88e6xxx_g1_vtu_getnext(chip, entry);
  262. if (err)
  263. return err;
  264. if (entry->valid) {
  265. /* Fetch (and mask) VLAN PortState data from the STU */
  266. err = mv88e6xxx_g1_vtu_stu_get(chip, entry);
  267. if (err)
  268. return err;
  269. err = mv88e6185_g1_vtu_data_read(chip, entry);
  270. if (err)
  271. return err;
  272. err = mv88e6xxx_g1_vtu_fid_read(chip, entry);
  273. if (err)
  274. return err;
  275. }
  276. return 0;
  277. }
  278. int mv88e6390_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
  279. struct mv88e6xxx_vtu_entry *entry)
  280. {
  281. int err;
  282. /* Fetch VLAN MemberTag data from the VTU */
  283. err = mv88e6xxx_g1_vtu_getnext(chip, entry);
  284. if (err)
  285. return err;
  286. if (entry->valid) {
  287. err = mv88e6390_g1_vtu_data_read(chip, entry->member);
  288. if (err)
  289. return err;
  290. /* Fetch VLAN PortState data from the STU */
  291. err = mv88e6xxx_g1_vtu_stu_get(chip, entry);
  292. if (err)
  293. return err;
  294. err = mv88e6390_g1_vtu_data_read(chip, entry->state);
  295. if (err)
  296. return err;
  297. err = mv88e6xxx_g1_vtu_fid_read(chip, entry);
  298. if (err)
  299. return err;
  300. }
  301. return 0;
  302. }
  303. int mv88e6185_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  304. struct mv88e6xxx_vtu_entry *entry)
  305. {
  306. u16 op = MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE;
  307. int err;
  308. err = mv88e6xxx_g1_vtu_op_wait(chip);
  309. if (err)
  310. return err;
  311. err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
  312. if (err)
  313. return err;
  314. if (entry->valid) {
  315. err = mv88e6185_g1_vtu_data_write(chip, entry);
  316. if (err)
  317. return err;
  318. /* VTU DBNum[3:0] are located in VTU Operation 3:0
  319. * VTU DBNum[7:4] are located in VTU Operation 11:8
  320. */
  321. op |= entry->fid & 0x000f;
  322. op |= (entry->fid & 0x00f0) << 8;
  323. }
  324. return mv88e6xxx_g1_vtu_op(chip, op);
  325. }
  326. int mv88e6352_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  327. struct mv88e6xxx_vtu_entry *entry)
  328. {
  329. int err;
  330. err = mv88e6xxx_g1_vtu_op_wait(chip);
  331. if (err)
  332. return err;
  333. err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
  334. if (err)
  335. return err;
  336. if (entry->valid) {
  337. /* Write MemberTag and PortState data */
  338. err = mv88e6185_g1_vtu_data_write(chip, entry);
  339. if (err)
  340. return err;
  341. err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
  342. if (err)
  343. return err;
  344. /* Load STU entry */
  345. err = mv88e6xxx_g1_vtu_op(chip,
  346. MV88E6XXX_G1_VTU_OP_STU_LOAD_PURGE);
  347. if (err)
  348. return err;
  349. err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
  350. if (err)
  351. return err;
  352. }
  353. /* Load/Purge VTU entry */
  354. return mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE);
  355. }
  356. int mv88e6390_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  357. struct mv88e6xxx_vtu_entry *entry)
  358. {
  359. int err;
  360. err = mv88e6xxx_g1_vtu_op_wait(chip);
  361. if (err)
  362. return err;
  363. err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
  364. if (err)
  365. return err;
  366. if (entry->valid) {
  367. /* Write PortState data */
  368. err = mv88e6390_g1_vtu_data_write(chip, entry->state);
  369. if (err)
  370. return err;
  371. err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
  372. if (err)
  373. return err;
  374. /* Load STU entry */
  375. err = mv88e6xxx_g1_vtu_op(chip,
  376. MV88E6XXX_G1_VTU_OP_STU_LOAD_PURGE);
  377. if (err)
  378. return err;
  379. /* Write MemberTag data */
  380. err = mv88e6390_g1_vtu_data_write(chip, entry->member);
  381. if (err)
  382. return err;
  383. err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
  384. if (err)
  385. return err;
  386. }
  387. /* Load/Purge VTU entry */
  388. return mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE);
  389. }
  390. int mv88e6xxx_g1_vtu_flush(struct mv88e6xxx_chip *chip)
  391. {
  392. int err;
  393. err = mv88e6xxx_g1_vtu_op_wait(chip);
  394. if (err)
  395. return err;
  396. return mv88e6xxx_g1_vtu_op(chip, MV88E6XXX_G1_VTU_OP_FLUSH_ALL);
  397. }