chip.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003
  1. /*
  2. * Marvell 88e6xxx Ethernet switch single-chip support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
  7. *
  8. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  9. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/if_bridge.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/list.h>
  25. #include <linux/mdio.h>
  26. #include <linux/module.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_mdio.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/gpio/consumer.h>
  32. #include <linux/phy.h>
  33. #include <net/dsa.h>
  34. #include "chip.h"
  35. #include "global1.h"
  36. #include "global2.h"
  37. #include "phy.h"
  38. #include "port.h"
  39. #include "serdes.h"
  40. static void assert_reg_lock(struct mv88e6xxx_chip *chip)
  41. {
  42. if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
  43. dev_err(chip->dev, "Switch registers lock not held!\n");
  44. dump_stack();
  45. }
  46. }
  47. /* The switch ADDR[4:1] configuration pins define the chip SMI device address
  48. * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
  49. *
  50. * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
  51. * is the only device connected to the SMI master. In this mode it responds to
  52. * all 32 possible SMI addresses, and thus maps directly the internal devices.
  53. *
  54. * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
  55. * multiple devices to share the SMI interface. In this mode it responds to only
  56. * 2 registers, used to indirectly access the internal SMI devices.
  57. */
  58. static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
  59. int addr, int reg, u16 *val)
  60. {
  61. if (!chip->smi_ops)
  62. return -EOPNOTSUPP;
  63. return chip->smi_ops->read(chip, addr, reg, val);
  64. }
  65. static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
  66. int addr, int reg, u16 val)
  67. {
  68. if (!chip->smi_ops)
  69. return -EOPNOTSUPP;
  70. return chip->smi_ops->write(chip, addr, reg, val);
  71. }
  72. static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
  73. int addr, int reg, u16 *val)
  74. {
  75. int ret;
  76. ret = mdiobus_read_nested(chip->bus, addr, reg);
  77. if (ret < 0)
  78. return ret;
  79. *val = ret & 0xffff;
  80. return 0;
  81. }
  82. static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
  83. int addr, int reg, u16 val)
  84. {
  85. int ret;
  86. ret = mdiobus_write_nested(chip->bus, addr, reg, val);
  87. if (ret < 0)
  88. return ret;
  89. return 0;
  90. }
  91. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
  92. .read = mv88e6xxx_smi_single_chip_read,
  93. .write = mv88e6xxx_smi_single_chip_write,
  94. };
  95. static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
  96. {
  97. int ret;
  98. int i;
  99. for (i = 0; i < 16; i++) {
  100. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
  101. if (ret < 0)
  102. return ret;
  103. if ((ret & SMI_CMD_BUSY) == 0)
  104. return 0;
  105. }
  106. return -ETIMEDOUT;
  107. }
  108. static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
  109. int addr, int reg, u16 *val)
  110. {
  111. int ret;
  112. /* Wait for the bus to become free. */
  113. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  114. if (ret < 0)
  115. return ret;
  116. /* Transmit the read command. */
  117. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  118. SMI_CMD_OP_22_READ | (addr << 5) | reg);
  119. if (ret < 0)
  120. return ret;
  121. /* Wait for the read command to complete. */
  122. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  123. if (ret < 0)
  124. return ret;
  125. /* Read the data. */
  126. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
  127. if (ret < 0)
  128. return ret;
  129. *val = ret & 0xffff;
  130. return 0;
  131. }
  132. static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
  133. int addr, int reg, u16 val)
  134. {
  135. int ret;
  136. /* Wait for the bus to become free. */
  137. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  138. if (ret < 0)
  139. return ret;
  140. /* Transmit the data to write. */
  141. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
  142. if (ret < 0)
  143. return ret;
  144. /* Transmit the write command. */
  145. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  146. SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
  147. if (ret < 0)
  148. return ret;
  149. /* Wait for the write command to complete. */
  150. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  151. if (ret < 0)
  152. return ret;
  153. return 0;
  154. }
  155. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
  156. .read = mv88e6xxx_smi_multi_chip_read,
  157. .write = mv88e6xxx_smi_multi_chip_write,
  158. };
  159. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
  160. {
  161. int err;
  162. assert_reg_lock(chip);
  163. err = mv88e6xxx_smi_read(chip, addr, reg, val);
  164. if (err)
  165. return err;
  166. dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  167. addr, reg, *val);
  168. return 0;
  169. }
  170. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
  171. {
  172. int err;
  173. assert_reg_lock(chip);
  174. err = mv88e6xxx_smi_write(chip, addr, reg, val);
  175. if (err)
  176. return err;
  177. dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  178. addr, reg, val);
  179. return 0;
  180. }
  181. struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
  182. {
  183. struct mv88e6xxx_mdio_bus *mdio_bus;
  184. mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
  185. list);
  186. if (!mdio_bus)
  187. return NULL;
  188. return mdio_bus->bus;
  189. }
  190. static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
  191. {
  192. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  193. unsigned int n = d->hwirq;
  194. chip->g1_irq.masked |= (1 << n);
  195. }
  196. static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
  197. {
  198. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  199. unsigned int n = d->hwirq;
  200. chip->g1_irq.masked &= ~(1 << n);
  201. }
  202. static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
  203. {
  204. struct mv88e6xxx_chip *chip = dev_id;
  205. unsigned int nhandled = 0;
  206. unsigned int sub_irq;
  207. unsigned int n;
  208. u16 reg;
  209. int err;
  210. mutex_lock(&chip->reg_lock);
  211. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  212. mutex_unlock(&chip->reg_lock);
  213. if (err)
  214. goto out;
  215. for (n = 0; n < chip->g1_irq.nirqs; ++n) {
  216. if (reg & (1 << n)) {
  217. sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
  218. handle_nested_irq(sub_irq);
  219. ++nhandled;
  220. }
  221. }
  222. out:
  223. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  224. }
  225. static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
  226. {
  227. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  228. mutex_lock(&chip->reg_lock);
  229. }
  230. static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
  231. {
  232. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  233. u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
  234. u16 reg;
  235. int err;
  236. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
  237. if (err)
  238. goto out;
  239. reg &= ~mask;
  240. reg |= (~chip->g1_irq.masked & mask);
  241. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
  242. if (err)
  243. goto out;
  244. out:
  245. mutex_unlock(&chip->reg_lock);
  246. }
  247. static const struct irq_chip mv88e6xxx_g1_irq_chip = {
  248. .name = "mv88e6xxx-g1",
  249. .irq_mask = mv88e6xxx_g1_irq_mask,
  250. .irq_unmask = mv88e6xxx_g1_irq_unmask,
  251. .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
  252. .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
  253. };
  254. static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
  255. unsigned int irq,
  256. irq_hw_number_t hwirq)
  257. {
  258. struct mv88e6xxx_chip *chip = d->host_data;
  259. irq_set_chip_data(irq, d->host_data);
  260. irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
  261. irq_set_noprobe(irq);
  262. return 0;
  263. }
  264. static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
  265. .map = mv88e6xxx_g1_irq_domain_map,
  266. .xlate = irq_domain_xlate_twocell,
  267. };
  268. static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
  269. {
  270. int irq, virq;
  271. u16 mask;
  272. mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  273. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  274. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  275. free_irq(chip->irq, chip);
  276. for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
  277. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  278. irq_dispose_mapping(virq);
  279. }
  280. irq_domain_remove(chip->g1_irq.domain);
  281. }
  282. static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
  283. {
  284. int err, irq, virq;
  285. u16 reg, mask;
  286. chip->g1_irq.nirqs = chip->info->g1_irqs;
  287. chip->g1_irq.domain = irq_domain_add_simple(
  288. NULL, chip->g1_irq.nirqs, 0,
  289. &mv88e6xxx_g1_irq_domain_ops, chip);
  290. if (!chip->g1_irq.domain)
  291. return -ENOMEM;
  292. for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
  293. irq_create_mapping(chip->g1_irq.domain, irq);
  294. chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
  295. chip->g1_irq.masked = ~0;
  296. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  297. if (err)
  298. goto out_mapping;
  299. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  300. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  301. if (err)
  302. goto out_disable;
  303. /* Reading the interrupt status clears (most of) them */
  304. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  305. if (err)
  306. goto out_disable;
  307. err = request_threaded_irq(chip->irq, NULL,
  308. mv88e6xxx_g1_irq_thread_fn,
  309. IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
  310. dev_name(chip->dev), chip);
  311. if (err)
  312. goto out_disable;
  313. return 0;
  314. out_disable:
  315. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  316. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  317. out_mapping:
  318. for (irq = 0; irq < 16; irq++) {
  319. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  320. irq_dispose_mapping(virq);
  321. }
  322. irq_domain_remove(chip->g1_irq.domain);
  323. return err;
  324. }
  325. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
  326. {
  327. int i;
  328. for (i = 0; i < 16; i++) {
  329. u16 val;
  330. int err;
  331. err = mv88e6xxx_read(chip, addr, reg, &val);
  332. if (err)
  333. return err;
  334. if (!(val & mask))
  335. return 0;
  336. usleep_range(1000, 2000);
  337. }
  338. dev_err(chip->dev, "Timeout while waiting for switch\n");
  339. return -ETIMEDOUT;
  340. }
  341. /* Indirect write to single pointer-data register with an Update bit */
  342. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
  343. {
  344. u16 val;
  345. int err;
  346. /* Wait until the previous operation is completed */
  347. err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
  348. if (err)
  349. return err;
  350. /* Set the Update bit to trigger a write operation */
  351. val = BIT(15) | update;
  352. return mv88e6xxx_write(chip, addr, reg, val);
  353. }
  354. static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
  355. int link, int speed, int duplex,
  356. phy_interface_t mode)
  357. {
  358. int err;
  359. if (!chip->info->ops->port_set_link)
  360. return 0;
  361. /* Port's MAC control must not be changed unless the link is down */
  362. err = chip->info->ops->port_set_link(chip, port, 0);
  363. if (err)
  364. return err;
  365. if (chip->info->ops->port_set_speed) {
  366. err = chip->info->ops->port_set_speed(chip, port, speed);
  367. if (err && err != -EOPNOTSUPP)
  368. goto restore_link;
  369. }
  370. if (chip->info->ops->port_set_duplex) {
  371. err = chip->info->ops->port_set_duplex(chip, port, duplex);
  372. if (err && err != -EOPNOTSUPP)
  373. goto restore_link;
  374. }
  375. if (chip->info->ops->port_set_rgmii_delay) {
  376. err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
  377. if (err && err != -EOPNOTSUPP)
  378. goto restore_link;
  379. }
  380. if (chip->info->ops->port_set_cmode) {
  381. err = chip->info->ops->port_set_cmode(chip, port, mode);
  382. if (err && err != -EOPNOTSUPP)
  383. goto restore_link;
  384. }
  385. err = 0;
  386. restore_link:
  387. if (chip->info->ops->port_set_link(chip, port, link))
  388. dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
  389. return err;
  390. }
  391. /* We expect the switch to perform auto negotiation if there is a real
  392. * phy. However, in the case of a fixed link phy, we force the port
  393. * settings from the fixed link settings.
  394. */
  395. static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  396. struct phy_device *phydev)
  397. {
  398. struct mv88e6xxx_chip *chip = ds->priv;
  399. int err;
  400. if (!phy_is_pseudo_fixed_link(phydev))
  401. return;
  402. mutex_lock(&chip->reg_lock);
  403. err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
  404. phydev->duplex, phydev->interface);
  405. mutex_unlock(&chip->reg_lock);
  406. if (err && err != -EOPNOTSUPP)
  407. dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
  408. }
  409. static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  410. {
  411. if (!chip->info->ops->stats_snapshot)
  412. return -EOPNOTSUPP;
  413. return chip->info->ops->stats_snapshot(chip, port);
  414. }
  415. static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
  416. { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
  417. { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
  418. { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
  419. { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
  420. { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
  421. { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
  422. { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
  423. { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
  424. { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
  425. { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
  426. { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
  427. { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
  428. { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
  429. { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
  430. { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
  431. { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
  432. { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
  433. { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
  434. { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
  435. { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
  436. { "single", 4, 0x14, STATS_TYPE_BANK0, },
  437. { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
  438. { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
  439. { "late", 4, 0x1f, STATS_TYPE_BANK0, },
  440. { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
  441. { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
  442. { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
  443. { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
  444. { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
  445. { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
  446. { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
  447. { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
  448. { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
  449. { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
  450. { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
  451. { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
  452. { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
  453. { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
  454. { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
  455. { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
  456. { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
  457. { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
  458. { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
  459. { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
  460. { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
  461. { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
  462. { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
  463. { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
  464. { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
  465. { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
  466. { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
  467. { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
  468. { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
  469. { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
  470. { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
  471. { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
  472. { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
  473. { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
  474. { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
  475. };
  476. static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
  477. struct mv88e6xxx_hw_stat *s,
  478. int port, u16 bank1_select,
  479. u16 histogram)
  480. {
  481. u32 low;
  482. u32 high = 0;
  483. u16 reg = 0;
  484. int err;
  485. u64 value;
  486. switch (s->type) {
  487. case STATS_TYPE_PORT:
  488. err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
  489. if (err)
  490. return UINT64_MAX;
  491. low = reg;
  492. if (s->sizeof_stat == 4) {
  493. err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
  494. if (err)
  495. return UINT64_MAX;
  496. high = reg;
  497. }
  498. break;
  499. case STATS_TYPE_BANK1:
  500. reg = bank1_select;
  501. /* fall through */
  502. case STATS_TYPE_BANK0:
  503. reg |= s->reg | histogram;
  504. mv88e6xxx_g1_stats_read(chip, reg, &low);
  505. if (s->sizeof_stat == 8)
  506. mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
  507. break;
  508. default:
  509. return UINT64_MAX;
  510. }
  511. value = (((u64)high) << 16) | low;
  512. return value;
  513. }
  514. static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
  515. uint8_t *data, int types)
  516. {
  517. struct mv88e6xxx_hw_stat *stat;
  518. int i, j;
  519. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  520. stat = &mv88e6xxx_hw_stats[i];
  521. if (stat->type & types) {
  522. memcpy(data + j * ETH_GSTRING_LEN, stat->string,
  523. ETH_GSTRING_LEN);
  524. j++;
  525. }
  526. }
  527. }
  528. static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
  529. uint8_t *data)
  530. {
  531. mv88e6xxx_stats_get_strings(chip, data,
  532. STATS_TYPE_BANK0 | STATS_TYPE_PORT);
  533. }
  534. static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
  535. uint8_t *data)
  536. {
  537. mv88e6xxx_stats_get_strings(chip, data,
  538. STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
  539. }
  540. static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
  541. uint8_t *data)
  542. {
  543. struct mv88e6xxx_chip *chip = ds->priv;
  544. if (chip->info->ops->stats_get_strings)
  545. chip->info->ops->stats_get_strings(chip, data);
  546. }
  547. static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
  548. int types)
  549. {
  550. struct mv88e6xxx_hw_stat *stat;
  551. int i, j;
  552. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  553. stat = &mv88e6xxx_hw_stats[i];
  554. if (stat->type & types)
  555. j++;
  556. }
  557. return j;
  558. }
  559. static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  560. {
  561. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  562. STATS_TYPE_PORT);
  563. }
  564. static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  565. {
  566. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  567. STATS_TYPE_BANK1);
  568. }
  569. static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
  570. {
  571. struct mv88e6xxx_chip *chip = ds->priv;
  572. if (chip->info->ops->stats_get_sset_count)
  573. return chip->info->ops->stats_get_sset_count(chip);
  574. return 0;
  575. }
  576. static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  577. uint64_t *data, int types,
  578. u16 bank1_select, u16 histogram)
  579. {
  580. struct mv88e6xxx_hw_stat *stat;
  581. int i, j;
  582. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  583. stat = &mv88e6xxx_hw_stats[i];
  584. if (stat->type & types) {
  585. data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
  586. bank1_select,
  587. histogram);
  588. j++;
  589. }
  590. }
  591. }
  592. static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  593. uint64_t *data)
  594. {
  595. return mv88e6xxx_stats_get_stats(chip, port, data,
  596. STATS_TYPE_BANK0 | STATS_TYPE_PORT,
  597. 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  598. }
  599. static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  600. uint64_t *data)
  601. {
  602. return mv88e6xxx_stats_get_stats(chip, port, data,
  603. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  604. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
  605. MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  606. }
  607. static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  608. uint64_t *data)
  609. {
  610. return mv88e6xxx_stats_get_stats(chip, port, data,
  611. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  612. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
  613. 0);
  614. }
  615. static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
  616. uint64_t *data)
  617. {
  618. if (chip->info->ops->stats_get_stats)
  619. chip->info->ops->stats_get_stats(chip, port, data);
  620. }
  621. static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  622. uint64_t *data)
  623. {
  624. struct mv88e6xxx_chip *chip = ds->priv;
  625. int ret;
  626. mutex_lock(&chip->reg_lock);
  627. ret = mv88e6xxx_stats_snapshot(chip, port);
  628. if (ret < 0) {
  629. mutex_unlock(&chip->reg_lock);
  630. return;
  631. }
  632. mv88e6xxx_get_stats(chip, port, data);
  633. mutex_unlock(&chip->reg_lock);
  634. }
  635. static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
  636. {
  637. if (chip->info->ops->stats_set_histogram)
  638. return chip->info->ops->stats_set_histogram(chip);
  639. return 0;
  640. }
  641. static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
  642. {
  643. return 32 * sizeof(u16);
  644. }
  645. static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  646. struct ethtool_regs *regs, void *_p)
  647. {
  648. struct mv88e6xxx_chip *chip = ds->priv;
  649. int err;
  650. u16 reg;
  651. u16 *p = _p;
  652. int i;
  653. regs->version = 0;
  654. memset(p, 0xff, 32 * sizeof(u16));
  655. mutex_lock(&chip->reg_lock);
  656. for (i = 0; i < 32; i++) {
  657. err = mv88e6xxx_port_read(chip, port, i, &reg);
  658. if (!err)
  659. p[i] = reg;
  660. }
  661. mutex_unlock(&chip->reg_lock);
  662. }
  663. static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
  664. struct ethtool_eee *e)
  665. {
  666. /* Nothing to do on the port's MAC */
  667. return 0;
  668. }
  669. static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
  670. struct ethtool_eee *e)
  671. {
  672. /* Nothing to do on the port's MAC */
  673. return 0;
  674. }
  675. static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
  676. {
  677. struct dsa_switch *ds = NULL;
  678. struct net_device *br;
  679. u16 pvlan;
  680. int i;
  681. if (dev < DSA_MAX_SWITCHES)
  682. ds = chip->ds->dst->ds[dev];
  683. /* Prevent frames from unknown switch or port */
  684. if (!ds || port >= ds->num_ports)
  685. return 0;
  686. /* Frames from DSA links and CPU ports can egress any local port */
  687. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  688. return mv88e6xxx_port_mask(chip);
  689. br = ds->ports[port].bridge_dev;
  690. pvlan = 0;
  691. /* Frames from user ports can egress any local DSA links and CPU ports,
  692. * as well as any local member of their bridge group.
  693. */
  694. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  695. if (dsa_is_cpu_port(chip->ds, i) ||
  696. dsa_is_dsa_port(chip->ds, i) ||
  697. (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
  698. pvlan |= BIT(i);
  699. return pvlan;
  700. }
  701. static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
  702. {
  703. u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
  704. /* prevent frames from going back out of the port they came in on */
  705. output_ports &= ~BIT(port);
  706. return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
  707. }
  708. static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
  709. u8 state)
  710. {
  711. struct mv88e6xxx_chip *chip = ds->priv;
  712. int err;
  713. mutex_lock(&chip->reg_lock);
  714. err = mv88e6xxx_port_set_state(chip, port, state);
  715. mutex_unlock(&chip->reg_lock);
  716. if (err)
  717. dev_err(ds->dev, "p%d: failed to update state\n", port);
  718. }
  719. static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
  720. {
  721. if (chip->info->ops->pot_clear)
  722. return chip->info->ops->pot_clear(chip);
  723. return 0;
  724. }
  725. static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
  726. {
  727. if (chip->info->ops->mgmt_rsvd2cpu)
  728. return chip->info->ops->mgmt_rsvd2cpu(chip);
  729. return 0;
  730. }
  731. static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
  732. {
  733. int err;
  734. err = mv88e6xxx_g1_atu_flush(chip, 0, true);
  735. if (err)
  736. return err;
  737. err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
  738. if (err)
  739. return err;
  740. return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
  741. }
  742. static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
  743. {
  744. int port;
  745. int err;
  746. if (!chip->info->ops->irl_init_all)
  747. return 0;
  748. for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
  749. /* Disable ingress rate limiting by resetting all per port
  750. * ingress rate limit resources to their initial state.
  751. */
  752. err = chip->info->ops->irl_init_all(chip, port);
  753. if (err)
  754. return err;
  755. }
  756. return 0;
  757. }
  758. static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
  759. {
  760. if (chip->info->ops->set_switch_mac) {
  761. u8 addr[ETH_ALEN];
  762. eth_random_addr(addr);
  763. return chip->info->ops->set_switch_mac(chip, addr);
  764. }
  765. return 0;
  766. }
  767. static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
  768. {
  769. u16 pvlan = 0;
  770. if (!mv88e6xxx_has_pvt(chip))
  771. return -EOPNOTSUPP;
  772. /* Skip the local source device, which uses in-chip port VLAN */
  773. if (dev != chip->ds->index)
  774. pvlan = mv88e6xxx_port_vlan(chip, dev, port);
  775. return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
  776. }
  777. static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
  778. {
  779. int dev, port;
  780. int err;
  781. if (!mv88e6xxx_has_pvt(chip))
  782. return 0;
  783. /* Clear 5 Bit Port for usage with Marvell Link Street devices:
  784. * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
  785. */
  786. err = mv88e6xxx_g2_misc_4_bit_port(chip);
  787. if (err)
  788. return err;
  789. for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
  790. for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
  791. err = mv88e6xxx_pvt_map(chip, dev, port);
  792. if (err)
  793. return err;
  794. }
  795. }
  796. return 0;
  797. }
  798. static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
  799. {
  800. struct mv88e6xxx_chip *chip = ds->priv;
  801. int err;
  802. mutex_lock(&chip->reg_lock);
  803. err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
  804. mutex_unlock(&chip->reg_lock);
  805. if (err)
  806. dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
  807. }
  808. static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
  809. {
  810. if (!chip->info->max_vid)
  811. return 0;
  812. return mv88e6xxx_g1_vtu_flush(chip);
  813. }
  814. static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
  815. struct mv88e6xxx_vtu_entry *entry)
  816. {
  817. if (!chip->info->ops->vtu_getnext)
  818. return -EOPNOTSUPP;
  819. return chip->info->ops->vtu_getnext(chip, entry);
  820. }
  821. static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  822. struct mv88e6xxx_vtu_entry *entry)
  823. {
  824. if (!chip->info->ops->vtu_loadpurge)
  825. return -EOPNOTSUPP;
  826. return chip->info->ops->vtu_loadpurge(chip, entry);
  827. }
  828. static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
  829. {
  830. DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
  831. struct mv88e6xxx_vtu_entry vlan = {
  832. .vid = chip->info->max_vid,
  833. };
  834. int i, err;
  835. bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
  836. /* Set every FID bit used by the (un)bridged ports */
  837. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  838. err = mv88e6xxx_port_get_fid(chip, i, fid);
  839. if (err)
  840. return err;
  841. set_bit(*fid, fid_bitmap);
  842. }
  843. /* Set every FID bit used by the VLAN entries */
  844. do {
  845. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  846. if (err)
  847. return err;
  848. if (!vlan.valid)
  849. break;
  850. set_bit(vlan.fid, fid_bitmap);
  851. } while (vlan.vid < chip->info->max_vid);
  852. /* The reset value 0x000 is used to indicate that multiple address
  853. * databases are not needed. Return the next positive available.
  854. */
  855. *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
  856. if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
  857. return -ENOSPC;
  858. /* Clear the database */
  859. return mv88e6xxx_g1_atu_flush(chip, *fid, true);
  860. }
  861. static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
  862. struct mv88e6xxx_vtu_entry *entry, bool new)
  863. {
  864. int err;
  865. if (!vid)
  866. return -EINVAL;
  867. entry->vid = vid - 1;
  868. entry->valid = false;
  869. err = mv88e6xxx_vtu_getnext(chip, entry);
  870. if (err)
  871. return err;
  872. if (entry->vid == vid && entry->valid)
  873. return 0;
  874. if (new) {
  875. int i;
  876. /* Initialize a fresh VLAN entry */
  877. memset(entry, 0, sizeof(*entry));
  878. entry->valid = true;
  879. entry->vid = vid;
  880. /* Exclude all ports */
  881. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  882. entry->member[i] =
  883. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  884. return mv88e6xxx_atu_new(chip, &entry->fid);
  885. }
  886. /* switchdev expects -EOPNOTSUPP to honor software VLANs */
  887. return -EOPNOTSUPP;
  888. }
  889. static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
  890. u16 vid_begin, u16 vid_end)
  891. {
  892. struct mv88e6xxx_chip *chip = ds->priv;
  893. struct mv88e6xxx_vtu_entry vlan = {
  894. .vid = vid_begin - 1,
  895. };
  896. int i, err;
  897. /* DSA and CPU ports have to be members of multiple vlans */
  898. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  899. return 0;
  900. if (!vid_begin)
  901. return -EOPNOTSUPP;
  902. mutex_lock(&chip->reg_lock);
  903. do {
  904. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  905. if (err)
  906. goto unlock;
  907. if (!vlan.valid)
  908. break;
  909. if (vlan.vid > vid_end)
  910. break;
  911. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  912. if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
  913. continue;
  914. if (!ds->ports[port].slave)
  915. continue;
  916. if (vlan.member[i] ==
  917. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  918. continue;
  919. if (dsa_to_port(ds, i)->bridge_dev ==
  920. ds->ports[port].bridge_dev)
  921. break; /* same bridge, check next VLAN */
  922. if (!dsa_to_port(ds, i)->bridge_dev)
  923. continue;
  924. dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
  925. port, vlan.vid,
  926. netdev_name(dsa_to_port(ds, i)->bridge_dev));
  927. err = -EOPNOTSUPP;
  928. goto unlock;
  929. }
  930. } while (vlan.vid < vid_end);
  931. unlock:
  932. mutex_unlock(&chip->reg_lock);
  933. return err;
  934. }
  935. static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
  936. bool vlan_filtering)
  937. {
  938. struct mv88e6xxx_chip *chip = ds->priv;
  939. u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
  940. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
  941. int err;
  942. if (!chip->info->max_vid)
  943. return -EOPNOTSUPP;
  944. mutex_lock(&chip->reg_lock);
  945. err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
  946. mutex_unlock(&chip->reg_lock);
  947. return err;
  948. }
  949. static int
  950. mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  951. const struct switchdev_obj_port_vlan *vlan,
  952. struct switchdev_trans *trans)
  953. {
  954. struct mv88e6xxx_chip *chip = ds->priv;
  955. int err;
  956. if (!chip->info->max_vid)
  957. return -EOPNOTSUPP;
  958. /* If the requested port doesn't belong to the same bridge as the VLAN
  959. * members, do not support it (yet) and fallback to software VLAN.
  960. */
  961. err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
  962. vlan->vid_end);
  963. if (err)
  964. return err;
  965. /* We don't need any dynamic resource from the kernel (yet),
  966. * so skip the prepare phase.
  967. */
  968. return 0;
  969. }
  970. static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
  971. u16 vid, u8 member)
  972. {
  973. struct mv88e6xxx_vtu_entry vlan;
  974. int err;
  975. err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
  976. if (err)
  977. return err;
  978. vlan.member[port] = member;
  979. return mv88e6xxx_vtu_loadpurge(chip, &vlan);
  980. }
  981. static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  982. const struct switchdev_obj_port_vlan *vlan,
  983. struct switchdev_trans *trans)
  984. {
  985. struct mv88e6xxx_chip *chip = ds->priv;
  986. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  987. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  988. u8 member;
  989. u16 vid;
  990. if (!chip->info->max_vid)
  991. return;
  992. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  993. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
  994. else if (untagged)
  995. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
  996. else
  997. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
  998. mutex_lock(&chip->reg_lock);
  999. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
  1000. if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
  1001. dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
  1002. vid, untagged ? 'u' : 't');
  1003. if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
  1004. dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
  1005. vlan->vid_end);
  1006. mutex_unlock(&chip->reg_lock);
  1007. }
  1008. static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
  1009. int port, u16 vid)
  1010. {
  1011. struct mv88e6xxx_vtu_entry vlan;
  1012. int i, err;
  1013. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1014. if (err)
  1015. return err;
  1016. /* Tell switchdev if this VLAN is handled in software */
  1017. if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1018. return -EOPNOTSUPP;
  1019. vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1020. /* keep the VLAN unless all ports are excluded */
  1021. vlan.valid = false;
  1022. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1023. if (vlan.member[i] !=
  1024. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
  1025. vlan.valid = true;
  1026. break;
  1027. }
  1028. }
  1029. err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1030. if (err)
  1031. return err;
  1032. return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
  1033. }
  1034. static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  1035. const struct switchdev_obj_port_vlan *vlan)
  1036. {
  1037. struct mv88e6xxx_chip *chip = ds->priv;
  1038. u16 pvid, vid;
  1039. int err = 0;
  1040. if (!chip->info->max_vid)
  1041. return -EOPNOTSUPP;
  1042. mutex_lock(&chip->reg_lock);
  1043. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1044. if (err)
  1045. goto unlock;
  1046. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  1047. err = _mv88e6xxx_port_vlan_del(chip, port, vid);
  1048. if (err)
  1049. goto unlock;
  1050. if (vid == pvid) {
  1051. err = mv88e6xxx_port_set_pvid(chip, port, 0);
  1052. if (err)
  1053. goto unlock;
  1054. }
  1055. }
  1056. unlock:
  1057. mutex_unlock(&chip->reg_lock);
  1058. return err;
  1059. }
  1060. static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
  1061. const unsigned char *addr, u16 vid,
  1062. u8 state)
  1063. {
  1064. struct mv88e6xxx_vtu_entry vlan;
  1065. struct mv88e6xxx_atu_entry entry;
  1066. int err;
  1067. /* Null VLAN ID corresponds to the port private database */
  1068. if (vid == 0)
  1069. err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
  1070. else
  1071. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1072. if (err)
  1073. return err;
  1074. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1075. ether_addr_copy(entry.mac, addr);
  1076. eth_addr_dec(entry.mac);
  1077. err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
  1078. if (err)
  1079. return err;
  1080. /* Initialize a fresh ATU entry if it isn't found */
  1081. if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
  1082. !ether_addr_equal(entry.mac, addr)) {
  1083. memset(&entry, 0, sizeof(entry));
  1084. ether_addr_copy(entry.mac, addr);
  1085. }
  1086. /* Purge the ATU entry only if no port is using it anymore */
  1087. if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
  1088. entry.portvec &= ~BIT(port);
  1089. if (!entry.portvec)
  1090. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1091. } else {
  1092. entry.portvec |= BIT(port);
  1093. entry.state = state;
  1094. }
  1095. return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
  1096. }
  1097. static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  1098. const unsigned char *addr, u16 vid)
  1099. {
  1100. struct mv88e6xxx_chip *chip = ds->priv;
  1101. int err;
  1102. mutex_lock(&chip->reg_lock);
  1103. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1104. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1105. mutex_unlock(&chip->reg_lock);
  1106. return err;
  1107. }
  1108. static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  1109. const unsigned char *addr, u16 vid)
  1110. {
  1111. struct mv88e6xxx_chip *chip = ds->priv;
  1112. int err;
  1113. mutex_lock(&chip->reg_lock);
  1114. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1115. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  1116. mutex_unlock(&chip->reg_lock);
  1117. return err;
  1118. }
  1119. static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
  1120. u16 fid, u16 vid, int port,
  1121. dsa_fdb_dump_cb_t *cb, void *data)
  1122. {
  1123. struct mv88e6xxx_atu_entry addr;
  1124. bool is_static;
  1125. int err;
  1126. addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1127. eth_broadcast_addr(addr.mac);
  1128. do {
  1129. err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
  1130. if (err)
  1131. return err;
  1132. if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
  1133. break;
  1134. if (addr.trunk || (addr.portvec & BIT(port)) == 0)
  1135. continue;
  1136. if (!is_unicast_ether_addr(addr.mac))
  1137. continue;
  1138. is_static = (addr.state ==
  1139. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1140. err = cb(addr.mac, vid, is_static, data);
  1141. if (err)
  1142. return err;
  1143. } while (!is_broadcast_ether_addr(addr.mac));
  1144. return err;
  1145. }
  1146. static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
  1147. dsa_fdb_dump_cb_t *cb, void *data)
  1148. {
  1149. struct mv88e6xxx_vtu_entry vlan = {
  1150. .vid = chip->info->max_vid,
  1151. };
  1152. u16 fid;
  1153. int err;
  1154. /* Dump port's default Filtering Information Database (VLAN ID 0) */
  1155. err = mv88e6xxx_port_get_fid(chip, port, &fid);
  1156. if (err)
  1157. return err;
  1158. err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
  1159. if (err)
  1160. return err;
  1161. /* Dump VLANs' Filtering Information Databases */
  1162. do {
  1163. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1164. if (err)
  1165. return err;
  1166. if (!vlan.valid)
  1167. break;
  1168. err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
  1169. cb, data);
  1170. if (err)
  1171. return err;
  1172. } while (vlan.vid < chip->info->max_vid);
  1173. return err;
  1174. }
  1175. static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  1176. dsa_fdb_dump_cb_t *cb, void *data)
  1177. {
  1178. struct mv88e6xxx_chip *chip = ds->priv;
  1179. int err;
  1180. mutex_lock(&chip->reg_lock);
  1181. err = mv88e6xxx_port_db_dump(chip, port, cb, data);
  1182. mutex_unlock(&chip->reg_lock);
  1183. return err;
  1184. }
  1185. static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
  1186. struct net_device *br)
  1187. {
  1188. struct dsa_switch *ds;
  1189. int port;
  1190. int dev;
  1191. int err;
  1192. /* Remap the Port VLAN of each local bridge group member */
  1193. for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
  1194. if (chip->ds->ports[port].bridge_dev == br) {
  1195. err = mv88e6xxx_port_vlan_map(chip, port);
  1196. if (err)
  1197. return err;
  1198. }
  1199. }
  1200. if (!mv88e6xxx_has_pvt(chip))
  1201. return 0;
  1202. /* Remap the Port VLAN of each cross-chip bridge group member */
  1203. for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
  1204. ds = chip->ds->dst->ds[dev];
  1205. if (!ds)
  1206. break;
  1207. for (port = 0; port < ds->num_ports; ++port) {
  1208. if (ds->ports[port].bridge_dev == br) {
  1209. err = mv88e6xxx_pvt_map(chip, dev, port);
  1210. if (err)
  1211. return err;
  1212. }
  1213. }
  1214. }
  1215. return 0;
  1216. }
  1217. static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
  1218. struct net_device *br)
  1219. {
  1220. struct mv88e6xxx_chip *chip = ds->priv;
  1221. int err;
  1222. mutex_lock(&chip->reg_lock);
  1223. err = mv88e6xxx_bridge_map(chip, br);
  1224. mutex_unlock(&chip->reg_lock);
  1225. return err;
  1226. }
  1227. static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
  1228. struct net_device *br)
  1229. {
  1230. struct mv88e6xxx_chip *chip = ds->priv;
  1231. mutex_lock(&chip->reg_lock);
  1232. if (mv88e6xxx_bridge_map(chip, br) ||
  1233. mv88e6xxx_port_vlan_map(chip, port))
  1234. dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
  1235. mutex_unlock(&chip->reg_lock);
  1236. }
  1237. static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
  1238. int port, struct net_device *br)
  1239. {
  1240. struct mv88e6xxx_chip *chip = ds->priv;
  1241. int err;
  1242. if (!mv88e6xxx_has_pvt(chip))
  1243. return 0;
  1244. mutex_lock(&chip->reg_lock);
  1245. err = mv88e6xxx_pvt_map(chip, dev, port);
  1246. mutex_unlock(&chip->reg_lock);
  1247. return err;
  1248. }
  1249. static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
  1250. int port, struct net_device *br)
  1251. {
  1252. struct mv88e6xxx_chip *chip = ds->priv;
  1253. if (!mv88e6xxx_has_pvt(chip))
  1254. return;
  1255. mutex_lock(&chip->reg_lock);
  1256. if (mv88e6xxx_pvt_map(chip, dev, port))
  1257. dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
  1258. mutex_unlock(&chip->reg_lock);
  1259. }
  1260. static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
  1261. {
  1262. if (chip->info->ops->reset)
  1263. return chip->info->ops->reset(chip);
  1264. return 0;
  1265. }
  1266. static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
  1267. {
  1268. struct gpio_desc *gpiod = chip->reset;
  1269. /* If there is a GPIO connected to the reset pin, toggle it */
  1270. if (gpiod) {
  1271. gpiod_set_value_cansleep(gpiod, 1);
  1272. usleep_range(10000, 20000);
  1273. gpiod_set_value_cansleep(gpiod, 0);
  1274. usleep_range(10000, 20000);
  1275. }
  1276. }
  1277. static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
  1278. {
  1279. int i, err;
  1280. /* Set all ports to the Disabled state */
  1281. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1282. err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
  1283. if (err)
  1284. return err;
  1285. }
  1286. /* Wait for transmit queues to drain,
  1287. * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
  1288. */
  1289. usleep_range(2000, 4000);
  1290. return 0;
  1291. }
  1292. static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
  1293. {
  1294. int err;
  1295. err = mv88e6xxx_disable_ports(chip);
  1296. if (err)
  1297. return err;
  1298. mv88e6xxx_hardware_reset(chip);
  1299. return mv88e6xxx_software_reset(chip);
  1300. }
  1301. static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
  1302. enum mv88e6xxx_frame_mode frame,
  1303. enum mv88e6xxx_egress_mode egress, u16 etype)
  1304. {
  1305. int err;
  1306. if (!chip->info->ops->port_set_frame_mode)
  1307. return -EOPNOTSUPP;
  1308. err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
  1309. if (err)
  1310. return err;
  1311. err = chip->info->ops->port_set_frame_mode(chip, port, frame);
  1312. if (err)
  1313. return err;
  1314. if (chip->info->ops->port_set_ether_type)
  1315. return chip->info->ops->port_set_ether_type(chip, port, etype);
  1316. return 0;
  1317. }
  1318. static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
  1319. {
  1320. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
  1321. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1322. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1323. }
  1324. static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
  1325. {
  1326. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
  1327. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1328. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1329. }
  1330. static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
  1331. {
  1332. return mv88e6xxx_set_port_mode(chip, port,
  1333. MV88E6XXX_FRAME_MODE_ETHERTYPE,
  1334. MV88E6XXX_EGRESS_MODE_ETHERTYPE,
  1335. ETH_P_EDSA);
  1336. }
  1337. static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
  1338. {
  1339. if (dsa_is_dsa_port(chip->ds, port))
  1340. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1341. if (dsa_is_user_port(chip->ds, port))
  1342. return mv88e6xxx_set_port_mode_normal(chip, port);
  1343. /* Setup CPU port mode depending on its supported tag format */
  1344. if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
  1345. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1346. if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
  1347. return mv88e6xxx_set_port_mode_edsa(chip, port);
  1348. return -EINVAL;
  1349. }
  1350. static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
  1351. {
  1352. bool message = dsa_is_dsa_port(chip->ds, port);
  1353. return mv88e6xxx_port_set_message_port(chip, port, message);
  1354. }
  1355. static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
  1356. {
  1357. bool flood = port == dsa_upstream_port(chip->ds);
  1358. /* Upstream ports flood frames with unknown unicast or multicast DA */
  1359. if (chip->info->ops->port_set_egress_floods)
  1360. return chip->info->ops->port_set_egress_floods(chip, port,
  1361. flood, flood);
  1362. return 0;
  1363. }
  1364. static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
  1365. bool on)
  1366. {
  1367. if (chip->info->ops->serdes_power)
  1368. return chip->info->ops->serdes_power(chip, port, on);
  1369. return 0;
  1370. }
  1371. static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
  1372. {
  1373. struct dsa_switch *ds = chip->ds;
  1374. int err;
  1375. u16 reg;
  1376. /* MAC Forcing register: don't force link, speed, duplex or flow control
  1377. * state to any particular values on physical ports, but force the CPU
  1378. * port and all DSA ports to their maximum bandwidth and full duplex.
  1379. */
  1380. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  1381. err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
  1382. SPEED_MAX, DUPLEX_FULL,
  1383. PHY_INTERFACE_MODE_NA);
  1384. else
  1385. err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
  1386. SPEED_UNFORCED, DUPLEX_UNFORCED,
  1387. PHY_INTERFACE_MODE_NA);
  1388. if (err)
  1389. return err;
  1390. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  1391. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  1392. * tunneling, determine priority by looking at 802.1p and IP
  1393. * priority fields (IP prio has precedence), and set STP state
  1394. * to Forwarding.
  1395. *
  1396. * If this is the CPU link, use DSA or EDSA tagging depending
  1397. * on which tagging mode was configured.
  1398. *
  1399. * If this is a link to another switch, use DSA tagging mode.
  1400. *
  1401. * If this is the upstream port for this switch, enable
  1402. * forwarding of unknown unicasts and multicasts.
  1403. */
  1404. reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
  1405. MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
  1406. MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
  1407. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  1408. if (err)
  1409. return err;
  1410. err = mv88e6xxx_setup_port_mode(chip, port);
  1411. if (err)
  1412. return err;
  1413. err = mv88e6xxx_setup_egress_floods(chip, port);
  1414. if (err)
  1415. return err;
  1416. /* Enable the SERDES interface for DSA and CPU ports. Normal
  1417. * ports SERDES are enabled when the port is enabled, thus
  1418. * saving a bit of power.
  1419. */
  1420. if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
  1421. err = mv88e6xxx_serdes_power(chip, port, true);
  1422. if (err)
  1423. return err;
  1424. }
  1425. /* Port Control 2: don't force a good FCS, set the maximum frame size to
  1426. * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
  1427. * untagged frames on this port, do a destination address lookup on all
  1428. * received packets as usual, disable ARP mirroring and don't send a
  1429. * copy of all transmitted/received frames on this port to the CPU.
  1430. */
  1431. err = mv88e6xxx_port_set_map_da(chip, port);
  1432. if (err)
  1433. return err;
  1434. reg = 0;
  1435. if (chip->info->ops->port_set_upstream_port) {
  1436. err = chip->info->ops->port_set_upstream_port(
  1437. chip, port, dsa_upstream_port(ds));
  1438. if (err)
  1439. return err;
  1440. }
  1441. err = mv88e6xxx_port_set_8021q_mode(chip, port,
  1442. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
  1443. if (err)
  1444. return err;
  1445. if (chip->info->ops->port_set_jumbo_size) {
  1446. err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
  1447. if (err)
  1448. return err;
  1449. }
  1450. /* Port Association Vector: when learning source addresses
  1451. * of packets, add the address to the address database using
  1452. * a port bitmap that has only the bit for this port set and
  1453. * the other bits clear.
  1454. */
  1455. reg = 1 << port;
  1456. /* Disable learning for CPU port */
  1457. if (dsa_is_cpu_port(ds, port))
  1458. reg = 0;
  1459. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
  1460. reg);
  1461. if (err)
  1462. return err;
  1463. /* Egress rate control 2: disable egress rate control. */
  1464. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
  1465. 0x0000);
  1466. if (err)
  1467. return err;
  1468. if (chip->info->ops->port_pause_limit) {
  1469. err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
  1470. if (err)
  1471. return err;
  1472. }
  1473. if (chip->info->ops->port_disable_learn_limit) {
  1474. err = chip->info->ops->port_disable_learn_limit(chip, port);
  1475. if (err)
  1476. return err;
  1477. }
  1478. if (chip->info->ops->port_disable_pri_override) {
  1479. err = chip->info->ops->port_disable_pri_override(chip, port);
  1480. if (err)
  1481. return err;
  1482. }
  1483. if (chip->info->ops->port_tag_remap) {
  1484. err = chip->info->ops->port_tag_remap(chip, port);
  1485. if (err)
  1486. return err;
  1487. }
  1488. if (chip->info->ops->port_egress_rate_limiting) {
  1489. err = chip->info->ops->port_egress_rate_limiting(chip, port);
  1490. if (err)
  1491. return err;
  1492. }
  1493. err = mv88e6xxx_setup_message_port(chip, port);
  1494. if (err)
  1495. return err;
  1496. /* Port based VLAN map: give each port the same default address
  1497. * database, and allow bidirectional communication between the
  1498. * CPU and DSA port(s), and the other ports.
  1499. */
  1500. err = mv88e6xxx_port_set_fid(chip, port, 0);
  1501. if (err)
  1502. return err;
  1503. err = mv88e6xxx_port_vlan_map(chip, port);
  1504. if (err)
  1505. return err;
  1506. /* Default VLAN ID and priority: don't set a default VLAN
  1507. * ID, and set the default packet priority to zero.
  1508. */
  1509. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
  1510. }
  1511. static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
  1512. struct phy_device *phydev)
  1513. {
  1514. struct mv88e6xxx_chip *chip = ds->priv;
  1515. int err;
  1516. mutex_lock(&chip->reg_lock);
  1517. err = mv88e6xxx_serdes_power(chip, port, true);
  1518. mutex_unlock(&chip->reg_lock);
  1519. return err;
  1520. }
  1521. static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
  1522. struct phy_device *phydev)
  1523. {
  1524. struct mv88e6xxx_chip *chip = ds->priv;
  1525. mutex_lock(&chip->reg_lock);
  1526. if (mv88e6xxx_serdes_power(chip, port, false))
  1527. dev_err(chip->dev, "failed to power off SERDES\n");
  1528. mutex_unlock(&chip->reg_lock);
  1529. }
  1530. static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
  1531. unsigned int ageing_time)
  1532. {
  1533. struct mv88e6xxx_chip *chip = ds->priv;
  1534. int err;
  1535. mutex_lock(&chip->reg_lock);
  1536. err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
  1537. mutex_unlock(&chip->reg_lock);
  1538. return err;
  1539. }
  1540. static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
  1541. {
  1542. struct dsa_switch *ds = chip->ds;
  1543. u32 upstream_port = dsa_upstream_port(ds);
  1544. int err;
  1545. if (chip->info->ops->set_cpu_port) {
  1546. err = chip->info->ops->set_cpu_port(chip, upstream_port);
  1547. if (err)
  1548. return err;
  1549. }
  1550. if (chip->info->ops->set_egress_port) {
  1551. err = chip->info->ops->set_egress_port(chip, upstream_port);
  1552. if (err)
  1553. return err;
  1554. }
  1555. /* Disable remote management, and set the switch's DSA device number. */
  1556. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
  1557. MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
  1558. (ds->index & 0x1f));
  1559. if (err)
  1560. return err;
  1561. /* Configure the IP ToS mapping registers. */
  1562. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
  1563. if (err)
  1564. return err;
  1565. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
  1566. if (err)
  1567. return err;
  1568. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
  1569. if (err)
  1570. return err;
  1571. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
  1572. if (err)
  1573. return err;
  1574. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
  1575. if (err)
  1576. return err;
  1577. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
  1578. if (err)
  1579. return err;
  1580. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
  1581. if (err)
  1582. return err;
  1583. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
  1584. if (err)
  1585. return err;
  1586. /* Configure the IEEE 802.1p priority mapping register. */
  1587. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
  1588. if (err)
  1589. return err;
  1590. /* Initialize the statistics unit */
  1591. err = mv88e6xxx_stats_set_histogram(chip);
  1592. if (err)
  1593. return err;
  1594. /* Clear the statistics counters for all ports */
  1595. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
  1596. MV88E6XXX_G1_STATS_OP_BUSY |
  1597. MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
  1598. if (err)
  1599. return err;
  1600. /* Wait for the flush to complete. */
  1601. err = mv88e6xxx_g1_stats_wait(chip);
  1602. if (err)
  1603. return err;
  1604. return 0;
  1605. }
  1606. static int mv88e6xxx_setup(struct dsa_switch *ds)
  1607. {
  1608. struct mv88e6xxx_chip *chip = ds->priv;
  1609. int err;
  1610. int i;
  1611. chip->ds = ds;
  1612. ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
  1613. mutex_lock(&chip->reg_lock);
  1614. /* Setup Switch Port Registers */
  1615. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1616. if (dsa_is_unused_port(ds, i))
  1617. continue;
  1618. err = mv88e6xxx_setup_port(chip, i);
  1619. if (err)
  1620. goto unlock;
  1621. }
  1622. /* Setup Switch Global 1 Registers */
  1623. err = mv88e6xxx_g1_setup(chip);
  1624. if (err)
  1625. goto unlock;
  1626. /* Setup Switch Global 2 Registers */
  1627. if (chip->info->global2_addr) {
  1628. err = mv88e6xxx_g2_setup(chip);
  1629. if (err)
  1630. goto unlock;
  1631. }
  1632. err = mv88e6xxx_irl_setup(chip);
  1633. if (err)
  1634. goto unlock;
  1635. err = mv88e6xxx_mac_setup(chip);
  1636. if (err)
  1637. goto unlock;
  1638. err = mv88e6xxx_phy_setup(chip);
  1639. if (err)
  1640. goto unlock;
  1641. err = mv88e6xxx_vtu_setup(chip);
  1642. if (err)
  1643. goto unlock;
  1644. err = mv88e6xxx_pvt_setup(chip);
  1645. if (err)
  1646. goto unlock;
  1647. err = mv88e6xxx_atu_setup(chip);
  1648. if (err)
  1649. goto unlock;
  1650. err = mv88e6xxx_pot_setup(chip);
  1651. if (err)
  1652. goto unlock;
  1653. err = mv88e6xxx_rsvd2cpu_setup(chip);
  1654. if (err)
  1655. goto unlock;
  1656. unlock:
  1657. mutex_unlock(&chip->reg_lock);
  1658. return err;
  1659. }
  1660. static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
  1661. {
  1662. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1663. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1664. u16 val;
  1665. int err;
  1666. if (!chip->info->ops->phy_read)
  1667. return -EOPNOTSUPP;
  1668. mutex_lock(&chip->reg_lock);
  1669. err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
  1670. mutex_unlock(&chip->reg_lock);
  1671. if (reg == MII_PHYSID2) {
  1672. /* Some internal PHYS don't have a model number. Use
  1673. * the mv88e6390 family model number instead.
  1674. */
  1675. if (!(val & 0x3f0))
  1676. val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
  1677. }
  1678. return err ? err : val;
  1679. }
  1680. static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  1681. {
  1682. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1683. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1684. int err;
  1685. if (!chip->info->ops->phy_write)
  1686. return -EOPNOTSUPP;
  1687. mutex_lock(&chip->reg_lock);
  1688. err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
  1689. mutex_unlock(&chip->reg_lock);
  1690. return err;
  1691. }
  1692. static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
  1693. struct device_node *np,
  1694. bool external)
  1695. {
  1696. static int index;
  1697. struct mv88e6xxx_mdio_bus *mdio_bus;
  1698. struct mii_bus *bus;
  1699. int err;
  1700. bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
  1701. if (!bus)
  1702. return -ENOMEM;
  1703. mdio_bus = bus->priv;
  1704. mdio_bus->bus = bus;
  1705. mdio_bus->chip = chip;
  1706. INIT_LIST_HEAD(&mdio_bus->list);
  1707. mdio_bus->external = external;
  1708. if (np) {
  1709. bus->name = np->full_name;
  1710. snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
  1711. } else {
  1712. bus->name = "mv88e6xxx SMI";
  1713. snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
  1714. }
  1715. bus->read = mv88e6xxx_mdio_read;
  1716. bus->write = mv88e6xxx_mdio_write;
  1717. bus->parent = chip->dev;
  1718. if (np)
  1719. err = of_mdiobus_register(bus, np);
  1720. else
  1721. err = mdiobus_register(bus);
  1722. if (err) {
  1723. dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
  1724. return err;
  1725. }
  1726. if (external)
  1727. list_add_tail(&mdio_bus->list, &chip->mdios);
  1728. else
  1729. list_add(&mdio_bus->list, &chip->mdios);
  1730. return 0;
  1731. }
  1732. static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
  1733. { .compatible = "marvell,mv88e6xxx-mdio-external",
  1734. .data = (void *)true },
  1735. { },
  1736. };
  1737. static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
  1738. struct device_node *np)
  1739. {
  1740. const struct of_device_id *match;
  1741. struct device_node *child;
  1742. int err;
  1743. /* Always register one mdio bus for the internal/default mdio
  1744. * bus. This maybe represented in the device tree, but is
  1745. * optional.
  1746. */
  1747. child = of_get_child_by_name(np, "mdio");
  1748. err = mv88e6xxx_mdio_register(chip, child, false);
  1749. if (err)
  1750. return err;
  1751. /* Walk the device tree, and see if there are any other nodes
  1752. * which say they are compatible with the external mdio
  1753. * bus.
  1754. */
  1755. for_each_available_child_of_node(np, child) {
  1756. match = of_match_node(mv88e6xxx_mdio_external_match, child);
  1757. if (match) {
  1758. err = mv88e6xxx_mdio_register(chip, child, true);
  1759. if (err)
  1760. return err;
  1761. }
  1762. }
  1763. return 0;
  1764. }
  1765. static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
  1766. {
  1767. struct mv88e6xxx_mdio_bus *mdio_bus;
  1768. struct mii_bus *bus;
  1769. list_for_each_entry(mdio_bus, &chip->mdios, list) {
  1770. bus = mdio_bus->bus;
  1771. mdiobus_unregister(bus);
  1772. }
  1773. }
  1774. static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
  1775. {
  1776. struct mv88e6xxx_chip *chip = ds->priv;
  1777. return chip->eeprom_len;
  1778. }
  1779. static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
  1780. struct ethtool_eeprom *eeprom, u8 *data)
  1781. {
  1782. struct mv88e6xxx_chip *chip = ds->priv;
  1783. int err;
  1784. if (!chip->info->ops->get_eeprom)
  1785. return -EOPNOTSUPP;
  1786. mutex_lock(&chip->reg_lock);
  1787. err = chip->info->ops->get_eeprom(chip, eeprom, data);
  1788. mutex_unlock(&chip->reg_lock);
  1789. if (err)
  1790. return err;
  1791. eeprom->magic = 0xc3ec4951;
  1792. return 0;
  1793. }
  1794. static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
  1795. struct ethtool_eeprom *eeprom, u8 *data)
  1796. {
  1797. struct mv88e6xxx_chip *chip = ds->priv;
  1798. int err;
  1799. if (!chip->info->ops->set_eeprom)
  1800. return -EOPNOTSUPP;
  1801. if (eeprom->magic != 0xc3ec4951)
  1802. return -EINVAL;
  1803. mutex_lock(&chip->reg_lock);
  1804. err = chip->info->ops->set_eeprom(chip, eeprom, data);
  1805. mutex_unlock(&chip->reg_lock);
  1806. return err;
  1807. }
  1808. static const struct mv88e6xxx_ops mv88e6085_ops = {
  1809. /* MV88E6XXX_FAMILY_6097 */
  1810. .irl_init_all = mv88e6352_g2_irl_init_all,
  1811. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  1812. .phy_read = mv88e6185_phy_ppu_read,
  1813. .phy_write = mv88e6185_phy_ppu_write,
  1814. .port_set_link = mv88e6xxx_port_set_link,
  1815. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1816. .port_set_speed = mv88e6185_port_set_speed,
  1817. .port_tag_remap = mv88e6095_port_tag_remap,
  1818. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1819. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1820. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1821. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1822. .port_pause_limit = mv88e6097_port_pause_limit,
  1823. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1824. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1825. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1826. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1827. .stats_get_strings = mv88e6095_stats_get_strings,
  1828. .stats_get_stats = mv88e6095_stats_get_stats,
  1829. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1830. .set_egress_port = mv88e6095_g1_set_egress_port,
  1831. .watchdog_ops = &mv88e6097_watchdog_ops,
  1832. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  1833. .pot_clear = mv88e6xxx_g2_pot_clear,
  1834. .ppu_enable = mv88e6185_g1_ppu_enable,
  1835. .ppu_disable = mv88e6185_g1_ppu_disable,
  1836. .reset = mv88e6185_g1_reset,
  1837. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1838. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1839. };
  1840. static const struct mv88e6xxx_ops mv88e6095_ops = {
  1841. /* MV88E6XXX_FAMILY_6095 */
  1842. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  1843. .phy_read = mv88e6185_phy_ppu_read,
  1844. .phy_write = mv88e6185_phy_ppu_write,
  1845. .port_set_link = mv88e6xxx_port_set_link,
  1846. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1847. .port_set_speed = mv88e6185_port_set_speed,
  1848. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  1849. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  1850. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  1851. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1852. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1853. .stats_get_strings = mv88e6095_stats_get_strings,
  1854. .stats_get_stats = mv88e6095_stats_get_stats,
  1855. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  1856. .ppu_enable = mv88e6185_g1_ppu_enable,
  1857. .ppu_disable = mv88e6185_g1_ppu_disable,
  1858. .reset = mv88e6185_g1_reset,
  1859. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  1860. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  1861. };
  1862. static const struct mv88e6xxx_ops mv88e6097_ops = {
  1863. /* MV88E6XXX_FAMILY_6097 */
  1864. .irl_init_all = mv88e6352_g2_irl_init_all,
  1865. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1866. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1867. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1868. .port_set_link = mv88e6xxx_port_set_link,
  1869. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1870. .port_set_speed = mv88e6185_port_set_speed,
  1871. .port_tag_remap = mv88e6095_port_tag_remap,
  1872. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1873. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1874. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1875. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1876. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  1877. .port_pause_limit = mv88e6097_port_pause_limit,
  1878. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1879. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1880. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1881. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1882. .stats_get_strings = mv88e6095_stats_get_strings,
  1883. .stats_get_stats = mv88e6095_stats_get_stats,
  1884. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1885. .set_egress_port = mv88e6095_g1_set_egress_port,
  1886. .watchdog_ops = &mv88e6097_watchdog_ops,
  1887. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  1888. .pot_clear = mv88e6xxx_g2_pot_clear,
  1889. .reset = mv88e6352_g1_reset,
  1890. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1891. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1892. };
  1893. static const struct mv88e6xxx_ops mv88e6123_ops = {
  1894. /* MV88E6XXX_FAMILY_6165 */
  1895. .irl_init_all = mv88e6352_g2_irl_init_all,
  1896. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1897. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1898. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1899. .port_set_link = mv88e6xxx_port_set_link,
  1900. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1901. .port_set_speed = mv88e6185_port_set_speed,
  1902. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  1903. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1904. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1905. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1906. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  1907. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1908. .stats_get_strings = mv88e6095_stats_get_strings,
  1909. .stats_get_stats = mv88e6095_stats_get_stats,
  1910. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1911. .set_egress_port = mv88e6095_g1_set_egress_port,
  1912. .watchdog_ops = &mv88e6097_watchdog_ops,
  1913. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  1914. .pot_clear = mv88e6xxx_g2_pot_clear,
  1915. .reset = mv88e6352_g1_reset,
  1916. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1917. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1918. };
  1919. static const struct mv88e6xxx_ops mv88e6131_ops = {
  1920. /* MV88E6XXX_FAMILY_6185 */
  1921. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  1922. .phy_read = mv88e6185_phy_ppu_read,
  1923. .phy_write = mv88e6185_phy_ppu_write,
  1924. .port_set_link = mv88e6xxx_port_set_link,
  1925. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1926. .port_set_speed = mv88e6185_port_set_speed,
  1927. .port_tag_remap = mv88e6095_port_tag_remap,
  1928. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1929. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  1930. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1931. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  1932. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1933. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1934. .port_pause_limit = mv88e6097_port_pause_limit,
  1935. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1936. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1937. .stats_get_strings = mv88e6095_stats_get_strings,
  1938. .stats_get_stats = mv88e6095_stats_get_stats,
  1939. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1940. .set_egress_port = mv88e6095_g1_set_egress_port,
  1941. .watchdog_ops = &mv88e6097_watchdog_ops,
  1942. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  1943. .ppu_enable = mv88e6185_g1_ppu_enable,
  1944. .ppu_disable = mv88e6185_g1_ppu_disable,
  1945. .reset = mv88e6185_g1_reset,
  1946. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  1947. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  1948. };
  1949. static const struct mv88e6xxx_ops mv88e6141_ops = {
  1950. /* MV88E6XXX_FAMILY_6341 */
  1951. .irl_init_all = mv88e6352_g2_irl_init_all,
  1952. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  1953. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  1954. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1955. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1956. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1957. .port_set_link = mv88e6xxx_port_set_link,
  1958. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1959. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  1960. .port_set_speed = mv88e6390_port_set_speed,
  1961. .port_tag_remap = mv88e6095_port_tag_remap,
  1962. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1963. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1964. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1965. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1966. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1967. .port_pause_limit = mv88e6097_port_pause_limit,
  1968. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1969. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1970. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  1971. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  1972. .stats_get_strings = mv88e6320_stats_get_strings,
  1973. .stats_get_stats = mv88e6390_stats_get_stats,
  1974. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  1975. .set_egress_port = mv88e6390_g1_set_egress_port,
  1976. .watchdog_ops = &mv88e6390_watchdog_ops,
  1977. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  1978. .pot_clear = mv88e6xxx_g2_pot_clear,
  1979. .reset = mv88e6352_g1_reset,
  1980. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1981. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1982. };
  1983. static const struct mv88e6xxx_ops mv88e6161_ops = {
  1984. /* MV88E6XXX_FAMILY_6165 */
  1985. .irl_init_all = mv88e6352_g2_irl_init_all,
  1986. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1987. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1988. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1989. .port_set_link = mv88e6xxx_port_set_link,
  1990. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1991. .port_set_speed = mv88e6185_port_set_speed,
  1992. .port_tag_remap = mv88e6095_port_tag_remap,
  1993. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1994. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1995. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1996. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1997. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1998. .port_pause_limit = mv88e6097_port_pause_limit,
  1999. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2000. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2001. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2002. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2003. .stats_get_strings = mv88e6095_stats_get_strings,
  2004. .stats_get_stats = mv88e6095_stats_get_stats,
  2005. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2006. .set_egress_port = mv88e6095_g1_set_egress_port,
  2007. .watchdog_ops = &mv88e6097_watchdog_ops,
  2008. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2009. .pot_clear = mv88e6xxx_g2_pot_clear,
  2010. .reset = mv88e6352_g1_reset,
  2011. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2012. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2013. };
  2014. static const struct mv88e6xxx_ops mv88e6165_ops = {
  2015. /* MV88E6XXX_FAMILY_6165 */
  2016. .irl_init_all = mv88e6352_g2_irl_init_all,
  2017. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2018. .phy_read = mv88e6165_phy_read,
  2019. .phy_write = mv88e6165_phy_write,
  2020. .port_set_link = mv88e6xxx_port_set_link,
  2021. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2022. .port_set_speed = mv88e6185_port_set_speed,
  2023. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2024. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2025. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2026. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2027. .stats_get_strings = mv88e6095_stats_get_strings,
  2028. .stats_get_stats = mv88e6095_stats_get_stats,
  2029. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2030. .set_egress_port = mv88e6095_g1_set_egress_port,
  2031. .watchdog_ops = &mv88e6097_watchdog_ops,
  2032. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2033. .pot_clear = mv88e6xxx_g2_pot_clear,
  2034. .reset = mv88e6352_g1_reset,
  2035. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2036. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2037. };
  2038. static const struct mv88e6xxx_ops mv88e6171_ops = {
  2039. /* MV88E6XXX_FAMILY_6351 */
  2040. .irl_init_all = mv88e6352_g2_irl_init_all,
  2041. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2042. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2043. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2044. .port_set_link = mv88e6xxx_port_set_link,
  2045. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2046. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2047. .port_set_speed = mv88e6185_port_set_speed,
  2048. .port_tag_remap = mv88e6095_port_tag_remap,
  2049. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2050. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2051. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2052. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2053. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2054. .port_pause_limit = mv88e6097_port_pause_limit,
  2055. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2056. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2057. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2058. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2059. .stats_get_strings = mv88e6095_stats_get_strings,
  2060. .stats_get_stats = mv88e6095_stats_get_stats,
  2061. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2062. .set_egress_port = mv88e6095_g1_set_egress_port,
  2063. .watchdog_ops = &mv88e6097_watchdog_ops,
  2064. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2065. .pot_clear = mv88e6xxx_g2_pot_clear,
  2066. .reset = mv88e6352_g1_reset,
  2067. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2068. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2069. };
  2070. static const struct mv88e6xxx_ops mv88e6172_ops = {
  2071. /* MV88E6XXX_FAMILY_6352 */
  2072. .irl_init_all = mv88e6352_g2_irl_init_all,
  2073. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2074. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2075. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2076. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2077. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2078. .port_set_link = mv88e6xxx_port_set_link,
  2079. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2080. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2081. .port_set_speed = mv88e6352_port_set_speed,
  2082. .port_tag_remap = mv88e6095_port_tag_remap,
  2083. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2084. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2085. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2086. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2087. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2088. .port_pause_limit = mv88e6097_port_pause_limit,
  2089. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2090. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2091. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2092. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2093. .stats_get_strings = mv88e6095_stats_get_strings,
  2094. .stats_get_stats = mv88e6095_stats_get_stats,
  2095. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2096. .set_egress_port = mv88e6095_g1_set_egress_port,
  2097. .watchdog_ops = &mv88e6097_watchdog_ops,
  2098. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2099. .pot_clear = mv88e6xxx_g2_pot_clear,
  2100. .reset = mv88e6352_g1_reset,
  2101. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2102. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2103. .serdes_power = mv88e6352_serdes_power,
  2104. };
  2105. static const struct mv88e6xxx_ops mv88e6175_ops = {
  2106. /* MV88E6XXX_FAMILY_6351 */
  2107. .irl_init_all = mv88e6352_g2_irl_init_all,
  2108. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2109. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2110. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2111. .port_set_link = mv88e6xxx_port_set_link,
  2112. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2113. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2114. .port_set_speed = mv88e6185_port_set_speed,
  2115. .port_tag_remap = mv88e6095_port_tag_remap,
  2116. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2117. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2118. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2119. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2120. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2121. .port_pause_limit = mv88e6097_port_pause_limit,
  2122. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2123. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2124. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2125. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2126. .stats_get_strings = mv88e6095_stats_get_strings,
  2127. .stats_get_stats = mv88e6095_stats_get_stats,
  2128. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2129. .set_egress_port = mv88e6095_g1_set_egress_port,
  2130. .watchdog_ops = &mv88e6097_watchdog_ops,
  2131. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2132. .pot_clear = mv88e6xxx_g2_pot_clear,
  2133. .reset = mv88e6352_g1_reset,
  2134. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2135. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2136. };
  2137. static const struct mv88e6xxx_ops mv88e6176_ops = {
  2138. /* MV88E6XXX_FAMILY_6352 */
  2139. .irl_init_all = mv88e6352_g2_irl_init_all,
  2140. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2141. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2142. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2143. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2144. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2145. .port_set_link = mv88e6xxx_port_set_link,
  2146. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2147. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2148. .port_set_speed = mv88e6352_port_set_speed,
  2149. .port_tag_remap = mv88e6095_port_tag_remap,
  2150. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2151. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2152. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2153. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2154. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2155. .port_pause_limit = mv88e6097_port_pause_limit,
  2156. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2157. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2158. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2159. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2160. .stats_get_strings = mv88e6095_stats_get_strings,
  2161. .stats_get_stats = mv88e6095_stats_get_stats,
  2162. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2163. .set_egress_port = mv88e6095_g1_set_egress_port,
  2164. .watchdog_ops = &mv88e6097_watchdog_ops,
  2165. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2166. .pot_clear = mv88e6xxx_g2_pot_clear,
  2167. .reset = mv88e6352_g1_reset,
  2168. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2169. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2170. .serdes_power = mv88e6352_serdes_power,
  2171. };
  2172. static const struct mv88e6xxx_ops mv88e6185_ops = {
  2173. /* MV88E6XXX_FAMILY_6185 */
  2174. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2175. .phy_read = mv88e6185_phy_ppu_read,
  2176. .phy_write = mv88e6185_phy_ppu_write,
  2177. .port_set_link = mv88e6xxx_port_set_link,
  2178. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2179. .port_set_speed = mv88e6185_port_set_speed,
  2180. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2181. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2182. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2183. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2184. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2185. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2186. .stats_get_strings = mv88e6095_stats_get_strings,
  2187. .stats_get_stats = mv88e6095_stats_get_stats,
  2188. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2189. .set_egress_port = mv88e6095_g1_set_egress_port,
  2190. .watchdog_ops = &mv88e6097_watchdog_ops,
  2191. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2192. .ppu_enable = mv88e6185_g1_ppu_enable,
  2193. .ppu_disable = mv88e6185_g1_ppu_disable,
  2194. .reset = mv88e6185_g1_reset,
  2195. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2196. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2197. };
  2198. static const struct mv88e6xxx_ops mv88e6190_ops = {
  2199. /* MV88E6XXX_FAMILY_6390 */
  2200. .irl_init_all = mv88e6390_g2_irl_init_all,
  2201. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2202. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2203. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2204. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2205. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2206. .port_set_link = mv88e6xxx_port_set_link,
  2207. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2208. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2209. .port_set_speed = mv88e6390_port_set_speed,
  2210. .port_tag_remap = mv88e6390_port_tag_remap,
  2211. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2212. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2213. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2214. .port_pause_limit = mv88e6390_port_pause_limit,
  2215. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2216. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2217. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2218. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2219. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2220. .stats_get_strings = mv88e6320_stats_get_strings,
  2221. .stats_get_stats = mv88e6390_stats_get_stats,
  2222. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2223. .set_egress_port = mv88e6390_g1_set_egress_port,
  2224. .watchdog_ops = &mv88e6390_watchdog_ops,
  2225. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2226. .pot_clear = mv88e6xxx_g2_pot_clear,
  2227. .reset = mv88e6352_g1_reset,
  2228. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2229. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2230. .serdes_power = mv88e6390_serdes_power,
  2231. };
  2232. static const struct mv88e6xxx_ops mv88e6190x_ops = {
  2233. /* MV88E6XXX_FAMILY_6390 */
  2234. .irl_init_all = mv88e6390_g2_irl_init_all,
  2235. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2236. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2237. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2238. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2239. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2240. .port_set_link = mv88e6xxx_port_set_link,
  2241. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2242. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2243. .port_set_speed = mv88e6390x_port_set_speed,
  2244. .port_tag_remap = mv88e6390_port_tag_remap,
  2245. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2246. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2247. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2248. .port_pause_limit = mv88e6390_port_pause_limit,
  2249. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2250. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2251. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2252. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2253. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2254. .stats_get_strings = mv88e6320_stats_get_strings,
  2255. .stats_get_stats = mv88e6390_stats_get_stats,
  2256. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2257. .set_egress_port = mv88e6390_g1_set_egress_port,
  2258. .watchdog_ops = &mv88e6390_watchdog_ops,
  2259. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2260. .pot_clear = mv88e6xxx_g2_pot_clear,
  2261. .reset = mv88e6352_g1_reset,
  2262. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2263. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2264. .serdes_power = mv88e6390_serdes_power,
  2265. };
  2266. static const struct mv88e6xxx_ops mv88e6191_ops = {
  2267. /* MV88E6XXX_FAMILY_6390 */
  2268. .irl_init_all = mv88e6390_g2_irl_init_all,
  2269. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2270. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2271. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2272. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2273. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2274. .port_set_link = mv88e6xxx_port_set_link,
  2275. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2276. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2277. .port_set_speed = mv88e6390_port_set_speed,
  2278. .port_tag_remap = mv88e6390_port_tag_remap,
  2279. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2280. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2281. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2282. .port_pause_limit = mv88e6390_port_pause_limit,
  2283. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2284. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2285. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2286. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2287. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2288. .stats_get_strings = mv88e6320_stats_get_strings,
  2289. .stats_get_stats = mv88e6390_stats_get_stats,
  2290. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2291. .set_egress_port = mv88e6390_g1_set_egress_port,
  2292. .watchdog_ops = &mv88e6390_watchdog_ops,
  2293. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2294. .pot_clear = mv88e6xxx_g2_pot_clear,
  2295. .reset = mv88e6352_g1_reset,
  2296. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2297. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2298. .serdes_power = mv88e6390_serdes_power,
  2299. };
  2300. static const struct mv88e6xxx_ops mv88e6240_ops = {
  2301. /* MV88E6XXX_FAMILY_6352 */
  2302. .irl_init_all = mv88e6352_g2_irl_init_all,
  2303. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2304. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2305. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2306. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2307. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2308. .port_set_link = mv88e6xxx_port_set_link,
  2309. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2310. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2311. .port_set_speed = mv88e6352_port_set_speed,
  2312. .port_tag_remap = mv88e6095_port_tag_remap,
  2313. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2314. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2315. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2316. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2317. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2318. .port_pause_limit = mv88e6097_port_pause_limit,
  2319. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2320. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2321. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2322. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2323. .stats_get_strings = mv88e6095_stats_get_strings,
  2324. .stats_get_stats = mv88e6095_stats_get_stats,
  2325. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2326. .set_egress_port = mv88e6095_g1_set_egress_port,
  2327. .watchdog_ops = &mv88e6097_watchdog_ops,
  2328. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2329. .pot_clear = mv88e6xxx_g2_pot_clear,
  2330. .reset = mv88e6352_g1_reset,
  2331. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2332. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2333. .serdes_power = mv88e6352_serdes_power,
  2334. };
  2335. static const struct mv88e6xxx_ops mv88e6290_ops = {
  2336. /* MV88E6XXX_FAMILY_6390 */
  2337. .irl_init_all = mv88e6390_g2_irl_init_all,
  2338. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2339. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2340. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2341. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2342. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2343. .port_set_link = mv88e6xxx_port_set_link,
  2344. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2345. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2346. .port_set_speed = mv88e6390_port_set_speed,
  2347. .port_tag_remap = mv88e6390_port_tag_remap,
  2348. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2349. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2350. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2351. .port_pause_limit = mv88e6390_port_pause_limit,
  2352. .port_set_cmode = mv88e6390x_port_set_cmode,
  2353. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2354. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2355. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2356. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2357. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2358. .stats_get_strings = mv88e6320_stats_get_strings,
  2359. .stats_get_stats = mv88e6390_stats_get_stats,
  2360. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2361. .set_egress_port = mv88e6390_g1_set_egress_port,
  2362. .watchdog_ops = &mv88e6390_watchdog_ops,
  2363. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2364. .pot_clear = mv88e6xxx_g2_pot_clear,
  2365. .reset = mv88e6352_g1_reset,
  2366. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2367. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2368. .serdes_power = mv88e6390_serdes_power,
  2369. };
  2370. static const struct mv88e6xxx_ops mv88e6320_ops = {
  2371. /* MV88E6XXX_FAMILY_6320 */
  2372. .irl_init_all = mv88e6352_g2_irl_init_all,
  2373. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2374. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2375. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2376. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2377. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2378. .port_set_link = mv88e6xxx_port_set_link,
  2379. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2380. .port_set_speed = mv88e6185_port_set_speed,
  2381. .port_tag_remap = mv88e6095_port_tag_remap,
  2382. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2383. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2384. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2385. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2386. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2387. .port_pause_limit = mv88e6097_port_pause_limit,
  2388. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2389. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2390. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2391. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2392. .stats_get_strings = mv88e6320_stats_get_strings,
  2393. .stats_get_stats = mv88e6320_stats_get_stats,
  2394. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2395. .set_egress_port = mv88e6095_g1_set_egress_port,
  2396. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2397. .pot_clear = mv88e6xxx_g2_pot_clear,
  2398. .reset = mv88e6352_g1_reset,
  2399. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2400. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2401. };
  2402. static const struct mv88e6xxx_ops mv88e6321_ops = {
  2403. /* MV88E6XXX_FAMILY_6320 */
  2404. .irl_init_all = mv88e6352_g2_irl_init_all,
  2405. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2406. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2407. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2408. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2409. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2410. .port_set_link = mv88e6xxx_port_set_link,
  2411. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2412. .port_set_speed = mv88e6185_port_set_speed,
  2413. .port_tag_remap = mv88e6095_port_tag_remap,
  2414. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2415. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2416. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2417. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2418. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2419. .port_pause_limit = mv88e6097_port_pause_limit,
  2420. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2421. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2422. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2423. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2424. .stats_get_strings = mv88e6320_stats_get_strings,
  2425. .stats_get_stats = mv88e6320_stats_get_stats,
  2426. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2427. .set_egress_port = mv88e6095_g1_set_egress_port,
  2428. .reset = mv88e6352_g1_reset,
  2429. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2430. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2431. };
  2432. static const struct mv88e6xxx_ops mv88e6341_ops = {
  2433. /* MV88E6XXX_FAMILY_6341 */
  2434. .irl_init_all = mv88e6352_g2_irl_init_all,
  2435. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2436. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2437. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2438. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2439. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2440. .port_set_link = mv88e6xxx_port_set_link,
  2441. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2442. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2443. .port_set_speed = mv88e6390_port_set_speed,
  2444. .port_tag_remap = mv88e6095_port_tag_remap,
  2445. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2446. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2447. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2448. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2449. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2450. .port_pause_limit = mv88e6097_port_pause_limit,
  2451. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2452. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2453. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2454. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2455. .stats_get_strings = mv88e6320_stats_get_strings,
  2456. .stats_get_stats = mv88e6390_stats_get_stats,
  2457. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2458. .set_egress_port = mv88e6390_g1_set_egress_port,
  2459. .watchdog_ops = &mv88e6390_watchdog_ops,
  2460. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2461. .pot_clear = mv88e6xxx_g2_pot_clear,
  2462. .reset = mv88e6352_g1_reset,
  2463. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2464. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2465. };
  2466. static const struct mv88e6xxx_ops mv88e6350_ops = {
  2467. /* MV88E6XXX_FAMILY_6351 */
  2468. .irl_init_all = mv88e6352_g2_irl_init_all,
  2469. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2470. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2471. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2472. .port_set_link = mv88e6xxx_port_set_link,
  2473. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2474. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2475. .port_set_speed = mv88e6185_port_set_speed,
  2476. .port_tag_remap = mv88e6095_port_tag_remap,
  2477. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2478. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2479. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2480. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2481. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2482. .port_pause_limit = mv88e6097_port_pause_limit,
  2483. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2484. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2485. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2486. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2487. .stats_get_strings = mv88e6095_stats_get_strings,
  2488. .stats_get_stats = mv88e6095_stats_get_stats,
  2489. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2490. .set_egress_port = mv88e6095_g1_set_egress_port,
  2491. .watchdog_ops = &mv88e6097_watchdog_ops,
  2492. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2493. .pot_clear = mv88e6xxx_g2_pot_clear,
  2494. .reset = mv88e6352_g1_reset,
  2495. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2496. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2497. };
  2498. static const struct mv88e6xxx_ops mv88e6351_ops = {
  2499. /* MV88E6XXX_FAMILY_6351 */
  2500. .irl_init_all = mv88e6352_g2_irl_init_all,
  2501. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2502. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2503. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2504. .port_set_link = mv88e6xxx_port_set_link,
  2505. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2506. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2507. .port_set_speed = mv88e6185_port_set_speed,
  2508. .port_tag_remap = mv88e6095_port_tag_remap,
  2509. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2510. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2511. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2512. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2513. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2514. .port_pause_limit = mv88e6097_port_pause_limit,
  2515. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2516. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2517. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2518. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2519. .stats_get_strings = mv88e6095_stats_get_strings,
  2520. .stats_get_stats = mv88e6095_stats_get_stats,
  2521. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2522. .set_egress_port = mv88e6095_g1_set_egress_port,
  2523. .watchdog_ops = &mv88e6097_watchdog_ops,
  2524. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2525. .pot_clear = mv88e6xxx_g2_pot_clear,
  2526. .reset = mv88e6352_g1_reset,
  2527. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2528. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2529. };
  2530. static const struct mv88e6xxx_ops mv88e6352_ops = {
  2531. /* MV88E6XXX_FAMILY_6352 */
  2532. .irl_init_all = mv88e6352_g2_irl_init_all,
  2533. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2534. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2535. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2536. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2537. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2538. .port_set_link = mv88e6xxx_port_set_link,
  2539. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2540. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2541. .port_set_speed = mv88e6352_port_set_speed,
  2542. .port_tag_remap = mv88e6095_port_tag_remap,
  2543. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2544. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2545. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2546. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2547. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2548. .port_pause_limit = mv88e6097_port_pause_limit,
  2549. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2550. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2551. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2552. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2553. .stats_get_strings = mv88e6095_stats_get_strings,
  2554. .stats_get_stats = mv88e6095_stats_get_stats,
  2555. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2556. .set_egress_port = mv88e6095_g1_set_egress_port,
  2557. .watchdog_ops = &mv88e6097_watchdog_ops,
  2558. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2559. .pot_clear = mv88e6xxx_g2_pot_clear,
  2560. .reset = mv88e6352_g1_reset,
  2561. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2562. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2563. .serdes_power = mv88e6352_serdes_power,
  2564. };
  2565. static const struct mv88e6xxx_ops mv88e6390_ops = {
  2566. /* MV88E6XXX_FAMILY_6390 */
  2567. .irl_init_all = mv88e6390_g2_irl_init_all,
  2568. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2569. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2570. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2571. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2572. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2573. .port_set_link = mv88e6xxx_port_set_link,
  2574. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2575. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2576. .port_set_speed = mv88e6390_port_set_speed,
  2577. .port_tag_remap = mv88e6390_port_tag_remap,
  2578. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2579. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2580. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2581. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2582. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2583. .port_pause_limit = mv88e6390_port_pause_limit,
  2584. .port_set_cmode = mv88e6390x_port_set_cmode,
  2585. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2586. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2587. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2588. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2589. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2590. .stats_get_strings = mv88e6320_stats_get_strings,
  2591. .stats_get_stats = mv88e6390_stats_get_stats,
  2592. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2593. .set_egress_port = mv88e6390_g1_set_egress_port,
  2594. .watchdog_ops = &mv88e6390_watchdog_ops,
  2595. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2596. .pot_clear = mv88e6xxx_g2_pot_clear,
  2597. .reset = mv88e6352_g1_reset,
  2598. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2599. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2600. .serdes_power = mv88e6390_serdes_power,
  2601. };
  2602. static const struct mv88e6xxx_ops mv88e6390x_ops = {
  2603. /* MV88E6XXX_FAMILY_6390 */
  2604. .irl_init_all = mv88e6390_g2_irl_init_all,
  2605. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2606. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2607. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2608. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2609. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2610. .port_set_link = mv88e6xxx_port_set_link,
  2611. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2612. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2613. .port_set_speed = mv88e6390x_port_set_speed,
  2614. .port_tag_remap = mv88e6390_port_tag_remap,
  2615. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2616. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2617. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2618. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2619. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2620. .port_pause_limit = mv88e6390_port_pause_limit,
  2621. .port_set_cmode = mv88e6390x_port_set_cmode,
  2622. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2623. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2624. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2625. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2626. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2627. .stats_get_strings = mv88e6320_stats_get_strings,
  2628. .stats_get_stats = mv88e6390_stats_get_stats,
  2629. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2630. .set_egress_port = mv88e6390_g1_set_egress_port,
  2631. .watchdog_ops = &mv88e6390_watchdog_ops,
  2632. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2633. .pot_clear = mv88e6xxx_g2_pot_clear,
  2634. .reset = mv88e6352_g1_reset,
  2635. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2636. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2637. .serdes_power = mv88e6390_serdes_power,
  2638. };
  2639. static const struct mv88e6xxx_info mv88e6xxx_table[] = {
  2640. [MV88E6085] = {
  2641. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
  2642. .family = MV88E6XXX_FAMILY_6097,
  2643. .name = "Marvell 88E6085",
  2644. .num_databases = 4096,
  2645. .num_ports = 10,
  2646. .max_vid = 4095,
  2647. .port_base_addr = 0x10,
  2648. .global1_addr = 0x1b,
  2649. .global2_addr = 0x1c,
  2650. .age_time_coeff = 15000,
  2651. .g1_irqs = 8,
  2652. .g2_irqs = 10,
  2653. .atu_move_port_mask = 0xf,
  2654. .pvt = true,
  2655. .multi_chip = true,
  2656. .tag_protocol = DSA_TAG_PROTO_DSA,
  2657. .ops = &mv88e6085_ops,
  2658. },
  2659. [MV88E6095] = {
  2660. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
  2661. .family = MV88E6XXX_FAMILY_6095,
  2662. .name = "Marvell 88E6095/88E6095F",
  2663. .num_databases = 256,
  2664. .num_ports = 11,
  2665. .max_vid = 4095,
  2666. .port_base_addr = 0x10,
  2667. .global1_addr = 0x1b,
  2668. .global2_addr = 0x1c,
  2669. .age_time_coeff = 15000,
  2670. .g1_irqs = 8,
  2671. .atu_move_port_mask = 0xf,
  2672. .multi_chip = true,
  2673. .tag_protocol = DSA_TAG_PROTO_DSA,
  2674. .ops = &mv88e6095_ops,
  2675. },
  2676. [MV88E6097] = {
  2677. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
  2678. .family = MV88E6XXX_FAMILY_6097,
  2679. .name = "Marvell 88E6097/88E6097F",
  2680. .num_databases = 4096,
  2681. .num_ports = 11,
  2682. .max_vid = 4095,
  2683. .port_base_addr = 0x10,
  2684. .global1_addr = 0x1b,
  2685. .global2_addr = 0x1c,
  2686. .age_time_coeff = 15000,
  2687. .g1_irqs = 8,
  2688. .g2_irqs = 10,
  2689. .atu_move_port_mask = 0xf,
  2690. .pvt = true,
  2691. .multi_chip = true,
  2692. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2693. .ops = &mv88e6097_ops,
  2694. },
  2695. [MV88E6123] = {
  2696. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
  2697. .family = MV88E6XXX_FAMILY_6165,
  2698. .name = "Marvell 88E6123",
  2699. .num_databases = 4096,
  2700. .num_ports = 3,
  2701. .max_vid = 4095,
  2702. .port_base_addr = 0x10,
  2703. .global1_addr = 0x1b,
  2704. .global2_addr = 0x1c,
  2705. .age_time_coeff = 15000,
  2706. .g1_irqs = 9,
  2707. .g2_irqs = 10,
  2708. .atu_move_port_mask = 0xf,
  2709. .pvt = true,
  2710. .multi_chip = true,
  2711. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2712. .ops = &mv88e6123_ops,
  2713. },
  2714. [MV88E6131] = {
  2715. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
  2716. .family = MV88E6XXX_FAMILY_6185,
  2717. .name = "Marvell 88E6131",
  2718. .num_databases = 256,
  2719. .num_ports = 8,
  2720. .max_vid = 4095,
  2721. .port_base_addr = 0x10,
  2722. .global1_addr = 0x1b,
  2723. .global2_addr = 0x1c,
  2724. .age_time_coeff = 15000,
  2725. .g1_irqs = 9,
  2726. .atu_move_port_mask = 0xf,
  2727. .multi_chip = true,
  2728. .tag_protocol = DSA_TAG_PROTO_DSA,
  2729. .ops = &mv88e6131_ops,
  2730. },
  2731. [MV88E6141] = {
  2732. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
  2733. .family = MV88E6XXX_FAMILY_6341,
  2734. .name = "Marvell 88E6341",
  2735. .num_databases = 4096,
  2736. .num_ports = 6,
  2737. .max_vid = 4095,
  2738. .port_base_addr = 0x10,
  2739. .global1_addr = 0x1b,
  2740. .global2_addr = 0x1c,
  2741. .age_time_coeff = 3750,
  2742. .atu_move_port_mask = 0x1f,
  2743. .g2_irqs = 10,
  2744. .pvt = true,
  2745. .multi_chip = true,
  2746. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2747. .ops = &mv88e6141_ops,
  2748. },
  2749. [MV88E6161] = {
  2750. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
  2751. .family = MV88E6XXX_FAMILY_6165,
  2752. .name = "Marvell 88E6161",
  2753. .num_databases = 4096,
  2754. .num_ports = 6,
  2755. .max_vid = 4095,
  2756. .port_base_addr = 0x10,
  2757. .global1_addr = 0x1b,
  2758. .global2_addr = 0x1c,
  2759. .age_time_coeff = 15000,
  2760. .g1_irqs = 9,
  2761. .g2_irqs = 10,
  2762. .atu_move_port_mask = 0xf,
  2763. .pvt = true,
  2764. .multi_chip = true,
  2765. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2766. .ops = &mv88e6161_ops,
  2767. },
  2768. [MV88E6165] = {
  2769. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
  2770. .family = MV88E6XXX_FAMILY_6165,
  2771. .name = "Marvell 88E6165",
  2772. .num_databases = 4096,
  2773. .num_ports = 6,
  2774. .max_vid = 4095,
  2775. .port_base_addr = 0x10,
  2776. .global1_addr = 0x1b,
  2777. .global2_addr = 0x1c,
  2778. .age_time_coeff = 15000,
  2779. .g1_irqs = 9,
  2780. .g2_irqs = 10,
  2781. .atu_move_port_mask = 0xf,
  2782. .pvt = true,
  2783. .multi_chip = true,
  2784. .tag_protocol = DSA_TAG_PROTO_DSA,
  2785. .ops = &mv88e6165_ops,
  2786. },
  2787. [MV88E6171] = {
  2788. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
  2789. .family = MV88E6XXX_FAMILY_6351,
  2790. .name = "Marvell 88E6171",
  2791. .num_databases = 4096,
  2792. .num_ports = 7,
  2793. .max_vid = 4095,
  2794. .port_base_addr = 0x10,
  2795. .global1_addr = 0x1b,
  2796. .global2_addr = 0x1c,
  2797. .age_time_coeff = 15000,
  2798. .g1_irqs = 9,
  2799. .g2_irqs = 10,
  2800. .atu_move_port_mask = 0xf,
  2801. .pvt = true,
  2802. .multi_chip = true,
  2803. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2804. .ops = &mv88e6171_ops,
  2805. },
  2806. [MV88E6172] = {
  2807. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
  2808. .family = MV88E6XXX_FAMILY_6352,
  2809. .name = "Marvell 88E6172",
  2810. .num_databases = 4096,
  2811. .num_ports = 7,
  2812. .max_vid = 4095,
  2813. .port_base_addr = 0x10,
  2814. .global1_addr = 0x1b,
  2815. .global2_addr = 0x1c,
  2816. .age_time_coeff = 15000,
  2817. .g1_irqs = 9,
  2818. .g2_irqs = 10,
  2819. .atu_move_port_mask = 0xf,
  2820. .pvt = true,
  2821. .multi_chip = true,
  2822. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2823. .ops = &mv88e6172_ops,
  2824. },
  2825. [MV88E6175] = {
  2826. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
  2827. .family = MV88E6XXX_FAMILY_6351,
  2828. .name = "Marvell 88E6175",
  2829. .num_databases = 4096,
  2830. .num_ports = 7,
  2831. .max_vid = 4095,
  2832. .port_base_addr = 0x10,
  2833. .global1_addr = 0x1b,
  2834. .global2_addr = 0x1c,
  2835. .age_time_coeff = 15000,
  2836. .g1_irqs = 9,
  2837. .g2_irqs = 10,
  2838. .atu_move_port_mask = 0xf,
  2839. .pvt = true,
  2840. .multi_chip = true,
  2841. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2842. .ops = &mv88e6175_ops,
  2843. },
  2844. [MV88E6176] = {
  2845. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
  2846. .family = MV88E6XXX_FAMILY_6352,
  2847. .name = "Marvell 88E6176",
  2848. .num_databases = 4096,
  2849. .num_ports = 7,
  2850. .max_vid = 4095,
  2851. .port_base_addr = 0x10,
  2852. .global1_addr = 0x1b,
  2853. .global2_addr = 0x1c,
  2854. .age_time_coeff = 15000,
  2855. .g1_irqs = 9,
  2856. .g2_irqs = 10,
  2857. .atu_move_port_mask = 0xf,
  2858. .pvt = true,
  2859. .multi_chip = true,
  2860. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2861. .ops = &mv88e6176_ops,
  2862. },
  2863. [MV88E6185] = {
  2864. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
  2865. .family = MV88E6XXX_FAMILY_6185,
  2866. .name = "Marvell 88E6185",
  2867. .num_databases = 256,
  2868. .num_ports = 10,
  2869. .max_vid = 4095,
  2870. .port_base_addr = 0x10,
  2871. .global1_addr = 0x1b,
  2872. .global2_addr = 0x1c,
  2873. .age_time_coeff = 15000,
  2874. .g1_irqs = 8,
  2875. .atu_move_port_mask = 0xf,
  2876. .multi_chip = true,
  2877. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2878. .ops = &mv88e6185_ops,
  2879. },
  2880. [MV88E6190] = {
  2881. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
  2882. .family = MV88E6XXX_FAMILY_6390,
  2883. .name = "Marvell 88E6190",
  2884. .num_databases = 4096,
  2885. .num_ports = 11, /* 10 + Z80 */
  2886. .max_vid = 8191,
  2887. .port_base_addr = 0x0,
  2888. .global1_addr = 0x1b,
  2889. .global2_addr = 0x1c,
  2890. .tag_protocol = DSA_TAG_PROTO_DSA,
  2891. .age_time_coeff = 3750,
  2892. .g1_irqs = 9,
  2893. .g2_irqs = 14,
  2894. .pvt = true,
  2895. .multi_chip = true,
  2896. .atu_move_port_mask = 0x1f,
  2897. .ops = &mv88e6190_ops,
  2898. },
  2899. [MV88E6190X] = {
  2900. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
  2901. .family = MV88E6XXX_FAMILY_6390,
  2902. .name = "Marvell 88E6190X",
  2903. .num_databases = 4096,
  2904. .num_ports = 11, /* 10 + Z80 */
  2905. .max_vid = 8191,
  2906. .port_base_addr = 0x0,
  2907. .global1_addr = 0x1b,
  2908. .global2_addr = 0x1c,
  2909. .age_time_coeff = 3750,
  2910. .g1_irqs = 9,
  2911. .g2_irqs = 14,
  2912. .atu_move_port_mask = 0x1f,
  2913. .pvt = true,
  2914. .multi_chip = true,
  2915. .tag_protocol = DSA_TAG_PROTO_DSA,
  2916. .ops = &mv88e6190x_ops,
  2917. },
  2918. [MV88E6191] = {
  2919. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
  2920. .family = MV88E6XXX_FAMILY_6390,
  2921. .name = "Marvell 88E6191",
  2922. .num_databases = 4096,
  2923. .num_ports = 11, /* 10 + Z80 */
  2924. .max_vid = 8191,
  2925. .port_base_addr = 0x0,
  2926. .global1_addr = 0x1b,
  2927. .global2_addr = 0x1c,
  2928. .age_time_coeff = 3750,
  2929. .g1_irqs = 9,
  2930. .g2_irqs = 14,
  2931. .atu_move_port_mask = 0x1f,
  2932. .pvt = true,
  2933. .multi_chip = true,
  2934. .tag_protocol = DSA_TAG_PROTO_DSA,
  2935. .ops = &mv88e6191_ops,
  2936. },
  2937. [MV88E6240] = {
  2938. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
  2939. .family = MV88E6XXX_FAMILY_6352,
  2940. .name = "Marvell 88E6240",
  2941. .num_databases = 4096,
  2942. .num_ports = 7,
  2943. .max_vid = 4095,
  2944. .port_base_addr = 0x10,
  2945. .global1_addr = 0x1b,
  2946. .global2_addr = 0x1c,
  2947. .age_time_coeff = 15000,
  2948. .g1_irqs = 9,
  2949. .g2_irqs = 10,
  2950. .atu_move_port_mask = 0xf,
  2951. .pvt = true,
  2952. .multi_chip = true,
  2953. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2954. .ops = &mv88e6240_ops,
  2955. },
  2956. [MV88E6290] = {
  2957. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
  2958. .family = MV88E6XXX_FAMILY_6390,
  2959. .name = "Marvell 88E6290",
  2960. .num_databases = 4096,
  2961. .num_ports = 11, /* 10 + Z80 */
  2962. .max_vid = 8191,
  2963. .port_base_addr = 0x0,
  2964. .global1_addr = 0x1b,
  2965. .global2_addr = 0x1c,
  2966. .age_time_coeff = 3750,
  2967. .g1_irqs = 9,
  2968. .g2_irqs = 14,
  2969. .atu_move_port_mask = 0x1f,
  2970. .pvt = true,
  2971. .multi_chip = true,
  2972. .tag_protocol = DSA_TAG_PROTO_DSA,
  2973. .ops = &mv88e6290_ops,
  2974. },
  2975. [MV88E6320] = {
  2976. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
  2977. .family = MV88E6XXX_FAMILY_6320,
  2978. .name = "Marvell 88E6320",
  2979. .num_databases = 4096,
  2980. .num_ports = 7,
  2981. .max_vid = 4095,
  2982. .port_base_addr = 0x10,
  2983. .global1_addr = 0x1b,
  2984. .global2_addr = 0x1c,
  2985. .age_time_coeff = 15000,
  2986. .g1_irqs = 8,
  2987. .atu_move_port_mask = 0xf,
  2988. .pvt = true,
  2989. .multi_chip = true,
  2990. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2991. .ops = &mv88e6320_ops,
  2992. },
  2993. [MV88E6321] = {
  2994. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
  2995. .family = MV88E6XXX_FAMILY_6320,
  2996. .name = "Marvell 88E6321",
  2997. .num_databases = 4096,
  2998. .num_ports = 7,
  2999. .max_vid = 4095,
  3000. .port_base_addr = 0x10,
  3001. .global1_addr = 0x1b,
  3002. .global2_addr = 0x1c,
  3003. .age_time_coeff = 15000,
  3004. .g1_irqs = 8,
  3005. .atu_move_port_mask = 0xf,
  3006. .multi_chip = true,
  3007. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3008. .ops = &mv88e6321_ops,
  3009. },
  3010. [MV88E6341] = {
  3011. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
  3012. .family = MV88E6XXX_FAMILY_6341,
  3013. .name = "Marvell 88E6341",
  3014. .num_databases = 4096,
  3015. .num_ports = 6,
  3016. .max_vid = 4095,
  3017. .port_base_addr = 0x10,
  3018. .global1_addr = 0x1b,
  3019. .global2_addr = 0x1c,
  3020. .age_time_coeff = 3750,
  3021. .atu_move_port_mask = 0x1f,
  3022. .g2_irqs = 10,
  3023. .pvt = true,
  3024. .multi_chip = true,
  3025. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3026. .ops = &mv88e6341_ops,
  3027. },
  3028. [MV88E6350] = {
  3029. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
  3030. .family = MV88E6XXX_FAMILY_6351,
  3031. .name = "Marvell 88E6350",
  3032. .num_databases = 4096,
  3033. .num_ports = 7,
  3034. .max_vid = 4095,
  3035. .port_base_addr = 0x10,
  3036. .global1_addr = 0x1b,
  3037. .global2_addr = 0x1c,
  3038. .age_time_coeff = 15000,
  3039. .g1_irqs = 9,
  3040. .g2_irqs = 10,
  3041. .atu_move_port_mask = 0xf,
  3042. .pvt = true,
  3043. .multi_chip = true,
  3044. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3045. .ops = &mv88e6350_ops,
  3046. },
  3047. [MV88E6351] = {
  3048. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
  3049. .family = MV88E6XXX_FAMILY_6351,
  3050. .name = "Marvell 88E6351",
  3051. .num_databases = 4096,
  3052. .num_ports = 7,
  3053. .max_vid = 4095,
  3054. .port_base_addr = 0x10,
  3055. .global1_addr = 0x1b,
  3056. .global2_addr = 0x1c,
  3057. .age_time_coeff = 15000,
  3058. .g1_irqs = 9,
  3059. .g2_irqs = 10,
  3060. .atu_move_port_mask = 0xf,
  3061. .pvt = true,
  3062. .multi_chip = true,
  3063. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3064. .ops = &mv88e6351_ops,
  3065. },
  3066. [MV88E6352] = {
  3067. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
  3068. .family = MV88E6XXX_FAMILY_6352,
  3069. .name = "Marvell 88E6352",
  3070. .num_databases = 4096,
  3071. .num_ports = 7,
  3072. .max_vid = 4095,
  3073. .port_base_addr = 0x10,
  3074. .global1_addr = 0x1b,
  3075. .global2_addr = 0x1c,
  3076. .age_time_coeff = 15000,
  3077. .g1_irqs = 9,
  3078. .g2_irqs = 10,
  3079. .atu_move_port_mask = 0xf,
  3080. .pvt = true,
  3081. .multi_chip = true,
  3082. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3083. .ops = &mv88e6352_ops,
  3084. },
  3085. [MV88E6390] = {
  3086. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
  3087. .family = MV88E6XXX_FAMILY_6390,
  3088. .name = "Marvell 88E6390",
  3089. .num_databases = 4096,
  3090. .num_ports = 11, /* 10 + Z80 */
  3091. .max_vid = 8191,
  3092. .port_base_addr = 0x0,
  3093. .global1_addr = 0x1b,
  3094. .global2_addr = 0x1c,
  3095. .age_time_coeff = 3750,
  3096. .g1_irqs = 9,
  3097. .g2_irqs = 14,
  3098. .atu_move_port_mask = 0x1f,
  3099. .pvt = true,
  3100. .multi_chip = true,
  3101. .tag_protocol = DSA_TAG_PROTO_DSA,
  3102. .ops = &mv88e6390_ops,
  3103. },
  3104. [MV88E6390X] = {
  3105. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
  3106. .family = MV88E6XXX_FAMILY_6390,
  3107. .name = "Marvell 88E6390X",
  3108. .num_databases = 4096,
  3109. .num_ports = 11, /* 10 + Z80 */
  3110. .max_vid = 8191,
  3111. .port_base_addr = 0x0,
  3112. .global1_addr = 0x1b,
  3113. .global2_addr = 0x1c,
  3114. .age_time_coeff = 3750,
  3115. .g1_irqs = 9,
  3116. .g2_irqs = 14,
  3117. .atu_move_port_mask = 0x1f,
  3118. .pvt = true,
  3119. .multi_chip = true,
  3120. .tag_protocol = DSA_TAG_PROTO_DSA,
  3121. .ops = &mv88e6390x_ops,
  3122. },
  3123. };
  3124. static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
  3125. {
  3126. int i;
  3127. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
  3128. if (mv88e6xxx_table[i].prod_num == prod_num)
  3129. return &mv88e6xxx_table[i];
  3130. return NULL;
  3131. }
  3132. static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
  3133. {
  3134. const struct mv88e6xxx_info *info;
  3135. unsigned int prod_num, rev;
  3136. u16 id;
  3137. int err;
  3138. mutex_lock(&chip->reg_lock);
  3139. err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
  3140. mutex_unlock(&chip->reg_lock);
  3141. if (err)
  3142. return err;
  3143. prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
  3144. rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
  3145. info = mv88e6xxx_lookup_info(prod_num);
  3146. if (!info)
  3147. return -ENODEV;
  3148. /* Update the compatible info with the probed one */
  3149. chip->info = info;
  3150. err = mv88e6xxx_g2_require(chip);
  3151. if (err)
  3152. return err;
  3153. dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
  3154. chip->info->prod_num, chip->info->name, rev);
  3155. return 0;
  3156. }
  3157. static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
  3158. {
  3159. struct mv88e6xxx_chip *chip;
  3160. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  3161. if (!chip)
  3162. return NULL;
  3163. chip->dev = dev;
  3164. mutex_init(&chip->reg_lock);
  3165. INIT_LIST_HEAD(&chip->mdios);
  3166. return chip;
  3167. }
  3168. static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
  3169. struct mii_bus *bus, int sw_addr)
  3170. {
  3171. if (sw_addr == 0)
  3172. chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
  3173. else if (chip->info->multi_chip)
  3174. chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
  3175. else
  3176. return -EINVAL;
  3177. chip->bus = bus;
  3178. chip->sw_addr = sw_addr;
  3179. return 0;
  3180. }
  3181. static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
  3182. {
  3183. struct mv88e6xxx_chip *chip = ds->priv;
  3184. return chip->info->tag_protocol;
  3185. }
  3186. static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
  3187. struct device *host_dev, int sw_addr,
  3188. void **priv)
  3189. {
  3190. struct mv88e6xxx_chip *chip;
  3191. struct mii_bus *bus;
  3192. int err;
  3193. bus = dsa_host_dev_to_mii_bus(host_dev);
  3194. if (!bus)
  3195. return NULL;
  3196. chip = mv88e6xxx_alloc_chip(dsa_dev);
  3197. if (!chip)
  3198. return NULL;
  3199. /* Legacy SMI probing will only support chips similar to 88E6085 */
  3200. chip->info = &mv88e6xxx_table[MV88E6085];
  3201. err = mv88e6xxx_smi_init(chip, bus, sw_addr);
  3202. if (err)
  3203. goto free;
  3204. err = mv88e6xxx_detect(chip);
  3205. if (err)
  3206. goto free;
  3207. mutex_lock(&chip->reg_lock);
  3208. err = mv88e6xxx_switch_reset(chip);
  3209. mutex_unlock(&chip->reg_lock);
  3210. if (err)
  3211. goto free;
  3212. mv88e6xxx_phy_init(chip);
  3213. err = mv88e6xxx_mdios_register(chip, NULL);
  3214. if (err)
  3215. goto free;
  3216. *priv = chip;
  3217. return chip->info->name;
  3218. free:
  3219. devm_kfree(dsa_dev, chip);
  3220. return NULL;
  3221. }
  3222. static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
  3223. const struct switchdev_obj_port_mdb *mdb,
  3224. struct switchdev_trans *trans)
  3225. {
  3226. /* We don't need any dynamic resource from the kernel (yet),
  3227. * so skip the prepare phase.
  3228. */
  3229. return 0;
  3230. }
  3231. static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
  3232. const struct switchdev_obj_port_mdb *mdb,
  3233. struct switchdev_trans *trans)
  3234. {
  3235. struct mv88e6xxx_chip *chip = ds->priv;
  3236. mutex_lock(&chip->reg_lock);
  3237. if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3238. MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
  3239. dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
  3240. port);
  3241. mutex_unlock(&chip->reg_lock);
  3242. }
  3243. static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
  3244. const struct switchdev_obj_port_mdb *mdb)
  3245. {
  3246. struct mv88e6xxx_chip *chip = ds->priv;
  3247. int err;
  3248. mutex_lock(&chip->reg_lock);
  3249. err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3250. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  3251. mutex_unlock(&chip->reg_lock);
  3252. return err;
  3253. }
  3254. static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
  3255. .probe = mv88e6xxx_drv_probe,
  3256. .get_tag_protocol = mv88e6xxx_get_tag_protocol,
  3257. .setup = mv88e6xxx_setup,
  3258. .adjust_link = mv88e6xxx_adjust_link,
  3259. .get_strings = mv88e6xxx_get_strings,
  3260. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  3261. .get_sset_count = mv88e6xxx_get_sset_count,
  3262. .port_enable = mv88e6xxx_port_enable,
  3263. .port_disable = mv88e6xxx_port_disable,
  3264. .get_mac_eee = mv88e6xxx_get_mac_eee,
  3265. .set_mac_eee = mv88e6xxx_set_mac_eee,
  3266. .get_eeprom_len = mv88e6xxx_get_eeprom_len,
  3267. .get_eeprom = mv88e6xxx_get_eeprom,
  3268. .set_eeprom = mv88e6xxx_set_eeprom,
  3269. .get_regs_len = mv88e6xxx_get_regs_len,
  3270. .get_regs = mv88e6xxx_get_regs,
  3271. .set_ageing_time = mv88e6xxx_set_ageing_time,
  3272. .port_bridge_join = mv88e6xxx_port_bridge_join,
  3273. .port_bridge_leave = mv88e6xxx_port_bridge_leave,
  3274. .port_stp_state_set = mv88e6xxx_port_stp_state_set,
  3275. .port_fast_age = mv88e6xxx_port_fast_age,
  3276. .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
  3277. .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
  3278. .port_vlan_add = mv88e6xxx_port_vlan_add,
  3279. .port_vlan_del = mv88e6xxx_port_vlan_del,
  3280. .port_fdb_add = mv88e6xxx_port_fdb_add,
  3281. .port_fdb_del = mv88e6xxx_port_fdb_del,
  3282. .port_fdb_dump = mv88e6xxx_port_fdb_dump,
  3283. .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
  3284. .port_mdb_add = mv88e6xxx_port_mdb_add,
  3285. .port_mdb_del = mv88e6xxx_port_mdb_del,
  3286. .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
  3287. .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
  3288. };
  3289. static struct dsa_switch_driver mv88e6xxx_switch_drv = {
  3290. .ops = &mv88e6xxx_switch_ops,
  3291. };
  3292. static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
  3293. {
  3294. struct device *dev = chip->dev;
  3295. struct dsa_switch *ds;
  3296. ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
  3297. if (!ds)
  3298. return -ENOMEM;
  3299. ds->priv = chip;
  3300. ds->ops = &mv88e6xxx_switch_ops;
  3301. ds->ageing_time_min = chip->info->age_time_coeff;
  3302. ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
  3303. dev_set_drvdata(dev, ds);
  3304. return dsa_register_switch(ds);
  3305. }
  3306. static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
  3307. {
  3308. dsa_unregister_switch(chip->ds);
  3309. }
  3310. static int mv88e6xxx_probe(struct mdio_device *mdiodev)
  3311. {
  3312. struct device *dev = &mdiodev->dev;
  3313. struct device_node *np = dev->of_node;
  3314. const struct mv88e6xxx_info *compat_info;
  3315. struct mv88e6xxx_chip *chip;
  3316. u32 eeprom_len;
  3317. int err;
  3318. compat_info = of_device_get_match_data(dev);
  3319. if (!compat_info)
  3320. return -EINVAL;
  3321. chip = mv88e6xxx_alloc_chip(dev);
  3322. if (!chip)
  3323. return -ENOMEM;
  3324. chip->info = compat_info;
  3325. err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
  3326. if (err)
  3327. return err;
  3328. chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  3329. if (IS_ERR(chip->reset))
  3330. return PTR_ERR(chip->reset);
  3331. err = mv88e6xxx_detect(chip);
  3332. if (err)
  3333. return err;
  3334. mv88e6xxx_phy_init(chip);
  3335. if (chip->info->ops->get_eeprom &&
  3336. !of_property_read_u32(np, "eeprom-length", &eeprom_len))
  3337. chip->eeprom_len = eeprom_len;
  3338. mutex_lock(&chip->reg_lock);
  3339. err = mv88e6xxx_switch_reset(chip);
  3340. mutex_unlock(&chip->reg_lock);
  3341. if (err)
  3342. goto out;
  3343. chip->irq = of_irq_get(np, 0);
  3344. if (chip->irq == -EPROBE_DEFER) {
  3345. err = chip->irq;
  3346. goto out;
  3347. }
  3348. if (chip->irq > 0) {
  3349. /* Has to be performed before the MDIO bus is created,
  3350. * because the PHYs will link there interrupts to these
  3351. * interrupt controllers
  3352. */
  3353. mutex_lock(&chip->reg_lock);
  3354. err = mv88e6xxx_g1_irq_setup(chip);
  3355. mutex_unlock(&chip->reg_lock);
  3356. if (err)
  3357. goto out;
  3358. if (chip->info->g2_irqs > 0) {
  3359. err = mv88e6xxx_g2_irq_setup(chip);
  3360. if (err)
  3361. goto out_g1_irq;
  3362. }
  3363. }
  3364. err = mv88e6xxx_mdios_register(chip, np);
  3365. if (err)
  3366. goto out_g2_irq;
  3367. err = mv88e6xxx_register_switch(chip);
  3368. if (err)
  3369. goto out_mdio;
  3370. return 0;
  3371. out_mdio:
  3372. mv88e6xxx_mdios_unregister(chip);
  3373. out_g2_irq:
  3374. if (chip->info->g2_irqs > 0 && chip->irq > 0)
  3375. mv88e6xxx_g2_irq_free(chip);
  3376. out_g1_irq:
  3377. if (chip->irq > 0) {
  3378. mutex_lock(&chip->reg_lock);
  3379. mv88e6xxx_g1_irq_free(chip);
  3380. mutex_unlock(&chip->reg_lock);
  3381. }
  3382. out:
  3383. return err;
  3384. }
  3385. static void mv88e6xxx_remove(struct mdio_device *mdiodev)
  3386. {
  3387. struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
  3388. struct mv88e6xxx_chip *chip = ds->priv;
  3389. mv88e6xxx_phy_destroy(chip);
  3390. mv88e6xxx_unregister_switch(chip);
  3391. mv88e6xxx_mdios_unregister(chip);
  3392. if (chip->irq > 0) {
  3393. if (chip->info->g2_irqs > 0)
  3394. mv88e6xxx_g2_irq_free(chip);
  3395. mutex_lock(&chip->reg_lock);
  3396. mv88e6xxx_g1_irq_free(chip);
  3397. mutex_unlock(&chip->reg_lock);
  3398. }
  3399. }
  3400. static const struct of_device_id mv88e6xxx_of_match[] = {
  3401. {
  3402. .compatible = "marvell,mv88e6085",
  3403. .data = &mv88e6xxx_table[MV88E6085],
  3404. },
  3405. {
  3406. .compatible = "marvell,mv88e6190",
  3407. .data = &mv88e6xxx_table[MV88E6190],
  3408. },
  3409. { /* sentinel */ },
  3410. };
  3411. MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
  3412. static struct mdio_driver mv88e6xxx_driver = {
  3413. .probe = mv88e6xxx_probe,
  3414. .remove = mv88e6xxx_remove,
  3415. .mdiodrv.driver = {
  3416. .name = "mv88e6085",
  3417. .of_match_table = mv88e6xxx_of_match,
  3418. },
  3419. };
  3420. static int __init mv88e6xxx_init(void)
  3421. {
  3422. register_switch_driver(&mv88e6xxx_switch_drv);
  3423. return mdio_driver_register(&mv88e6xxx_driver);
  3424. }
  3425. module_init(mv88e6xxx_init);
  3426. static void __exit mv88e6xxx_cleanup(void)
  3427. {
  3428. mdio_driver_unregister(&mv88e6xxx_driver);
  3429. unregister_switch_driver(&mv88e6xxx_switch_drv);
  3430. }
  3431. module_exit(mv88e6xxx_cleanup);
  3432. MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
  3433. MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
  3434. MODULE_LICENSE("GPL");