lan9303-core.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361
  1. /*
  2. * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/gpio/consumer.h>
  17. #include <linux/regmap.h>
  18. #include <linux/mutex.h>
  19. #include <linux/mii.h>
  20. #include <linux/phy.h>
  21. #include <linux/if_bridge.h>
  22. #include <linux/etherdevice.h>
  23. #include "lan9303.h"
  24. #define LAN9303_NUM_PORTS 3
  25. /* 13.2 System Control and Status Registers
  26. * Multiply register number by 4 to get address offset.
  27. */
  28. #define LAN9303_CHIP_REV 0x14
  29. # define LAN9303_CHIP_ID 0x9303
  30. #define LAN9303_IRQ_CFG 0x15
  31. # define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
  32. # define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
  33. # define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
  34. #define LAN9303_INT_STS 0x16
  35. # define LAN9303_INT_STS_PHY_INT2 BIT(27)
  36. # define LAN9303_INT_STS_PHY_INT1 BIT(26)
  37. #define LAN9303_INT_EN 0x17
  38. # define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
  39. # define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
  40. #define LAN9303_HW_CFG 0x1D
  41. # define LAN9303_HW_CFG_READY BIT(27)
  42. # define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
  43. # define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
  44. #define LAN9303_PMI_DATA 0x29
  45. #define LAN9303_PMI_ACCESS 0x2A
  46. # define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
  47. # define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
  48. # define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
  49. # define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
  50. #define LAN9303_MANUAL_FC_1 0x68
  51. #define LAN9303_MANUAL_FC_2 0x69
  52. #define LAN9303_MANUAL_FC_0 0x6a
  53. #define LAN9303_SWITCH_CSR_DATA 0x6b
  54. #define LAN9303_SWITCH_CSR_CMD 0x6c
  55. #define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
  56. #define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
  57. #define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
  58. #define LAN9303_VIRT_PHY_BASE 0x70
  59. #define LAN9303_VIRT_SPECIAL_CTRL 0x77
  60. #define LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/
  61. /*13.4 Switch Fabric Control and Status Registers
  62. * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
  63. */
  64. #define LAN9303_SW_DEV_ID 0x0000
  65. #define LAN9303_SW_RESET 0x0001
  66. #define LAN9303_SW_RESET_RESET BIT(0)
  67. #define LAN9303_SW_IMR 0x0004
  68. #define LAN9303_SW_IPR 0x0005
  69. #define LAN9303_MAC_VER_ID_0 0x0400
  70. #define LAN9303_MAC_RX_CFG_0 0x0401
  71. # define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
  72. # define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
  73. #define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
  74. #define LAN9303_MAC_RX_64_CNT_0 0x0411
  75. #define LAN9303_MAC_RX_127_CNT_0 0x0412
  76. #define LAN9303_MAC_RX_255_CNT_0 0x413
  77. #define LAN9303_MAC_RX_511_CNT_0 0x0414
  78. #define LAN9303_MAC_RX_1023_CNT_0 0x0415
  79. #define LAN9303_MAC_RX_MAX_CNT_0 0x0416
  80. #define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
  81. #define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
  82. #define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
  83. #define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
  84. #define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
  85. #define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
  86. #define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
  87. #define LAN9303_MAC_RX_JABB_CNT_0 0x041e
  88. #define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
  89. #define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
  90. #define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
  91. #define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
  92. #define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
  93. #define LAN9303_MAC_TX_CFG_0 0x0440
  94. # define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
  95. # define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
  96. # define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
  97. #define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
  98. #define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
  99. #define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
  100. #define LAN9303_MAC_TX_64_CNT_0 0x0454
  101. #define LAN9303_MAC_TX_127_CNT_0 0x0455
  102. #define LAN9303_MAC_TX_255_CNT_0 0x0456
  103. #define LAN9303_MAC_TX_511_CNT_0 0x0457
  104. #define LAN9303_MAC_TX_1023_CNT_0 0x0458
  105. #define LAN9303_MAC_TX_MAX_CNT_0 0x0459
  106. #define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
  107. #define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
  108. #define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
  109. #define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
  110. #define LAN9303_MAC_TX_LATECOL_0 0x045f
  111. #define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
  112. #define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
  113. #define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
  114. #define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
  115. #define LAN9303_MAC_VER_ID_1 0x0800
  116. #define LAN9303_MAC_RX_CFG_1 0x0801
  117. #define LAN9303_MAC_TX_CFG_1 0x0840
  118. #define LAN9303_MAC_VER_ID_2 0x0c00
  119. #define LAN9303_MAC_RX_CFG_2 0x0c01
  120. #define LAN9303_MAC_TX_CFG_2 0x0c40
  121. #define LAN9303_SWE_ALR_CMD 0x1800
  122. # define LAN9303_ALR_CMD_MAKE_ENTRY BIT(2)
  123. # define LAN9303_ALR_CMD_GET_FIRST BIT(1)
  124. # define LAN9303_ALR_CMD_GET_NEXT BIT(0)
  125. #define LAN9303_SWE_ALR_WR_DAT_0 0x1801
  126. #define LAN9303_SWE_ALR_WR_DAT_1 0x1802
  127. # define LAN9303_ALR_DAT1_VALID BIT(26)
  128. # define LAN9303_ALR_DAT1_END_OF_TABL BIT(25)
  129. # define LAN9303_ALR_DAT1_AGE_OVERRID BIT(25)
  130. # define LAN9303_ALR_DAT1_STATIC BIT(24)
  131. # define LAN9303_ALR_DAT1_PORT_BITOFFS 16
  132. # define LAN9303_ALR_DAT1_PORT_MASK (7 << LAN9303_ALR_DAT1_PORT_BITOFFS)
  133. #define LAN9303_SWE_ALR_RD_DAT_0 0x1805
  134. #define LAN9303_SWE_ALR_RD_DAT_1 0x1806
  135. #define LAN9303_SWE_ALR_CMD_STS 0x1808
  136. # define ALR_STS_MAKE_PEND BIT(0)
  137. #define LAN9303_SWE_VLAN_CMD 0x180b
  138. # define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
  139. # define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
  140. #define LAN9303_SWE_VLAN_WR_DATA 0x180c
  141. #define LAN9303_SWE_VLAN_RD_DATA 0x180e
  142. # define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
  143. # define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
  144. # define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
  145. # define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
  146. # define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
  147. # define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
  148. #define LAN9303_SWE_VLAN_CMD_STS 0x1810
  149. #define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
  150. #define LAN9303_SWE_PORT_STATE 0x1843
  151. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
  152. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
  153. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
  154. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
  155. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
  156. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
  157. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
  158. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
  159. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
  160. # define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3)
  161. #define LAN9303_SWE_PORT_MIRROR 0x1846
  162. # define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
  163. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
  164. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
  165. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
  166. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
  167. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
  168. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
  169. # define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
  170. # define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
  171. # define LAN9303_SWE_PORT_MIRROR_DISABLED 0
  172. #define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
  173. #define LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3
  174. #define LAN9303_BM_CFG 0x1c00
  175. #define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
  176. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
  177. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
  178. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
  179. #define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
  180. /* the built-in PHYs are of type LAN911X */
  181. #define MII_LAN911X_SPECIAL_MODES 0x12
  182. #define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
  183. static const struct regmap_range lan9303_valid_regs[] = {
  184. regmap_reg_range(0x14, 0x17), /* misc, interrupt */
  185. regmap_reg_range(0x19, 0x19), /* endian test */
  186. regmap_reg_range(0x1d, 0x1d), /* hardware config */
  187. regmap_reg_range(0x23, 0x24), /* general purpose timer */
  188. regmap_reg_range(0x27, 0x27), /* counter */
  189. regmap_reg_range(0x29, 0x2a), /* PMI index regs */
  190. regmap_reg_range(0x68, 0x6a), /* flow control */
  191. regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
  192. regmap_reg_range(0x6d, 0x6f), /* misc */
  193. regmap_reg_range(0x70, 0x77), /* virtual phy */
  194. regmap_reg_range(0x78, 0x7a), /* GPIO */
  195. regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
  196. regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
  197. };
  198. static const struct regmap_range lan9303_reserved_ranges[] = {
  199. regmap_reg_range(0x00, 0x13),
  200. regmap_reg_range(0x18, 0x18),
  201. regmap_reg_range(0x1a, 0x1c),
  202. regmap_reg_range(0x1e, 0x22),
  203. regmap_reg_range(0x25, 0x26),
  204. regmap_reg_range(0x28, 0x28),
  205. regmap_reg_range(0x2b, 0x67),
  206. regmap_reg_range(0x7b, 0x7b),
  207. regmap_reg_range(0x7f, 0x7f),
  208. regmap_reg_range(0xb8, 0xff),
  209. };
  210. const struct regmap_access_table lan9303_register_set = {
  211. .yes_ranges = lan9303_valid_regs,
  212. .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
  213. .no_ranges = lan9303_reserved_ranges,
  214. .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
  215. };
  216. EXPORT_SYMBOL(lan9303_register_set);
  217. static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
  218. {
  219. int ret, i;
  220. /* we can lose arbitration for the I2C case, because the device
  221. * tries to detect and read an external EEPROM after reset and acts as
  222. * a master on the shared I2C bus itself. This conflicts with our
  223. * attempts to access the device as a slave at the same moment.
  224. */
  225. for (i = 0; i < 5; i++) {
  226. ret = regmap_read(regmap, offset, reg);
  227. if (!ret)
  228. return 0;
  229. if (ret != -EAGAIN)
  230. break;
  231. msleep(500);
  232. }
  233. return -EIO;
  234. }
  235. static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
  236. {
  237. int ret;
  238. u32 val;
  239. if (regnum > MII_EXPANSION)
  240. return -EINVAL;
  241. ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
  242. if (ret)
  243. return ret;
  244. return val & 0xffff;
  245. }
  246. static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
  247. {
  248. if (regnum > MII_EXPANSION)
  249. return -EINVAL;
  250. return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
  251. }
  252. static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
  253. {
  254. int ret, i;
  255. u32 reg;
  256. for (i = 0; i < 25; i++) {
  257. ret = lan9303_read(chip->regmap, LAN9303_PMI_ACCESS, &reg);
  258. if (ret) {
  259. dev_err(chip->dev,
  260. "Failed to read pmi access status: %d\n", ret);
  261. return ret;
  262. }
  263. if (!(reg & LAN9303_PMI_ACCESS_MII_BUSY))
  264. return 0;
  265. msleep(1);
  266. }
  267. return -EIO;
  268. }
  269. static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
  270. {
  271. int ret;
  272. u32 val;
  273. val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
  274. val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
  275. mutex_lock(&chip->indirect_mutex);
  276. ret = lan9303_indirect_phy_wait_for_completion(chip);
  277. if (ret)
  278. goto on_error;
  279. /* start the MII read cycle */
  280. ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
  281. if (ret)
  282. goto on_error;
  283. ret = lan9303_indirect_phy_wait_for_completion(chip);
  284. if (ret)
  285. goto on_error;
  286. /* read the result of this operation */
  287. ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
  288. if (ret)
  289. goto on_error;
  290. mutex_unlock(&chip->indirect_mutex);
  291. return val & 0xffff;
  292. on_error:
  293. mutex_unlock(&chip->indirect_mutex);
  294. return ret;
  295. }
  296. static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
  297. int regnum, u16 val)
  298. {
  299. int ret;
  300. u32 reg;
  301. reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
  302. reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
  303. reg |= LAN9303_PMI_ACCESS_MII_WRITE;
  304. mutex_lock(&chip->indirect_mutex);
  305. ret = lan9303_indirect_phy_wait_for_completion(chip);
  306. if (ret)
  307. goto on_error;
  308. /* write the data first... */
  309. ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
  310. if (ret)
  311. goto on_error;
  312. /* ...then start the MII write cycle */
  313. ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
  314. on_error:
  315. mutex_unlock(&chip->indirect_mutex);
  316. return ret;
  317. }
  318. const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
  319. .phy_read = lan9303_indirect_phy_read,
  320. .phy_write = lan9303_indirect_phy_write,
  321. };
  322. EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
  323. static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
  324. {
  325. int ret, i;
  326. u32 reg;
  327. for (i = 0; i < 25; i++) {
  328. ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_CMD, &reg);
  329. if (ret) {
  330. dev_err(chip->dev,
  331. "Failed to read csr command status: %d\n", ret);
  332. return ret;
  333. }
  334. if (!(reg & LAN9303_SWITCH_CSR_CMD_BUSY))
  335. return 0;
  336. msleep(1);
  337. }
  338. return -EIO;
  339. }
  340. static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
  341. {
  342. u32 reg;
  343. int ret;
  344. reg = regnum;
  345. reg |= LAN9303_SWITCH_CSR_CMD_LANES;
  346. reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
  347. mutex_lock(&chip->indirect_mutex);
  348. ret = lan9303_switch_wait_for_completion(chip);
  349. if (ret)
  350. goto on_error;
  351. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
  352. if (ret) {
  353. dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
  354. goto on_error;
  355. }
  356. /* trigger write */
  357. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
  358. if (ret)
  359. dev_err(chip->dev, "Failed to write csr command reg: %d\n",
  360. ret);
  361. on_error:
  362. mutex_unlock(&chip->indirect_mutex);
  363. return ret;
  364. }
  365. static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
  366. {
  367. u32 reg;
  368. int ret;
  369. reg = regnum;
  370. reg |= LAN9303_SWITCH_CSR_CMD_LANES;
  371. reg |= LAN9303_SWITCH_CSR_CMD_RW;
  372. reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
  373. mutex_lock(&chip->indirect_mutex);
  374. ret = lan9303_switch_wait_for_completion(chip);
  375. if (ret)
  376. goto on_error;
  377. /* trigger read */
  378. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
  379. if (ret) {
  380. dev_err(chip->dev, "Failed to write csr command reg: %d\n",
  381. ret);
  382. goto on_error;
  383. }
  384. ret = lan9303_switch_wait_for_completion(chip);
  385. if (ret)
  386. goto on_error;
  387. ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
  388. if (ret)
  389. dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
  390. on_error:
  391. mutex_unlock(&chip->indirect_mutex);
  392. return ret;
  393. }
  394. static int lan9303_write_switch_port(struct lan9303 *chip, int port,
  395. u16 regnum, u32 val)
  396. {
  397. return lan9303_write_switch_reg(
  398. chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
  399. }
  400. static int lan9303_read_switch_port(struct lan9303 *chip, int port,
  401. u16 regnum, u32 *val)
  402. {
  403. return lan9303_read_switch_reg(
  404. chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
  405. }
  406. static int lan9303_detect_phy_setup(struct lan9303 *chip)
  407. {
  408. int reg;
  409. /* depending on the 'phy_addr_sel_strap' setting, the three phys are
  410. * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
  411. * 'phy_addr_sel_strap' setting directly, so we need a test, which
  412. * configuration is active:
  413. * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
  414. * and the IDs are 0-1-2, else it contains something different from
  415. * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
  416. * 0xffff is returned on MDIO read with no response.
  417. */
  418. reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
  419. if (reg < 0) {
  420. dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
  421. return reg;
  422. }
  423. if ((reg != 0) && (reg != 0xffff))
  424. chip->phy_addr_sel_strap = 1;
  425. else
  426. chip->phy_addr_sel_strap = 0;
  427. dev_dbg(chip->dev, "Phy setup '%s' detected\n",
  428. chip->phy_addr_sel_strap ? "1-2-3" : "0-1-2");
  429. return 0;
  430. }
  431. /* Map ALR-port bits to port bitmap, and back */
  432. static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 };
  433. static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 };
  434. /* Return pointer to first free ALR cache entry, return NULL if none */
  435. static struct lan9303_alr_cache_entry *
  436. lan9303_alr_cache_find_free(struct lan9303 *chip)
  437. {
  438. int i;
  439. struct lan9303_alr_cache_entry *entr = chip->alr_cache;
  440. for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
  441. if (entr->port_map == 0)
  442. return entr;
  443. return NULL;
  444. }
  445. /* Return pointer to ALR cache entry matching MAC address */
  446. static struct lan9303_alr_cache_entry *
  447. lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr)
  448. {
  449. int i;
  450. struct lan9303_alr_cache_entry *entr = chip->alr_cache;
  451. BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1,
  452. "ether_addr_equal require u16 alignment");
  453. for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
  454. if (ether_addr_equal(entr->mac_addr, mac_addr))
  455. return entr;
  456. return NULL;
  457. }
  458. /* Wait a while until mask & reg == value. Otherwise return timeout. */
  459. static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno,
  460. int mask, char value)
  461. {
  462. int i;
  463. for (i = 0; i < 0x1000; i++) {
  464. u32 reg;
  465. lan9303_read_switch_reg(chip, regno, &reg);
  466. if ((reg & mask) == value)
  467. return 0;
  468. usleep_range(1000, 2000);
  469. }
  470. return -ETIMEDOUT;
  471. }
  472. static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1)
  473. {
  474. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0);
  475. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1);
  476. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
  477. LAN9303_ALR_CMD_MAKE_ENTRY);
  478. lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND,
  479. 0);
  480. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
  481. return 0;
  482. }
  483. typedef void alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1,
  484. int portmap, void *ctx);
  485. static void lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx)
  486. {
  487. int i;
  488. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
  489. LAN9303_ALR_CMD_GET_FIRST);
  490. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
  491. for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) {
  492. u32 dat0, dat1;
  493. int alrport, portmap;
  494. lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0);
  495. lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1);
  496. if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL)
  497. break;
  498. alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >>
  499. LAN9303_ALR_DAT1_PORT_BITOFFS;
  500. portmap = alrport_2_portmap[alrport];
  501. cb(chip, dat0, dat1, portmap, ctx);
  502. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
  503. LAN9303_ALR_CMD_GET_NEXT);
  504. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
  505. }
  506. }
  507. static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6])
  508. {
  509. mac[0] = (dat0 >> 0) & 0xff;
  510. mac[1] = (dat0 >> 8) & 0xff;
  511. mac[2] = (dat0 >> 16) & 0xff;
  512. mac[3] = (dat0 >> 24) & 0xff;
  513. mac[4] = (dat1 >> 0) & 0xff;
  514. mac[5] = (dat1 >> 8) & 0xff;
  515. }
  516. struct del_port_learned_ctx {
  517. int port;
  518. };
  519. /* Clear learned (non-static) entry on given port */
  520. static void alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0,
  521. u32 dat1, int portmap, void *ctx)
  522. {
  523. struct del_port_learned_ctx *del_ctx = ctx;
  524. int port = del_ctx->port;
  525. if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC))
  526. return;
  527. /* learned entries has only one port, we can just delete */
  528. dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */
  529. lan9303_alr_make_entry_raw(chip, dat0, dat1);
  530. }
  531. struct port_fdb_dump_ctx {
  532. int port;
  533. void *data;
  534. dsa_fdb_dump_cb_t *cb;
  535. };
  536. static void alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0,
  537. u32 dat1, int portmap, void *ctx)
  538. {
  539. struct port_fdb_dump_ctx *dump_ctx = ctx;
  540. u8 mac[ETH_ALEN];
  541. bool is_static;
  542. if ((BIT(dump_ctx->port) & portmap) == 0)
  543. return;
  544. alr_reg_to_mac(dat0, dat1, mac);
  545. is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC);
  546. dump_ctx->cb(mac, 0, is_static, dump_ctx->data);
  547. }
  548. /* Set a static ALR entry. Delete entry if port_map is zero */
  549. static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac,
  550. u8 port_map, bool stp_override)
  551. {
  552. u32 dat0, dat1, alr_port;
  553. dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map);
  554. dat1 = LAN9303_ALR_DAT1_STATIC;
  555. if (port_map)
  556. dat1 |= LAN9303_ALR_DAT1_VALID;
  557. /* otherwise no ports: delete entry */
  558. if (stp_override)
  559. dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID;
  560. alr_port = portmap_2_alrport[port_map & 7];
  561. dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK;
  562. dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS;
  563. dat0 = 0;
  564. dat0 |= (mac[0] << 0);
  565. dat0 |= (mac[1] << 8);
  566. dat0 |= (mac[2] << 16);
  567. dat0 |= (mac[3] << 24);
  568. dat1 |= (mac[4] << 0);
  569. dat1 |= (mac[5] << 8);
  570. lan9303_alr_make_entry_raw(chip, dat0, dat1);
  571. }
  572. /* Add port to static ALR entry, create new static entry if needed */
  573. static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port,
  574. bool stp_override)
  575. {
  576. struct lan9303_alr_cache_entry *entr;
  577. entr = lan9303_alr_cache_find_mac(chip, mac);
  578. if (!entr) { /*New entry */
  579. entr = lan9303_alr_cache_find_free(chip);
  580. if (!entr)
  581. return -ENOSPC;
  582. ether_addr_copy(entr->mac_addr, mac);
  583. }
  584. entr->port_map |= BIT(port);
  585. entr->stp_override = stp_override;
  586. lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override);
  587. return 0;
  588. }
  589. /* Delete static port from ALR entry, delete entry if last port */
  590. static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port)
  591. {
  592. struct lan9303_alr_cache_entry *entr;
  593. entr = lan9303_alr_cache_find_mac(chip, mac);
  594. if (!entr)
  595. return 0; /* no static entry found */
  596. entr->port_map &= ~BIT(port);
  597. if (entr->port_map == 0) /* zero means its free again */
  598. eth_zero_addr(&entr->port_map);
  599. lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override);
  600. return 0;
  601. }
  602. static int lan9303_disable_processing_port(struct lan9303 *chip,
  603. unsigned int port)
  604. {
  605. int ret;
  606. /* disable RX, but keep register reset default values else */
  607. ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
  608. LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
  609. if (ret)
  610. return ret;
  611. /* disable TX, but keep register reset default values else */
  612. return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
  613. LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
  614. LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
  615. }
  616. static int lan9303_enable_processing_port(struct lan9303 *chip,
  617. unsigned int port)
  618. {
  619. int ret;
  620. /* enable RX and keep register reset default values else */
  621. ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
  622. LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
  623. LAN9303_MAC_RX_CFG_X_RX_ENABLE);
  624. if (ret)
  625. return ret;
  626. /* enable TX and keep register reset default values else */
  627. return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
  628. LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
  629. LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
  630. LAN9303_MAC_TX_CFG_X_TX_ENABLE);
  631. }
  632. /* forward special tagged packets from port 0 to port 1 *or* port 2 */
  633. static int lan9303_setup_tagging(struct lan9303 *chip)
  634. {
  635. int ret;
  636. u32 val;
  637. /* enable defining the destination port via special VLAN tagging
  638. * for port 0
  639. */
  640. ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
  641. LAN9303_SWE_INGRESS_PORT_TYPE_VLAN);
  642. if (ret)
  643. return ret;
  644. /* tag incoming packets at port 1 and 2 on their way to port 0 to be
  645. * able to discover their source port
  646. */
  647. val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0;
  648. return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val);
  649. }
  650. /* We want a special working switch:
  651. * - do not forward packets between port 1 and 2
  652. * - forward everything from port 1 to port 0
  653. * - forward everything from port 2 to port 0
  654. */
  655. static int lan9303_separate_ports(struct lan9303 *chip)
  656. {
  657. int ret;
  658. lan9303_alr_del_port(chip, eth_stp_addr, 0);
  659. ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
  660. LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
  661. LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
  662. LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
  663. LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
  664. LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
  665. if (ret)
  666. return ret;
  667. /* prevent port 1 and 2 from forwarding packets by their own */
  668. return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
  669. LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
  670. LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
  671. LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
  672. }
  673. static void lan9303_bridge_ports(struct lan9303 *chip)
  674. {
  675. /* ports bridged: remove mirroring */
  676. lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
  677. LAN9303_SWE_PORT_MIRROR_DISABLED);
  678. lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
  679. chip->swe_port_state);
  680. lan9303_alr_add_port(chip, eth_stp_addr, 0, true);
  681. }
  682. static int lan9303_handle_reset(struct lan9303 *chip)
  683. {
  684. if (!chip->reset_gpio)
  685. return 0;
  686. if (chip->reset_duration != 0)
  687. msleep(chip->reset_duration);
  688. /* release (deassert) reset and activate the device */
  689. gpiod_set_value_cansleep(chip->reset_gpio, 0);
  690. return 0;
  691. }
  692. /* stop processing packets for all ports */
  693. static int lan9303_disable_processing(struct lan9303 *chip)
  694. {
  695. int p;
  696. for (p = 1; p < LAN9303_NUM_PORTS; p++) {
  697. int ret = lan9303_disable_processing_port(chip, p);
  698. if (ret)
  699. return ret;
  700. }
  701. return 0;
  702. }
  703. static int lan9303_check_device(struct lan9303 *chip)
  704. {
  705. int ret;
  706. u32 reg;
  707. ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
  708. if (ret) {
  709. dev_err(chip->dev, "failed to read chip revision register: %d\n",
  710. ret);
  711. if (!chip->reset_gpio) {
  712. dev_dbg(chip->dev,
  713. "hint: maybe failed due to missing reset GPIO\n");
  714. }
  715. return ret;
  716. }
  717. if ((reg >> 16) != LAN9303_CHIP_ID) {
  718. dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
  719. reg >> 16);
  720. return ret;
  721. }
  722. /* The default state of the LAN9303 device is to forward packets between
  723. * all ports (if not configured differently by an external EEPROM).
  724. * The initial state of a DSA device must be forwarding packets only
  725. * between the external and the internal ports and no forwarding
  726. * between the external ports. In preparation we stop packet handling
  727. * at all for now until the LAN9303 device is re-programmed accordingly.
  728. */
  729. ret = lan9303_disable_processing(chip);
  730. if (ret)
  731. dev_warn(chip->dev, "failed to disable switching %d\n", ret);
  732. dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
  733. ret = lan9303_detect_phy_setup(chip);
  734. if (ret) {
  735. dev_err(chip->dev,
  736. "failed to discover phy bootstrap setup: %d\n", ret);
  737. return ret;
  738. }
  739. return 0;
  740. }
  741. /* ---------------------------- DSA -----------------------------------*/
  742. static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds)
  743. {
  744. return DSA_TAG_PROTO_LAN9303;
  745. }
  746. static int lan9303_setup(struct dsa_switch *ds)
  747. {
  748. struct lan9303 *chip = ds->priv;
  749. int ret;
  750. /* Make sure that port 0 is the cpu port */
  751. if (!dsa_is_cpu_port(ds, 0)) {
  752. dev_err(chip->dev, "port 0 is not the CPU port\n");
  753. return -EINVAL;
  754. }
  755. ret = lan9303_setup_tagging(chip);
  756. if (ret)
  757. dev_err(chip->dev, "failed to setup port tagging %d\n", ret);
  758. ret = lan9303_separate_ports(chip);
  759. if (ret)
  760. dev_err(chip->dev, "failed to separate ports %d\n", ret);
  761. ret = lan9303_enable_processing_port(chip, 0);
  762. if (ret)
  763. dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
  764. return 0;
  765. }
  766. struct lan9303_mib_desc {
  767. unsigned int offset; /* offset of first MAC */
  768. const char *name;
  769. };
  770. static const struct lan9303_mib_desc lan9303_mib[] = {
  771. { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
  772. { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
  773. { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
  774. { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
  775. { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
  776. { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
  777. { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
  778. { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
  779. { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
  780. { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
  781. { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
  782. { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
  783. { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
  784. { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
  785. { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
  786. { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
  787. { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
  788. { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
  789. { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
  790. { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
  791. { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
  792. { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
  793. { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
  794. { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
  795. { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
  796. { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
  797. { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
  798. { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
  799. { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
  800. { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
  801. { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
  802. { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
  803. { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
  804. { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
  805. { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
  806. { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
  807. { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
  808. };
  809. static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  810. {
  811. unsigned int u;
  812. for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
  813. strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
  814. ETH_GSTRING_LEN);
  815. }
  816. }
  817. static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
  818. uint64_t *data)
  819. {
  820. struct lan9303 *chip = ds->priv;
  821. unsigned int u;
  822. for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
  823. u32 reg;
  824. int ret;
  825. ret = lan9303_read_switch_port(
  826. chip, port, lan9303_mib[u].offset, &reg);
  827. if (ret)
  828. dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
  829. port, lan9303_mib[u].offset);
  830. data[u] = reg;
  831. }
  832. }
  833. static int lan9303_get_sset_count(struct dsa_switch *ds)
  834. {
  835. return ARRAY_SIZE(lan9303_mib);
  836. }
  837. static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
  838. {
  839. struct lan9303 *chip = ds->priv;
  840. int phy_base = chip->phy_addr_sel_strap;
  841. if (phy == phy_base)
  842. return lan9303_virt_phy_reg_read(chip, regnum);
  843. if (phy > phy_base + 2)
  844. return -ENODEV;
  845. return chip->ops->phy_read(chip, phy, regnum);
  846. }
  847. static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
  848. u16 val)
  849. {
  850. struct lan9303 *chip = ds->priv;
  851. int phy_base = chip->phy_addr_sel_strap;
  852. if (phy == phy_base)
  853. return lan9303_virt_phy_reg_write(chip, regnum, val);
  854. if (phy > phy_base + 2)
  855. return -ENODEV;
  856. return chip->ops->phy_write(chip, phy, regnum, val);
  857. }
  858. static void lan9303_adjust_link(struct dsa_switch *ds, int port,
  859. struct phy_device *phydev)
  860. {
  861. struct lan9303 *chip = ds->priv;
  862. int ctl, res;
  863. if (!phy_is_pseudo_fixed_link(phydev))
  864. return;
  865. ctl = lan9303_phy_read(ds, port, MII_BMCR);
  866. ctl &= ~BMCR_ANENABLE;
  867. if (phydev->speed == SPEED_100)
  868. ctl |= BMCR_SPEED100;
  869. else if (phydev->speed == SPEED_10)
  870. ctl &= ~BMCR_SPEED100;
  871. else
  872. dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed);
  873. if (phydev->duplex == DUPLEX_FULL)
  874. ctl |= BMCR_FULLDPLX;
  875. else
  876. ctl &= ~BMCR_FULLDPLX;
  877. res = lan9303_phy_write(ds, port, MII_BMCR, ctl);
  878. if (port == chip->phy_addr_sel_strap) {
  879. /* Virtual Phy: Remove Turbo 200Mbit mode */
  880. lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl);
  881. ctl &= ~LAN9303_VIRT_SPECIAL_TURBO;
  882. res = regmap_write(chip->regmap,
  883. LAN9303_VIRT_SPECIAL_CTRL, ctl);
  884. }
  885. }
  886. static int lan9303_port_enable(struct dsa_switch *ds, int port,
  887. struct phy_device *phy)
  888. {
  889. struct lan9303 *chip = ds->priv;
  890. /* enable internal packet processing */
  891. switch (port) {
  892. case 1:
  893. case 2:
  894. return lan9303_enable_processing_port(chip, port);
  895. default:
  896. dev_dbg(chip->dev,
  897. "Error: request to power up invalid port %d\n", port);
  898. }
  899. return -ENODEV;
  900. }
  901. static void lan9303_port_disable(struct dsa_switch *ds, int port,
  902. struct phy_device *phy)
  903. {
  904. struct lan9303 *chip = ds->priv;
  905. /* disable internal packet processing */
  906. switch (port) {
  907. case 1:
  908. case 2:
  909. lan9303_disable_processing_port(chip, port);
  910. lan9303_phy_write(ds, chip->phy_addr_sel_strap + port,
  911. MII_BMCR, BMCR_PDOWN);
  912. break;
  913. default:
  914. dev_dbg(chip->dev,
  915. "Error: request to power down invalid port %d\n", port);
  916. }
  917. }
  918. static int lan9303_port_bridge_join(struct dsa_switch *ds, int port,
  919. struct net_device *br)
  920. {
  921. struct lan9303 *chip = ds->priv;
  922. dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
  923. if (dsa_to_port(ds, 1)->bridge_dev == dsa_to_port(ds, 2)->bridge_dev) {
  924. lan9303_bridge_ports(chip);
  925. chip->is_bridged = true; /* unleash stp_state_set() */
  926. }
  927. return 0;
  928. }
  929. static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port,
  930. struct net_device *br)
  931. {
  932. struct lan9303 *chip = ds->priv;
  933. dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
  934. if (chip->is_bridged) {
  935. lan9303_separate_ports(chip);
  936. chip->is_bridged = false;
  937. }
  938. }
  939. static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port,
  940. u8 state)
  941. {
  942. int portmask, portstate;
  943. struct lan9303 *chip = ds->priv;
  944. dev_dbg(chip->dev, "%s(port %d, state %d)\n",
  945. __func__, port, state);
  946. switch (state) {
  947. case BR_STATE_DISABLED:
  948. portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
  949. break;
  950. case BR_STATE_BLOCKING:
  951. case BR_STATE_LISTENING:
  952. portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0;
  953. break;
  954. case BR_STATE_LEARNING:
  955. portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0;
  956. break;
  957. case BR_STATE_FORWARDING:
  958. portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0;
  959. break;
  960. default:
  961. portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
  962. dev_err(chip->dev, "unknown stp state: port %d, state %d\n",
  963. port, state);
  964. }
  965. portmask = 0x3 << (port * 2);
  966. portstate <<= (port * 2);
  967. chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate;
  968. if (chip->is_bridged)
  969. lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
  970. chip->swe_port_state);
  971. /* else: touching SWE_PORT_STATE would break port separation */
  972. }
  973. static void lan9303_port_fast_age(struct dsa_switch *ds, int port)
  974. {
  975. struct lan9303 *chip = ds->priv;
  976. struct del_port_learned_ctx del_ctx = {
  977. .port = port,
  978. };
  979. dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
  980. lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx);
  981. }
  982. static int lan9303_port_fdb_add(struct dsa_switch *ds, int port,
  983. const unsigned char *addr, u16 vid)
  984. {
  985. struct lan9303 *chip = ds->priv;
  986. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
  987. if (vid)
  988. return -EOPNOTSUPP;
  989. return lan9303_alr_add_port(chip, addr, port, false);
  990. }
  991. static int lan9303_port_fdb_del(struct dsa_switch *ds, int port,
  992. const unsigned char *addr, u16 vid)
  993. {
  994. struct lan9303 *chip = ds->priv;
  995. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
  996. if (vid)
  997. return -EOPNOTSUPP;
  998. lan9303_alr_del_port(chip, addr, port);
  999. return 0;
  1000. }
  1001. static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port,
  1002. dsa_fdb_dump_cb_t *cb, void *data)
  1003. {
  1004. struct lan9303 *chip = ds->priv;
  1005. struct port_fdb_dump_ctx dump_ctx = {
  1006. .port = port,
  1007. .data = data,
  1008. .cb = cb,
  1009. };
  1010. dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
  1011. lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx);
  1012. return 0;
  1013. }
  1014. static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port,
  1015. const struct switchdev_obj_port_mdb *mdb,
  1016. struct switchdev_trans *trans)
  1017. {
  1018. struct lan9303 *chip = ds->priv;
  1019. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
  1020. mdb->vid);
  1021. if (mdb->vid)
  1022. return -EOPNOTSUPP;
  1023. if (lan9303_alr_cache_find_mac(chip, mdb->addr))
  1024. return 0;
  1025. if (!lan9303_alr_cache_find_free(chip))
  1026. return -ENOSPC;
  1027. return 0;
  1028. }
  1029. static void lan9303_port_mdb_add(struct dsa_switch *ds, int port,
  1030. const struct switchdev_obj_port_mdb *mdb,
  1031. struct switchdev_trans *trans)
  1032. {
  1033. struct lan9303 *chip = ds->priv;
  1034. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
  1035. mdb->vid);
  1036. lan9303_alr_add_port(chip, mdb->addr, port, false);
  1037. }
  1038. static int lan9303_port_mdb_del(struct dsa_switch *ds, int port,
  1039. const struct switchdev_obj_port_mdb *mdb)
  1040. {
  1041. struct lan9303 *chip = ds->priv;
  1042. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
  1043. mdb->vid);
  1044. if (mdb->vid)
  1045. return -EOPNOTSUPP;
  1046. lan9303_alr_del_port(chip, mdb->addr, port);
  1047. return 0;
  1048. }
  1049. static const struct dsa_switch_ops lan9303_switch_ops = {
  1050. .get_tag_protocol = lan9303_get_tag_protocol,
  1051. .setup = lan9303_setup,
  1052. .get_strings = lan9303_get_strings,
  1053. .phy_read = lan9303_phy_read,
  1054. .phy_write = lan9303_phy_write,
  1055. .adjust_link = lan9303_adjust_link,
  1056. .get_ethtool_stats = lan9303_get_ethtool_stats,
  1057. .get_sset_count = lan9303_get_sset_count,
  1058. .port_enable = lan9303_port_enable,
  1059. .port_disable = lan9303_port_disable,
  1060. .port_bridge_join = lan9303_port_bridge_join,
  1061. .port_bridge_leave = lan9303_port_bridge_leave,
  1062. .port_stp_state_set = lan9303_port_stp_state_set,
  1063. .port_fast_age = lan9303_port_fast_age,
  1064. .port_fdb_add = lan9303_port_fdb_add,
  1065. .port_fdb_del = lan9303_port_fdb_del,
  1066. .port_fdb_dump = lan9303_port_fdb_dump,
  1067. .port_mdb_prepare = lan9303_port_mdb_prepare,
  1068. .port_mdb_add = lan9303_port_mdb_add,
  1069. .port_mdb_del = lan9303_port_mdb_del,
  1070. };
  1071. static int lan9303_register_switch(struct lan9303 *chip)
  1072. {
  1073. chip->ds = dsa_switch_alloc(chip->dev, LAN9303_NUM_PORTS);
  1074. if (!chip->ds)
  1075. return -ENOMEM;
  1076. chip->ds->priv = chip;
  1077. chip->ds->ops = &lan9303_switch_ops;
  1078. chip->ds->phys_mii_mask = chip->phy_addr_sel_strap ? 0xe : 0x7;
  1079. return dsa_register_switch(chip->ds);
  1080. }
  1081. static void lan9303_probe_reset_gpio(struct lan9303 *chip,
  1082. struct device_node *np)
  1083. {
  1084. chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
  1085. GPIOD_OUT_LOW);
  1086. if (!chip->reset_gpio) {
  1087. dev_dbg(chip->dev, "No reset GPIO defined\n");
  1088. return;
  1089. }
  1090. chip->reset_duration = 200;
  1091. if (np) {
  1092. of_property_read_u32(np, "reset-duration",
  1093. &chip->reset_duration);
  1094. } else {
  1095. dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
  1096. }
  1097. /* A sane reset duration should not be longer than 1s */
  1098. if (chip->reset_duration > 1000)
  1099. chip->reset_duration = 1000;
  1100. }
  1101. int lan9303_probe(struct lan9303 *chip, struct device_node *np)
  1102. {
  1103. int ret;
  1104. mutex_init(&chip->indirect_mutex);
  1105. lan9303_probe_reset_gpio(chip, np);
  1106. ret = lan9303_handle_reset(chip);
  1107. if (ret)
  1108. return ret;
  1109. ret = lan9303_check_device(chip);
  1110. if (ret)
  1111. return ret;
  1112. ret = lan9303_register_switch(chip);
  1113. if (ret) {
  1114. dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
  1115. return ret;
  1116. }
  1117. return 0;
  1118. }
  1119. EXPORT_SYMBOL(lan9303_probe);
  1120. int lan9303_remove(struct lan9303 *chip)
  1121. {
  1122. int rc;
  1123. rc = lan9303_disable_processing(chip);
  1124. if (rc != 0)
  1125. dev_warn(chip->dev, "shutting down failed\n");
  1126. dsa_unregister_switch(chip->ds);
  1127. /* assert reset to the whole device to prevent it from doing anything */
  1128. gpiod_set_value_cansleep(chip->reset_gpio, 1);
  1129. gpiod_unexport(chip->reset_gpio);
  1130. return 0;
  1131. }
  1132. EXPORT_SYMBOL(lan9303_remove);
  1133. MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
  1134. MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
  1135. MODULE_LICENSE("GPL v2");