bcm_sf2.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static enum dsa_tag_protocol bcm_sf2_sw_get_tag_protocol(struct dsa_switch *ds)
  36. {
  37. return DSA_TAG_PROTO_BRCM;
  38. }
  39. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  40. {
  41. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  42. unsigned int i;
  43. u32 reg, offset;
  44. if (priv->type == BCM7445_DEVICE_ID)
  45. offset = CORE_STS_OVERRIDE_IMP;
  46. else
  47. offset = CORE_STS_OVERRIDE_IMP2;
  48. /* Enable the port memories */
  49. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  50. reg &= ~P_TXQ_PSM_VDD(port);
  51. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  52. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  53. reg = core_readl(priv, CORE_IMP_CTL);
  54. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  55. reg &= ~(RX_DIS | TX_DIS);
  56. core_writel(priv, reg, CORE_IMP_CTL);
  57. /* Enable forwarding */
  58. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  59. /* Enable IMP port in dumb mode */
  60. reg = core_readl(priv, CORE_SWITCH_CTRL);
  61. reg |= MII_DUMB_FWDG_EN;
  62. core_writel(priv, reg, CORE_SWITCH_CTRL);
  63. /* Configure Traffic Class to QoS mapping, allow each priority to map
  64. * to a different queue number
  65. */
  66. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  67. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  68. reg |= i << (PRT_TO_QID_SHIFT * i);
  69. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  70. b53_brcm_hdr_setup(ds, port);
  71. /* Force link status for IMP port */
  72. reg = core_readl(priv, offset);
  73. reg |= (MII_SW_OR | LINK_STS);
  74. core_writel(priv, reg, offset);
  75. }
  76. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  77. {
  78. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  79. u32 reg;
  80. reg = reg_readl(priv, REG_SPHY_CNTRL);
  81. if (enable) {
  82. reg |= PHY_RESET;
  83. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | CK25_DIS);
  84. reg_writel(priv, reg, REG_SPHY_CNTRL);
  85. udelay(21);
  86. reg = reg_readl(priv, REG_SPHY_CNTRL);
  87. reg &= ~PHY_RESET;
  88. } else {
  89. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  90. reg_writel(priv, reg, REG_SPHY_CNTRL);
  91. mdelay(1);
  92. reg |= CK25_DIS;
  93. }
  94. reg_writel(priv, reg, REG_SPHY_CNTRL);
  95. /* Use PHY-driven LED signaling */
  96. if (!enable) {
  97. reg = reg_readl(priv, REG_LED_CNTRL(0));
  98. reg |= SPDLNK_SRC_SEL;
  99. reg_writel(priv, reg, REG_LED_CNTRL(0));
  100. }
  101. }
  102. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  103. int port)
  104. {
  105. unsigned int off;
  106. switch (port) {
  107. case 7:
  108. off = P7_IRQ_OFF;
  109. break;
  110. case 0:
  111. /* Port 0 interrupts are located on the first bank */
  112. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  113. return;
  114. default:
  115. off = P_IRQ_OFF(port);
  116. break;
  117. }
  118. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  119. }
  120. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  121. int port)
  122. {
  123. unsigned int off;
  124. switch (port) {
  125. case 7:
  126. off = P7_IRQ_OFF;
  127. break;
  128. case 0:
  129. /* Port 0 interrupts are located on the first bank */
  130. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  131. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  132. return;
  133. default:
  134. off = P_IRQ_OFF(port);
  135. break;
  136. }
  137. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  138. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  139. }
  140. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  141. struct phy_device *phy)
  142. {
  143. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  144. unsigned int i;
  145. u32 reg;
  146. /* Clear the memory power down */
  147. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  148. reg &= ~P_TXQ_PSM_VDD(port);
  149. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  150. /* Enable Broadcom tags for that port if requested */
  151. if (priv->brcm_tag_mask & BIT(port))
  152. b53_brcm_hdr_setup(ds, port);
  153. /* Configure Traffic Class to QoS mapping, allow each priority to map
  154. * to a different queue number
  155. */
  156. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  157. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  158. reg |= i << (PRT_TO_QID_SHIFT * i);
  159. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  160. /* Re-enable the GPHY and re-apply workarounds */
  161. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  162. bcm_sf2_gphy_enable_set(ds, true);
  163. if (phy) {
  164. /* if phy_stop() has been called before, phy
  165. * will be in halted state, and phy_start()
  166. * will call resume.
  167. *
  168. * the resume path does not configure back
  169. * autoneg settings, and since we hard reset
  170. * the phy manually here, we need to reset the
  171. * state machine also.
  172. */
  173. phy->state = PHY_READY;
  174. phy_init_hw(phy);
  175. }
  176. }
  177. /* Enable MoCA port interrupts to get notified */
  178. if (port == priv->moca_port)
  179. bcm_sf2_port_intr_enable(priv, port);
  180. /* Set per-queue pause threshold to 32 */
  181. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  182. /* Set ACB threshold to 24 */
  183. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  184. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  185. SF2_NUM_EGRESS_QUEUES + i));
  186. reg &= ~XOFF_THRESHOLD_MASK;
  187. reg |= 24;
  188. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  189. SF2_NUM_EGRESS_QUEUES + i));
  190. }
  191. return b53_enable_port(ds, port, phy);
  192. }
  193. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  194. struct phy_device *phy)
  195. {
  196. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  197. u32 off, reg;
  198. if (priv->wol_ports_mask & (1 << port))
  199. return;
  200. if (port == priv->moca_port)
  201. bcm_sf2_port_intr_disable(priv, port);
  202. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  203. bcm_sf2_gphy_enable_set(ds, false);
  204. if (dsa_is_cpu_port(ds, port))
  205. off = CORE_IMP_CTL;
  206. else
  207. off = CORE_G_PCTL_PORT(port);
  208. b53_disable_port(ds, port, phy);
  209. /* Power down the port memory */
  210. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  211. reg |= P_TXQ_PSM_VDD(port);
  212. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  213. }
  214. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  215. int regnum, u16 val)
  216. {
  217. int ret = 0;
  218. u32 reg;
  219. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  220. reg |= MDIO_MASTER_SEL;
  221. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  222. /* Page << 8 | offset */
  223. reg = 0x70;
  224. reg <<= 2;
  225. core_writel(priv, addr, reg);
  226. /* Page << 8 | offset */
  227. reg = 0x80 << 8 | regnum << 1;
  228. reg <<= 2;
  229. if (op)
  230. ret = core_readl(priv, reg);
  231. else
  232. core_writel(priv, val, reg);
  233. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  234. reg &= ~MDIO_MASTER_SEL;
  235. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  236. return ret & 0xffff;
  237. }
  238. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  239. {
  240. struct bcm_sf2_priv *priv = bus->priv;
  241. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  242. * them to our master MDIO bus controller
  243. */
  244. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  245. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  246. else
  247. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  248. }
  249. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  250. u16 val)
  251. {
  252. struct bcm_sf2_priv *priv = bus->priv;
  253. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  254. * send them to our master MDIO bus controller
  255. */
  256. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  257. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  258. else
  259. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  260. return 0;
  261. }
  262. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  263. {
  264. struct bcm_sf2_priv *priv = dev_id;
  265. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  266. ~priv->irq0_mask;
  267. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  268. return IRQ_HANDLED;
  269. }
  270. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  271. {
  272. struct bcm_sf2_priv *priv = dev_id;
  273. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  274. ~priv->irq1_mask;
  275. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  276. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  277. priv->port_sts[7].link = 1;
  278. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  279. priv->port_sts[7].link = 0;
  280. return IRQ_HANDLED;
  281. }
  282. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  283. {
  284. unsigned int timeout = 1000;
  285. u32 reg;
  286. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  287. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  288. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  289. do {
  290. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  291. if (!(reg & SOFTWARE_RESET))
  292. break;
  293. usleep_range(1000, 2000);
  294. } while (timeout-- > 0);
  295. if (timeout == 0)
  296. return -ETIMEDOUT;
  297. return 0;
  298. }
  299. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  300. {
  301. intrl2_0_mask_set(priv, 0xffffffff);
  302. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  303. intrl2_1_mask_set(priv, 0xffffffff);
  304. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  305. }
  306. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  307. struct device_node *dn)
  308. {
  309. struct device_node *port;
  310. int mode;
  311. unsigned int port_num;
  312. priv->moca_port = -1;
  313. for_each_available_child_of_node(dn, port) {
  314. if (of_property_read_u32(port, "reg", &port_num))
  315. continue;
  316. /* Internal PHYs get assigned a specific 'phy-mode' property
  317. * value: "internal" to help flag them before MDIO probing
  318. * has completed, since they might be turned off at that
  319. * time
  320. */
  321. mode = of_get_phy_mode(port);
  322. if (mode < 0)
  323. continue;
  324. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  325. priv->int_phy_mask |= 1 << port_num;
  326. if (mode == PHY_INTERFACE_MODE_MOCA)
  327. priv->moca_port = port_num;
  328. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  329. priv->brcm_tag_mask |= 1 << port_num;
  330. }
  331. }
  332. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  333. {
  334. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  335. struct device_node *dn;
  336. static int index;
  337. int err;
  338. /* Find our integrated MDIO bus node */
  339. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  340. priv->master_mii_bus = of_mdio_find_bus(dn);
  341. if (!priv->master_mii_bus)
  342. return -EPROBE_DEFER;
  343. get_device(&priv->master_mii_bus->dev);
  344. priv->master_mii_dn = dn;
  345. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  346. if (!priv->slave_mii_bus)
  347. return -ENOMEM;
  348. priv->slave_mii_bus->priv = priv;
  349. priv->slave_mii_bus->name = "sf2 slave mii";
  350. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  351. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  352. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  353. index++);
  354. priv->slave_mii_bus->dev.of_node = dn;
  355. /* Include the pseudo-PHY address to divert reads towards our
  356. * workaround. This is only required for 7445D0, since 7445E0
  357. * disconnects the internal switch pseudo-PHY such that we can use the
  358. * regular SWITCH_MDIO master controller instead.
  359. *
  360. * Here we flag the pseudo PHY as needing special treatment and would
  361. * otherwise make all other PHY read/writes go to the master MDIO bus
  362. * controller that comes with this switch backed by the "mdio-unimac"
  363. * driver.
  364. */
  365. if (of_machine_is_compatible("brcm,bcm7445d0"))
  366. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  367. else
  368. priv->indir_phy_mask = 0;
  369. ds->phys_mii_mask = priv->indir_phy_mask;
  370. ds->slave_mii_bus = priv->slave_mii_bus;
  371. priv->slave_mii_bus->parent = ds->dev->parent;
  372. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  373. if (dn)
  374. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  375. else
  376. err = mdiobus_register(priv->slave_mii_bus);
  377. if (err)
  378. of_node_put(dn);
  379. return err;
  380. }
  381. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  382. {
  383. mdiobus_unregister(priv->slave_mii_bus);
  384. if (priv->master_mii_dn)
  385. of_node_put(priv->master_mii_dn);
  386. }
  387. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  388. {
  389. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  390. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  391. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  392. * the REG_PHY_REVISION register layout is.
  393. */
  394. return priv->hw_params.gphy_rev;
  395. }
  396. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  397. struct phy_device *phydev)
  398. {
  399. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  400. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  401. u32 id_mode_dis = 0, port_mode;
  402. const char *str = NULL;
  403. u32 reg, offset;
  404. if (priv->type == BCM7445_DEVICE_ID)
  405. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  406. else
  407. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  408. switch (phydev->interface) {
  409. case PHY_INTERFACE_MODE_RGMII:
  410. str = "RGMII (no delay)";
  411. id_mode_dis = 1;
  412. case PHY_INTERFACE_MODE_RGMII_TXID:
  413. if (!str)
  414. str = "RGMII (TX delay)";
  415. port_mode = EXT_GPHY;
  416. break;
  417. case PHY_INTERFACE_MODE_MII:
  418. str = "MII";
  419. port_mode = EXT_EPHY;
  420. break;
  421. case PHY_INTERFACE_MODE_REVMII:
  422. str = "Reverse MII";
  423. port_mode = EXT_REVMII;
  424. break;
  425. default:
  426. /* All other PHYs: internal and MoCA */
  427. goto force_link;
  428. }
  429. /* If the link is down, just disable the interface to conserve power */
  430. if (!phydev->link) {
  431. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  432. reg &= ~RGMII_MODE_EN;
  433. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  434. goto force_link;
  435. }
  436. /* Clear id_mode_dis bit, and the existing port mode, but
  437. * make sure we enable the RGMII block for data to pass
  438. */
  439. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  440. reg &= ~ID_MODE_DIS;
  441. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  442. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  443. reg |= port_mode | RGMII_MODE_EN;
  444. if (id_mode_dis)
  445. reg |= ID_MODE_DIS;
  446. if (phydev->pause) {
  447. if (phydev->asym_pause)
  448. reg |= TX_PAUSE_EN;
  449. reg |= RX_PAUSE_EN;
  450. }
  451. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  452. pr_info("Port %d configured for %s\n", port, str);
  453. force_link:
  454. /* Force link settings detected from the PHY */
  455. reg = SW_OVERRIDE;
  456. switch (phydev->speed) {
  457. case SPEED_1000:
  458. reg |= SPDSTS_1000 << SPEED_SHIFT;
  459. break;
  460. case SPEED_100:
  461. reg |= SPDSTS_100 << SPEED_SHIFT;
  462. break;
  463. }
  464. if (phydev->link)
  465. reg |= LINK_STS;
  466. if (phydev->duplex == DUPLEX_FULL)
  467. reg |= DUPLX_MODE;
  468. core_writel(priv, reg, offset);
  469. if (!phydev->is_pseudo_fixed_link)
  470. p->eee_enabled = b53_eee_init(ds, port, phydev);
  471. }
  472. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  473. struct fixed_phy_status *status)
  474. {
  475. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  476. u32 duplex, pause, offset;
  477. u32 reg;
  478. if (priv->type == BCM7445_DEVICE_ID)
  479. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  480. else
  481. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  482. duplex = core_readl(priv, CORE_DUPSTS);
  483. pause = core_readl(priv, CORE_PAUSESTS);
  484. status->link = 0;
  485. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  486. * which means that we need to force the link at the port override
  487. * level to get the data to flow. We do use what the interrupt handler
  488. * did determine before.
  489. *
  490. * For the other ports, we just force the link status, since this is
  491. * a fixed PHY device.
  492. */
  493. if (port == priv->moca_port) {
  494. status->link = priv->port_sts[port].link;
  495. /* For MoCA interfaces, also force a link down notification
  496. * since some version of the user-space daemon (mocad) use
  497. * cmd->autoneg to force the link, which messes up the PHY
  498. * state machine and make it go in PHY_FORCING state instead.
  499. */
  500. if (!status->link)
  501. netif_carrier_off(ds->ports[port].slave);
  502. status->duplex = 1;
  503. } else {
  504. status->link = 1;
  505. status->duplex = !!(duplex & (1 << port));
  506. }
  507. reg = core_readl(priv, offset);
  508. reg |= SW_OVERRIDE;
  509. if (status->link)
  510. reg |= LINK_STS;
  511. else
  512. reg &= ~LINK_STS;
  513. core_writel(priv, reg, offset);
  514. if ((pause & (1 << port)) &&
  515. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  516. status->asym_pause = 1;
  517. status->pause = 1;
  518. }
  519. if (pause & (1 << port))
  520. status->pause = 1;
  521. }
  522. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  523. {
  524. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  525. u32 reg;
  526. /* Enable ACB globally */
  527. reg = acb_readl(priv, ACB_CONTROL);
  528. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  529. acb_writel(priv, reg, ACB_CONTROL);
  530. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  531. reg |= ACB_EN | ACB_ALGORITHM;
  532. acb_writel(priv, reg, ACB_CONTROL);
  533. }
  534. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  535. {
  536. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  537. unsigned int port;
  538. bcm_sf2_intr_disable(priv);
  539. /* Disable all ports physically present including the IMP
  540. * port, the other ones have already been disabled during
  541. * bcm_sf2_sw_setup
  542. */
  543. for (port = 0; port < DSA_MAX_PORTS; port++) {
  544. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  545. bcm_sf2_port_disable(ds, port, NULL);
  546. }
  547. return 0;
  548. }
  549. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  550. {
  551. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  552. unsigned int port;
  553. int ret;
  554. ret = bcm_sf2_sw_rst(priv);
  555. if (ret) {
  556. pr_err("%s: failed to software reset switch\n", __func__);
  557. return ret;
  558. }
  559. if (priv->hw_params.num_gphy == 1)
  560. bcm_sf2_gphy_enable_set(ds, true);
  561. for (port = 0; port < DSA_MAX_PORTS; port++) {
  562. if (dsa_is_user_port(ds, port))
  563. bcm_sf2_port_setup(ds, port, NULL);
  564. else if (dsa_is_cpu_port(ds, port))
  565. bcm_sf2_imp_setup(ds, port);
  566. }
  567. bcm_sf2_enable_acb(ds);
  568. return 0;
  569. }
  570. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  571. struct ethtool_wolinfo *wol)
  572. {
  573. struct net_device *p = ds->ports[port].cpu_dp->master;
  574. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  575. struct ethtool_wolinfo pwol;
  576. /* Get the parent device WoL settings */
  577. p->ethtool_ops->get_wol(p, &pwol);
  578. /* Advertise the parent device supported settings */
  579. wol->supported = pwol.supported;
  580. memset(&wol->sopass, 0, sizeof(wol->sopass));
  581. if (pwol.wolopts & WAKE_MAGICSECURE)
  582. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  583. if (priv->wol_ports_mask & (1 << port))
  584. wol->wolopts = pwol.wolopts;
  585. else
  586. wol->wolopts = 0;
  587. }
  588. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  589. struct ethtool_wolinfo *wol)
  590. {
  591. struct net_device *p = ds->ports[port].cpu_dp->master;
  592. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  593. s8 cpu_port = ds->ports[port].cpu_dp->index;
  594. struct ethtool_wolinfo pwol;
  595. p->ethtool_ops->get_wol(p, &pwol);
  596. if (wol->wolopts & ~pwol.supported)
  597. return -EINVAL;
  598. if (wol->wolopts)
  599. priv->wol_ports_mask |= (1 << port);
  600. else
  601. priv->wol_ports_mask &= ~(1 << port);
  602. /* If we have at least one port enabled, make sure the CPU port
  603. * is also enabled. If the CPU port is the last one enabled, we disable
  604. * it since this configuration does not make sense.
  605. */
  606. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  607. priv->wol_ports_mask |= (1 << cpu_port);
  608. else
  609. priv->wol_ports_mask &= ~(1 << cpu_port);
  610. return p->ethtool_ops->set_wol(p, wol);
  611. }
  612. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  613. {
  614. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  615. unsigned int port;
  616. /* Enable all valid ports and disable those unused */
  617. for (port = 0; port < priv->hw_params.num_ports; port++) {
  618. /* IMP port receives special treatment */
  619. if (dsa_is_user_port(ds, port))
  620. bcm_sf2_port_setup(ds, port, NULL);
  621. else if (dsa_is_cpu_port(ds, port))
  622. bcm_sf2_imp_setup(ds, port);
  623. else
  624. bcm_sf2_port_disable(ds, port, NULL);
  625. }
  626. b53_configure_vlan(ds);
  627. bcm_sf2_enable_acb(ds);
  628. return 0;
  629. }
  630. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  631. * register basis so we need to translate that into an address that the
  632. * bus-glue understands.
  633. */
  634. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  635. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  636. u8 *val)
  637. {
  638. struct bcm_sf2_priv *priv = dev->priv;
  639. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  640. return 0;
  641. }
  642. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  643. u16 *val)
  644. {
  645. struct bcm_sf2_priv *priv = dev->priv;
  646. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  647. return 0;
  648. }
  649. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  650. u32 *val)
  651. {
  652. struct bcm_sf2_priv *priv = dev->priv;
  653. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  654. return 0;
  655. }
  656. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  657. u64 *val)
  658. {
  659. struct bcm_sf2_priv *priv = dev->priv;
  660. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  661. return 0;
  662. }
  663. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  664. u8 value)
  665. {
  666. struct bcm_sf2_priv *priv = dev->priv;
  667. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  668. return 0;
  669. }
  670. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  671. u16 value)
  672. {
  673. struct bcm_sf2_priv *priv = dev->priv;
  674. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  675. return 0;
  676. }
  677. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  678. u32 value)
  679. {
  680. struct bcm_sf2_priv *priv = dev->priv;
  681. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  682. return 0;
  683. }
  684. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  685. u64 value)
  686. {
  687. struct bcm_sf2_priv *priv = dev->priv;
  688. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  689. return 0;
  690. }
  691. static const struct b53_io_ops bcm_sf2_io_ops = {
  692. .read8 = bcm_sf2_core_read8,
  693. .read16 = bcm_sf2_core_read16,
  694. .read32 = bcm_sf2_core_read32,
  695. .read48 = bcm_sf2_core_read64,
  696. .read64 = bcm_sf2_core_read64,
  697. .write8 = bcm_sf2_core_write8,
  698. .write16 = bcm_sf2_core_write16,
  699. .write32 = bcm_sf2_core_write32,
  700. .write48 = bcm_sf2_core_write64,
  701. .write64 = bcm_sf2_core_write64,
  702. };
  703. static const struct dsa_switch_ops bcm_sf2_ops = {
  704. .get_tag_protocol = bcm_sf2_sw_get_tag_protocol,
  705. .setup = bcm_sf2_sw_setup,
  706. .get_strings = b53_get_strings,
  707. .get_ethtool_stats = b53_get_ethtool_stats,
  708. .get_sset_count = b53_get_sset_count,
  709. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  710. .adjust_link = bcm_sf2_sw_adjust_link,
  711. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  712. .suspend = bcm_sf2_sw_suspend,
  713. .resume = bcm_sf2_sw_resume,
  714. .get_wol = bcm_sf2_sw_get_wol,
  715. .set_wol = bcm_sf2_sw_set_wol,
  716. .port_enable = bcm_sf2_port_setup,
  717. .port_disable = bcm_sf2_port_disable,
  718. .get_mac_eee = b53_get_mac_eee,
  719. .set_mac_eee = b53_set_mac_eee,
  720. .port_bridge_join = b53_br_join,
  721. .port_bridge_leave = b53_br_leave,
  722. .port_stp_state_set = b53_br_set_stp_state,
  723. .port_fast_age = b53_br_fast_age,
  724. .port_vlan_filtering = b53_vlan_filtering,
  725. .port_vlan_prepare = b53_vlan_prepare,
  726. .port_vlan_add = b53_vlan_add,
  727. .port_vlan_del = b53_vlan_del,
  728. .port_fdb_dump = b53_fdb_dump,
  729. .port_fdb_add = b53_fdb_add,
  730. .port_fdb_del = b53_fdb_del,
  731. .get_rxnfc = bcm_sf2_get_rxnfc,
  732. .set_rxnfc = bcm_sf2_set_rxnfc,
  733. .port_mirror_add = b53_mirror_add,
  734. .port_mirror_del = b53_mirror_del,
  735. };
  736. struct bcm_sf2_of_data {
  737. u32 type;
  738. const u16 *reg_offsets;
  739. unsigned int core_reg_align;
  740. unsigned int num_cfp_rules;
  741. };
  742. /* Register offsets for the SWITCH_REG_* block */
  743. static const u16 bcm_sf2_7445_reg_offsets[] = {
  744. [REG_SWITCH_CNTRL] = 0x00,
  745. [REG_SWITCH_STATUS] = 0x04,
  746. [REG_DIR_DATA_WRITE] = 0x08,
  747. [REG_DIR_DATA_READ] = 0x0C,
  748. [REG_SWITCH_REVISION] = 0x18,
  749. [REG_PHY_REVISION] = 0x1C,
  750. [REG_SPHY_CNTRL] = 0x2C,
  751. [REG_RGMII_0_CNTRL] = 0x34,
  752. [REG_RGMII_1_CNTRL] = 0x40,
  753. [REG_RGMII_2_CNTRL] = 0x4c,
  754. [REG_LED_0_CNTRL] = 0x90,
  755. [REG_LED_1_CNTRL] = 0x94,
  756. [REG_LED_2_CNTRL] = 0x98,
  757. };
  758. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  759. .type = BCM7445_DEVICE_ID,
  760. .core_reg_align = 0,
  761. .reg_offsets = bcm_sf2_7445_reg_offsets,
  762. .num_cfp_rules = 256,
  763. };
  764. static const u16 bcm_sf2_7278_reg_offsets[] = {
  765. [REG_SWITCH_CNTRL] = 0x00,
  766. [REG_SWITCH_STATUS] = 0x04,
  767. [REG_DIR_DATA_WRITE] = 0x08,
  768. [REG_DIR_DATA_READ] = 0x0c,
  769. [REG_SWITCH_REVISION] = 0x10,
  770. [REG_PHY_REVISION] = 0x14,
  771. [REG_SPHY_CNTRL] = 0x24,
  772. [REG_RGMII_0_CNTRL] = 0xe0,
  773. [REG_RGMII_1_CNTRL] = 0xec,
  774. [REG_RGMII_2_CNTRL] = 0xf8,
  775. [REG_LED_0_CNTRL] = 0x40,
  776. [REG_LED_1_CNTRL] = 0x4c,
  777. [REG_LED_2_CNTRL] = 0x58,
  778. };
  779. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  780. .type = BCM7278_DEVICE_ID,
  781. .core_reg_align = 1,
  782. .reg_offsets = bcm_sf2_7278_reg_offsets,
  783. .num_cfp_rules = 128,
  784. };
  785. static const struct of_device_id bcm_sf2_of_match[] = {
  786. { .compatible = "brcm,bcm7445-switch-v4.0",
  787. .data = &bcm_sf2_7445_data
  788. },
  789. { .compatible = "brcm,bcm7278-switch-v4.0",
  790. .data = &bcm_sf2_7278_data
  791. },
  792. { /* sentinel */ },
  793. };
  794. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  795. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  796. {
  797. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  798. struct device_node *dn = pdev->dev.of_node;
  799. const struct of_device_id *of_id = NULL;
  800. const struct bcm_sf2_of_data *data;
  801. struct b53_platform_data *pdata;
  802. struct dsa_switch_ops *ops;
  803. struct bcm_sf2_priv *priv;
  804. struct b53_device *dev;
  805. struct dsa_switch *ds;
  806. void __iomem **base;
  807. struct resource *r;
  808. unsigned int i;
  809. u32 reg, rev;
  810. int ret;
  811. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  812. if (!priv)
  813. return -ENOMEM;
  814. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  815. if (!ops)
  816. return -ENOMEM;
  817. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  818. if (!dev)
  819. return -ENOMEM;
  820. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  821. if (!pdata)
  822. return -ENOMEM;
  823. of_id = of_match_node(bcm_sf2_of_match, dn);
  824. if (!of_id || !of_id->data)
  825. return -EINVAL;
  826. data = of_id->data;
  827. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  828. priv->type = data->type;
  829. priv->reg_offsets = data->reg_offsets;
  830. priv->core_reg_align = data->core_reg_align;
  831. priv->num_cfp_rules = data->num_cfp_rules;
  832. /* Auto-detection using standard registers will not work, so
  833. * provide an indication of what kind of device we are for
  834. * b53_common to work with
  835. */
  836. pdata->chip_id = priv->type;
  837. dev->pdata = pdata;
  838. priv->dev = dev;
  839. ds = dev->ds;
  840. ds->ops = &bcm_sf2_ops;
  841. /* Advertise the 8 egress queues */
  842. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  843. dev_set_drvdata(&pdev->dev, priv);
  844. spin_lock_init(&priv->indir_lock);
  845. mutex_init(&priv->stats_mutex);
  846. mutex_init(&priv->cfp.lock);
  847. /* CFP rule #0 cannot be used for specific classifications, flag it as
  848. * permanently used
  849. */
  850. set_bit(0, priv->cfp.used);
  851. set_bit(0, priv->cfp.unique);
  852. bcm_sf2_identify_ports(priv, dn->child);
  853. priv->irq0 = irq_of_parse_and_map(dn, 0);
  854. priv->irq1 = irq_of_parse_and_map(dn, 1);
  855. base = &priv->core;
  856. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  857. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  858. *base = devm_ioremap_resource(&pdev->dev, r);
  859. if (IS_ERR(*base)) {
  860. pr_err("unable to find register: %s\n", reg_names[i]);
  861. return PTR_ERR(*base);
  862. }
  863. base++;
  864. }
  865. ret = bcm_sf2_sw_rst(priv);
  866. if (ret) {
  867. pr_err("unable to software reset switch: %d\n", ret);
  868. return ret;
  869. }
  870. ret = bcm_sf2_mdio_register(ds);
  871. if (ret) {
  872. pr_err("failed to register MDIO bus\n");
  873. return ret;
  874. }
  875. ret = bcm_sf2_cfp_rst(priv);
  876. if (ret) {
  877. pr_err("failed to reset CFP\n");
  878. goto out_mdio;
  879. }
  880. /* Disable all interrupts and request them */
  881. bcm_sf2_intr_disable(priv);
  882. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  883. "switch_0", priv);
  884. if (ret < 0) {
  885. pr_err("failed to request switch_0 IRQ\n");
  886. goto out_mdio;
  887. }
  888. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  889. "switch_1", priv);
  890. if (ret < 0) {
  891. pr_err("failed to request switch_1 IRQ\n");
  892. goto out_mdio;
  893. }
  894. /* Reset the MIB counters */
  895. reg = core_readl(priv, CORE_GMNCFGCFG);
  896. reg |= RST_MIB_CNT;
  897. core_writel(priv, reg, CORE_GMNCFGCFG);
  898. reg &= ~RST_MIB_CNT;
  899. core_writel(priv, reg, CORE_GMNCFGCFG);
  900. /* Get the maximum number of ports for this switch */
  901. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  902. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  903. priv->hw_params.num_ports = DSA_MAX_PORTS;
  904. /* Assume a single GPHY setup if we can't read that property */
  905. if (of_property_read_u32(dn, "brcm,num-gphy",
  906. &priv->hw_params.num_gphy))
  907. priv->hw_params.num_gphy = 1;
  908. rev = reg_readl(priv, REG_SWITCH_REVISION);
  909. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  910. SWITCH_TOP_REV_MASK;
  911. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  912. rev = reg_readl(priv, REG_PHY_REVISION);
  913. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  914. ret = b53_switch_register(dev);
  915. if (ret)
  916. goto out_mdio;
  917. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  918. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  919. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  920. priv->core, priv->irq0, priv->irq1);
  921. return 0;
  922. out_mdio:
  923. bcm_sf2_mdio_unregister(priv);
  924. return ret;
  925. }
  926. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  927. {
  928. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  929. /* Disable all ports and interrupts */
  930. priv->wol_ports_mask = 0;
  931. bcm_sf2_sw_suspend(priv->dev->ds);
  932. dsa_unregister_switch(priv->dev->ds);
  933. bcm_sf2_mdio_unregister(priv);
  934. return 0;
  935. }
  936. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  937. {
  938. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  939. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  940. * successful MDIO bus scan to occur. If we did turn off the GPHY
  941. * before (e.g: port_disable), this will also power it back on.
  942. *
  943. * Do not rely on kexec_in_progress, just power the PHY on.
  944. */
  945. if (priv->hw_params.num_gphy == 1)
  946. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  947. }
  948. #ifdef CONFIG_PM_SLEEP
  949. static int bcm_sf2_suspend(struct device *dev)
  950. {
  951. struct platform_device *pdev = to_platform_device(dev);
  952. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  953. return dsa_switch_suspend(priv->dev->ds);
  954. }
  955. static int bcm_sf2_resume(struct device *dev)
  956. {
  957. struct platform_device *pdev = to_platform_device(dev);
  958. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  959. return dsa_switch_resume(priv->dev->ds);
  960. }
  961. #endif /* CONFIG_PM_SLEEP */
  962. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  963. bcm_sf2_suspend, bcm_sf2_resume);
  964. static struct platform_driver bcm_sf2_driver = {
  965. .probe = bcm_sf2_sw_probe,
  966. .remove = bcm_sf2_sw_remove,
  967. .shutdown = bcm_sf2_sw_shutdown,
  968. .driver = {
  969. .name = "brcm-sf2",
  970. .of_match_table = bcm_sf2_of_match,
  971. .pm = &bcm_sf2_pm_ops,
  972. },
  973. };
  974. module_platform_driver(bcm_sf2_driver);
  975. MODULE_AUTHOR("Broadcom Corporation");
  976. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  977. MODULE_LICENSE("GPL");
  978. MODULE_ALIAS("platform:brcm-sf2");