flexcan.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
  7. * Copyright (c) 2014 David Jander, Protonic Holland
  8. *
  9. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  10. *
  11. * LICENCE:
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation version 2.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. */
  22. #include <linux/netdevice.h>
  23. #include <linux/can.h>
  24. #include <linux/can/dev.h>
  25. #include <linux/can/error.h>
  26. #include <linux/can/led.h>
  27. #include <linux/can/rx-offload.h>
  28. #include <linux/clk.h>
  29. #include <linux/delay.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/module.h>
  33. #include <linux/of.h>
  34. #include <linux/of_device.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/regulator/consumer.h>
  37. #define DRV_NAME "flexcan"
  38. /* 8 for RX fifo and 2 error handling */
  39. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  40. /* FLEXCAN module configuration register (CANMCR) bits */
  41. #define FLEXCAN_MCR_MDIS BIT(31)
  42. #define FLEXCAN_MCR_FRZ BIT(30)
  43. #define FLEXCAN_MCR_FEN BIT(29)
  44. #define FLEXCAN_MCR_HALT BIT(28)
  45. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  46. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  47. #define FLEXCAN_MCR_SOFTRST BIT(25)
  48. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  49. #define FLEXCAN_MCR_SUPV BIT(23)
  50. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  51. #define FLEXCAN_MCR_WRN_EN BIT(21)
  52. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  53. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  54. #define FLEXCAN_MCR_DOZE BIT(18)
  55. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  56. #define FLEXCAN_MCR_IRMQ BIT(16)
  57. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  58. #define FLEXCAN_MCR_AEN BIT(12)
  59. /* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
  60. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
  61. #define FLEXCAN_MCR_IDAM_A (0x0 << 8)
  62. #define FLEXCAN_MCR_IDAM_B (0x1 << 8)
  63. #define FLEXCAN_MCR_IDAM_C (0x2 << 8)
  64. #define FLEXCAN_MCR_IDAM_D (0x3 << 8)
  65. /* FLEXCAN control register (CANCTRL) bits */
  66. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  67. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  68. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  69. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  70. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  71. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  72. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  73. #define FLEXCAN_CTRL_LPB BIT(12)
  74. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  75. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  76. #define FLEXCAN_CTRL_SMP BIT(7)
  77. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  78. #define FLEXCAN_CTRL_TSYN BIT(5)
  79. #define FLEXCAN_CTRL_LBUF BIT(4)
  80. #define FLEXCAN_CTRL_LOM BIT(3)
  81. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  82. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  83. #define FLEXCAN_CTRL_ERR_STATE \
  84. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  85. FLEXCAN_CTRL_BOFF_MSK)
  86. #define FLEXCAN_CTRL_ERR_ALL \
  87. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  88. /* FLEXCAN control register 2 (CTRL2) bits */
  89. #define FLEXCAN_CTRL2_ECRWRE BIT(29)
  90. #define FLEXCAN_CTRL2_WRMFRZ BIT(28)
  91. #define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
  92. #define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
  93. #define FLEXCAN_CTRL2_MRP BIT(18)
  94. #define FLEXCAN_CTRL2_RRS BIT(17)
  95. #define FLEXCAN_CTRL2_EACEN BIT(16)
  96. /* FLEXCAN memory error control register (MECR) bits */
  97. #define FLEXCAN_MECR_ECRWRDIS BIT(31)
  98. #define FLEXCAN_MECR_HANCEI_MSK BIT(19)
  99. #define FLEXCAN_MECR_FANCEI_MSK BIT(18)
  100. #define FLEXCAN_MECR_CEI_MSK BIT(16)
  101. #define FLEXCAN_MECR_HAERRIE BIT(15)
  102. #define FLEXCAN_MECR_FAERRIE BIT(14)
  103. #define FLEXCAN_MECR_EXTERRIE BIT(13)
  104. #define FLEXCAN_MECR_RERRDIS BIT(9)
  105. #define FLEXCAN_MECR_ECCDIS BIT(8)
  106. #define FLEXCAN_MECR_NCEFAFRZ BIT(7)
  107. /* FLEXCAN error and status register (ESR) bits */
  108. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  109. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  110. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  111. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  112. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  113. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  114. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  115. #define FLEXCAN_ESR_STF_ERR BIT(10)
  116. #define FLEXCAN_ESR_TX_WRN BIT(9)
  117. #define FLEXCAN_ESR_RX_WRN BIT(8)
  118. #define FLEXCAN_ESR_IDLE BIT(7)
  119. #define FLEXCAN_ESR_TXRX BIT(6)
  120. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  121. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  122. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  123. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  124. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  125. #define FLEXCAN_ESR_ERR_INT BIT(1)
  126. #define FLEXCAN_ESR_WAK_INT BIT(0)
  127. #define FLEXCAN_ESR_ERR_BUS \
  128. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  129. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  130. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  131. #define FLEXCAN_ESR_ERR_STATE \
  132. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  133. #define FLEXCAN_ESR_ERR_ALL \
  134. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  135. #define FLEXCAN_ESR_ALL_INT \
  136. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  137. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  138. /* FLEXCAN interrupt flag register (IFLAG) bits */
  139. /* Errata ERR005829 step7: Reserve first valid MB */
  140. #define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
  141. #define FLEXCAN_TX_MB_OFF_FIFO 9
  142. #define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
  143. #define FLEXCAN_TX_MB_OFF_TIMESTAMP 1
  144. #define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
  145. #define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST 63
  146. #define FLEXCAN_IFLAG_MB(x) BIT(x)
  147. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  148. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  149. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  150. /* FLEXCAN message buffers */
  151. #define FLEXCAN_MB_CODE_MASK (0xf << 24)
  152. #define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
  153. #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
  154. #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
  155. #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
  156. #define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
  157. #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
  158. #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
  159. #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
  160. #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
  161. #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
  162. #define FLEXCAN_MB_CNT_SRR BIT(22)
  163. #define FLEXCAN_MB_CNT_IDE BIT(21)
  164. #define FLEXCAN_MB_CNT_RTR BIT(20)
  165. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  166. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  167. #define FLEXCAN_TIMEOUT_US (50)
  168. /* FLEXCAN hardware feature flags
  169. *
  170. * Below is some version info we got:
  171. * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
  172. * Filter? connected? Passive detection ception in MB
  173. * MX25 FlexCAN2 03.00.00.00 no no ? no no
  174. * MX28 FlexCAN2 03.00.04.00 yes yes no no no
  175. * MX35 FlexCAN2 03.00.00.00 no no ? no no
  176. * MX53 FlexCAN2 03.00.00.00 yes no no no no
  177. * MX6s FlexCAN3 10.00.12.00 yes yes no no yes
  178. * VF610 FlexCAN3 ? no yes ? yes yes?
  179. *
  180. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  181. */
  182. #define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */
  183. #define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
  184. #define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
  185. #define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
  186. #define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
  187. #define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */
  188. /* Structure of the message buffer */
  189. struct flexcan_mb {
  190. u32 can_ctrl;
  191. u32 can_id;
  192. u32 data[2];
  193. };
  194. /* Structure of the hardware registers */
  195. struct flexcan_regs {
  196. u32 mcr; /* 0x00 */
  197. u32 ctrl; /* 0x04 */
  198. u32 timer; /* 0x08 */
  199. u32 _reserved1; /* 0x0c */
  200. u32 rxgmask; /* 0x10 */
  201. u32 rx14mask; /* 0x14 */
  202. u32 rx15mask; /* 0x18 */
  203. u32 ecr; /* 0x1c */
  204. u32 esr; /* 0x20 */
  205. u32 imask2; /* 0x24 */
  206. u32 imask1; /* 0x28 */
  207. u32 iflag2; /* 0x2c */
  208. u32 iflag1; /* 0x30 */
  209. union { /* 0x34 */
  210. u32 gfwr_mx28; /* MX28, MX53 */
  211. u32 ctrl2; /* MX6, VF610 */
  212. };
  213. u32 esr2; /* 0x38 */
  214. u32 imeur; /* 0x3c */
  215. u32 lrfr; /* 0x40 */
  216. u32 crcr; /* 0x44 */
  217. u32 rxfgmask; /* 0x48 */
  218. u32 rxfir; /* 0x4c */
  219. u32 _reserved3[12]; /* 0x50 */
  220. struct flexcan_mb mb[64]; /* 0x80 */
  221. /* FIFO-mode:
  222. * MB
  223. * 0x080...0x08f 0 RX message buffer
  224. * 0x090...0x0df 1-5 reserverd
  225. * 0x0e0...0x0ff 6-7 8 entry ID table
  226. * (mx25, mx28, mx35, mx53)
  227. * 0x0e0...0x2df 6-7..37 8..128 entry ID table
  228. * size conf'ed via ctrl2::RFFN
  229. * (mx6, vf610)
  230. */
  231. u32 _reserved4[256]; /* 0x480 */
  232. u32 rximr[64]; /* 0x880 */
  233. u32 _reserved5[24]; /* 0x980 */
  234. u32 gfwr_mx6; /* 0x9e0 - MX6 */
  235. u32 _reserved6[63]; /* 0x9e4 */
  236. u32 mecr; /* 0xae0 */
  237. u32 erriar; /* 0xae4 */
  238. u32 erridpr; /* 0xae8 */
  239. u32 errippr; /* 0xaec */
  240. u32 rerrar; /* 0xaf0 */
  241. u32 rerrdr; /* 0xaf4 */
  242. u32 rerrsynr; /* 0xaf8 */
  243. u32 errsr; /* 0xafc */
  244. };
  245. struct flexcan_devtype_data {
  246. u32 quirks; /* quirks needed for different IP cores */
  247. };
  248. struct flexcan_priv {
  249. struct can_priv can;
  250. struct can_rx_offload offload;
  251. struct flexcan_regs __iomem *regs;
  252. struct flexcan_mb __iomem *tx_mb;
  253. struct flexcan_mb __iomem *tx_mb_reserved;
  254. u8 tx_mb_idx;
  255. u32 reg_ctrl_default;
  256. u32 reg_imask1_default;
  257. u32 reg_imask2_default;
  258. struct clk *clk_ipg;
  259. struct clk *clk_per;
  260. const struct flexcan_devtype_data *devtype_data;
  261. struct regulator *reg_xceiver;
  262. };
  263. static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
  264. .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
  265. FLEXCAN_QUIRK_BROKEN_PERR_STATE,
  266. };
  267. static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
  268. .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
  269. };
  270. static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  271. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
  272. FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE,
  273. };
  274. static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
  275. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
  276. FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
  277. };
  278. static const struct can_bittiming_const flexcan_bittiming_const = {
  279. .name = DRV_NAME,
  280. .tseg1_min = 4,
  281. .tseg1_max = 16,
  282. .tseg2_min = 2,
  283. .tseg2_max = 8,
  284. .sjw_max = 4,
  285. .brp_min = 1,
  286. .brp_max = 256,
  287. .brp_inc = 1,
  288. };
  289. /* Abstract off the read/write for arm versus ppc. This
  290. * assumes that PPC uses big-endian registers and everything
  291. * else uses little-endian registers, independent of CPU
  292. * endianness.
  293. */
  294. #if defined(CONFIG_PPC)
  295. static inline u32 flexcan_read(void __iomem *addr)
  296. {
  297. return in_be32(addr);
  298. }
  299. static inline void flexcan_write(u32 val, void __iomem *addr)
  300. {
  301. out_be32(addr, val);
  302. }
  303. #else
  304. static inline u32 flexcan_read(void __iomem *addr)
  305. {
  306. return readl(addr);
  307. }
  308. static inline void flexcan_write(u32 val, void __iomem *addr)
  309. {
  310. writel(val, addr);
  311. }
  312. #endif
  313. static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
  314. {
  315. struct flexcan_regs __iomem *regs = priv->regs;
  316. u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
  317. flexcan_write(reg_ctrl, &regs->ctrl);
  318. }
  319. static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
  320. {
  321. struct flexcan_regs __iomem *regs = priv->regs;
  322. u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
  323. flexcan_write(reg_ctrl, &regs->ctrl);
  324. }
  325. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  326. {
  327. if (!priv->reg_xceiver)
  328. return 0;
  329. return regulator_enable(priv->reg_xceiver);
  330. }
  331. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  332. {
  333. if (!priv->reg_xceiver)
  334. return 0;
  335. return regulator_disable(priv->reg_xceiver);
  336. }
  337. static int flexcan_chip_enable(struct flexcan_priv *priv)
  338. {
  339. struct flexcan_regs __iomem *regs = priv->regs;
  340. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  341. u32 reg;
  342. reg = flexcan_read(&regs->mcr);
  343. reg &= ~FLEXCAN_MCR_MDIS;
  344. flexcan_write(reg, &regs->mcr);
  345. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  346. udelay(10);
  347. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  348. return -ETIMEDOUT;
  349. return 0;
  350. }
  351. static int flexcan_chip_disable(struct flexcan_priv *priv)
  352. {
  353. struct flexcan_regs __iomem *regs = priv->regs;
  354. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  355. u32 reg;
  356. reg = flexcan_read(&regs->mcr);
  357. reg |= FLEXCAN_MCR_MDIS;
  358. flexcan_write(reg, &regs->mcr);
  359. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  360. udelay(10);
  361. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  362. return -ETIMEDOUT;
  363. return 0;
  364. }
  365. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  366. {
  367. struct flexcan_regs __iomem *regs = priv->regs;
  368. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  369. u32 reg;
  370. reg = flexcan_read(&regs->mcr);
  371. reg |= FLEXCAN_MCR_HALT;
  372. flexcan_write(reg, &regs->mcr);
  373. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  374. udelay(100);
  375. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  376. return -ETIMEDOUT;
  377. return 0;
  378. }
  379. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  380. {
  381. struct flexcan_regs __iomem *regs = priv->regs;
  382. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  383. u32 reg;
  384. reg = flexcan_read(&regs->mcr);
  385. reg &= ~FLEXCAN_MCR_HALT;
  386. flexcan_write(reg, &regs->mcr);
  387. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  388. udelay(10);
  389. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  390. return -ETIMEDOUT;
  391. return 0;
  392. }
  393. static int flexcan_chip_softreset(struct flexcan_priv *priv)
  394. {
  395. struct flexcan_regs __iomem *regs = priv->regs;
  396. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  397. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  398. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  399. udelay(10);
  400. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  401. return -ETIMEDOUT;
  402. return 0;
  403. }
  404. static int __flexcan_get_berr_counter(const struct net_device *dev,
  405. struct can_berr_counter *bec)
  406. {
  407. const struct flexcan_priv *priv = netdev_priv(dev);
  408. struct flexcan_regs __iomem *regs = priv->regs;
  409. u32 reg = flexcan_read(&regs->ecr);
  410. bec->txerr = (reg >> 0) & 0xff;
  411. bec->rxerr = (reg >> 8) & 0xff;
  412. return 0;
  413. }
  414. static int flexcan_get_berr_counter(const struct net_device *dev,
  415. struct can_berr_counter *bec)
  416. {
  417. const struct flexcan_priv *priv = netdev_priv(dev);
  418. int err;
  419. err = clk_prepare_enable(priv->clk_ipg);
  420. if (err)
  421. return err;
  422. err = clk_prepare_enable(priv->clk_per);
  423. if (err)
  424. goto out_disable_ipg;
  425. err = __flexcan_get_berr_counter(dev, bec);
  426. clk_disable_unprepare(priv->clk_per);
  427. out_disable_ipg:
  428. clk_disable_unprepare(priv->clk_ipg);
  429. return err;
  430. }
  431. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  432. {
  433. const struct flexcan_priv *priv = netdev_priv(dev);
  434. struct can_frame *cf = (struct can_frame *)skb->data;
  435. u32 can_id;
  436. u32 data;
  437. u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
  438. if (can_dropped_invalid_skb(dev, skb))
  439. return NETDEV_TX_OK;
  440. netif_stop_queue(dev);
  441. if (cf->can_id & CAN_EFF_FLAG) {
  442. can_id = cf->can_id & CAN_EFF_MASK;
  443. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  444. } else {
  445. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  446. }
  447. if (cf->can_id & CAN_RTR_FLAG)
  448. ctrl |= FLEXCAN_MB_CNT_RTR;
  449. if (cf->can_dlc > 0) {
  450. data = be32_to_cpup((__be32 *)&cf->data[0]);
  451. flexcan_write(data, &priv->tx_mb->data[0]);
  452. }
  453. if (cf->can_dlc > 3) {
  454. data = be32_to_cpup((__be32 *)&cf->data[4]);
  455. flexcan_write(data, &priv->tx_mb->data[1]);
  456. }
  457. can_put_echo_skb(skb, dev, 0);
  458. flexcan_write(can_id, &priv->tx_mb->can_id);
  459. flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
  460. /* Errata ERR005829 step8:
  461. * Write twice INACTIVE(0x8) code to first MB.
  462. */
  463. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  464. &priv->tx_mb_reserved->can_ctrl);
  465. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  466. &priv->tx_mb_reserved->can_ctrl);
  467. return NETDEV_TX_OK;
  468. }
  469. static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
  470. {
  471. struct flexcan_priv *priv = netdev_priv(dev);
  472. struct sk_buff *skb;
  473. struct can_frame *cf;
  474. bool rx_errors = false, tx_errors = false;
  475. skb = alloc_can_err_skb(dev, &cf);
  476. if (unlikely(!skb))
  477. return;
  478. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  479. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  480. netdev_dbg(dev, "BIT1_ERR irq\n");
  481. cf->data[2] |= CAN_ERR_PROT_BIT1;
  482. tx_errors = true;
  483. }
  484. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  485. netdev_dbg(dev, "BIT0_ERR irq\n");
  486. cf->data[2] |= CAN_ERR_PROT_BIT0;
  487. tx_errors = true;
  488. }
  489. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  490. netdev_dbg(dev, "ACK_ERR irq\n");
  491. cf->can_id |= CAN_ERR_ACK;
  492. cf->data[3] = CAN_ERR_PROT_LOC_ACK;
  493. tx_errors = true;
  494. }
  495. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  496. netdev_dbg(dev, "CRC_ERR irq\n");
  497. cf->data[2] |= CAN_ERR_PROT_BIT;
  498. cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
  499. rx_errors = true;
  500. }
  501. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  502. netdev_dbg(dev, "FRM_ERR irq\n");
  503. cf->data[2] |= CAN_ERR_PROT_FORM;
  504. rx_errors = true;
  505. }
  506. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  507. netdev_dbg(dev, "STF_ERR irq\n");
  508. cf->data[2] |= CAN_ERR_PROT_STUFF;
  509. rx_errors = true;
  510. }
  511. priv->can.can_stats.bus_error++;
  512. if (rx_errors)
  513. dev->stats.rx_errors++;
  514. if (tx_errors)
  515. dev->stats.tx_errors++;
  516. can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
  517. }
  518. static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
  519. {
  520. struct flexcan_priv *priv = netdev_priv(dev);
  521. struct sk_buff *skb;
  522. struct can_frame *cf;
  523. enum can_state new_state, rx_state, tx_state;
  524. int flt;
  525. struct can_berr_counter bec;
  526. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  527. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  528. tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
  529. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  530. rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
  531. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  532. new_state = max(tx_state, rx_state);
  533. } else {
  534. __flexcan_get_berr_counter(dev, &bec);
  535. new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
  536. CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
  537. rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
  538. tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
  539. }
  540. /* state hasn't changed */
  541. if (likely(new_state == priv->can.state))
  542. return;
  543. skb = alloc_can_err_skb(dev, &cf);
  544. if (unlikely(!skb))
  545. return;
  546. can_change_state(dev, cf, tx_state, rx_state);
  547. if (unlikely(new_state == CAN_STATE_BUS_OFF))
  548. can_bus_off(dev);
  549. can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
  550. }
  551. static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
  552. {
  553. return container_of(offload, struct flexcan_priv, offload);
  554. }
  555. static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
  556. struct can_frame *cf,
  557. u32 *timestamp, unsigned int n)
  558. {
  559. struct flexcan_priv *priv = rx_offload_to_priv(offload);
  560. struct flexcan_regs __iomem *regs = priv->regs;
  561. struct flexcan_mb __iomem *mb = &regs->mb[n];
  562. u32 reg_ctrl, reg_id, reg_iflag1;
  563. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  564. u32 code;
  565. do {
  566. reg_ctrl = flexcan_read(&mb->can_ctrl);
  567. } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
  568. /* is this MB empty? */
  569. code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
  570. if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
  571. (code != FLEXCAN_MB_CODE_RX_OVERRUN))
  572. return 0;
  573. if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
  574. /* This MB was overrun, we lost data */
  575. offload->dev->stats.rx_over_errors++;
  576. offload->dev->stats.rx_errors++;
  577. }
  578. } else {
  579. reg_iflag1 = flexcan_read(&regs->iflag1);
  580. if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
  581. return 0;
  582. reg_ctrl = flexcan_read(&mb->can_ctrl);
  583. }
  584. /* increase timstamp to full 32 bit */
  585. *timestamp = reg_ctrl << 16;
  586. reg_id = flexcan_read(&mb->can_id);
  587. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  588. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  589. else
  590. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  591. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  592. cf->can_id |= CAN_RTR_FLAG;
  593. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  594. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  595. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  596. /* mark as read */
  597. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  598. /* Clear IRQ */
  599. if (n < 32)
  600. flexcan_write(BIT(n), &regs->iflag1);
  601. else
  602. flexcan_write(BIT(n - 32), &regs->iflag2);
  603. } else {
  604. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  605. flexcan_read(&regs->timer);
  606. }
  607. return 1;
  608. }
  609. static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
  610. {
  611. struct flexcan_regs __iomem *regs = priv->regs;
  612. u32 iflag1, iflag2;
  613. iflag2 = flexcan_read(&regs->iflag2) & priv->reg_imask2_default;
  614. iflag1 = flexcan_read(&regs->iflag1) & priv->reg_imask1_default &
  615. ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
  616. return (u64)iflag2 << 32 | iflag1;
  617. }
  618. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  619. {
  620. struct net_device *dev = dev_id;
  621. struct net_device_stats *stats = &dev->stats;
  622. struct flexcan_priv *priv = netdev_priv(dev);
  623. struct flexcan_regs __iomem *regs = priv->regs;
  624. irqreturn_t handled = IRQ_NONE;
  625. u32 reg_iflag1, reg_esr;
  626. enum can_state last_state = priv->can.state;
  627. reg_iflag1 = flexcan_read(&regs->iflag1);
  628. /* reception interrupt */
  629. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  630. u64 reg_iflag;
  631. int ret;
  632. while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
  633. handled = IRQ_HANDLED;
  634. ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
  635. reg_iflag);
  636. if (!ret)
  637. break;
  638. }
  639. } else {
  640. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
  641. handled = IRQ_HANDLED;
  642. can_rx_offload_irq_offload_fifo(&priv->offload);
  643. }
  644. /* FIFO overflow interrupt */
  645. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  646. handled = IRQ_HANDLED;
  647. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  648. dev->stats.rx_over_errors++;
  649. dev->stats.rx_errors++;
  650. }
  651. }
  652. /* transmission complete interrupt */
  653. if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
  654. handled = IRQ_HANDLED;
  655. stats->tx_bytes += can_get_echo_skb(dev, 0);
  656. stats->tx_packets++;
  657. can_led_event(dev, CAN_LED_EVENT_TX);
  658. /* after sending a RTR frame MB is in RX mode */
  659. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  660. &priv->tx_mb->can_ctrl);
  661. flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
  662. netif_wake_queue(dev);
  663. }
  664. reg_esr = flexcan_read(&regs->esr);
  665. /* ACK all bus error and state change IRQ sources */
  666. if (reg_esr & FLEXCAN_ESR_ALL_INT) {
  667. handled = IRQ_HANDLED;
  668. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  669. }
  670. /* state change interrupt or broken error state quirk fix is enabled */
  671. if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  672. (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
  673. FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
  674. flexcan_irq_state(dev, reg_esr);
  675. /* bus error IRQ - handle if bus error reporting is activated */
  676. if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
  677. (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
  678. flexcan_irq_bus_err(dev, reg_esr);
  679. /* availability of error interrupt among state transitions in case
  680. * bus error reporting is de-activated and
  681. * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
  682. * +--------------------------------------------------------------+
  683. * | +----------------------------------------------+ [stopped / |
  684. * | | | sleeping] -+
  685. * +-+-> active <-> warning <-> passive -> bus off -+
  686. * ___________^^^^^^^^^^^^_______________________________
  687. * disabled(1) enabled disabled
  688. *
  689. * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
  690. */
  691. if ((last_state != priv->can.state) &&
  692. (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
  693. !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
  694. switch (priv->can.state) {
  695. case CAN_STATE_ERROR_ACTIVE:
  696. if (priv->devtype_data->quirks &
  697. FLEXCAN_QUIRK_BROKEN_WERR_STATE)
  698. flexcan_error_irq_enable(priv);
  699. else
  700. flexcan_error_irq_disable(priv);
  701. break;
  702. case CAN_STATE_ERROR_WARNING:
  703. flexcan_error_irq_enable(priv);
  704. break;
  705. case CAN_STATE_ERROR_PASSIVE:
  706. case CAN_STATE_BUS_OFF:
  707. flexcan_error_irq_disable(priv);
  708. break;
  709. default:
  710. break;
  711. }
  712. }
  713. return handled;
  714. }
  715. static void flexcan_set_bittiming(struct net_device *dev)
  716. {
  717. const struct flexcan_priv *priv = netdev_priv(dev);
  718. const struct can_bittiming *bt = &priv->can.bittiming;
  719. struct flexcan_regs __iomem *regs = priv->regs;
  720. u32 reg;
  721. reg = flexcan_read(&regs->ctrl);
  722. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  723. FLEXCAN_CTRL_RJW(0x3) |
  724. FLEXCAN_CTRL_PSEG1(0x7) |
  725. FLEXCAN_CTRL_PSEG2(0x7) |
  726. FLEXCAN_CTRL_PROPSEG(0x7) |
  727. FLEXCAN_CTRL_LPB |
  728. FLEXCAN_CTRL_SMP |
  729. FLEXCAN_CTRL_LOM);
  730. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  731. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  732. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  733. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  734. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  735. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  736. reg |= FLEXCAN_CTRL_LPB;
  737. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  738. reg |= FLEXCAN_CTRL_LOM;
  739. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  740. reg |= FLEXCAN_CTRL_SMP;
  741. netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
  742. flexcan_write(reg, &regs->ctrl);
  743. /* print chip status */
  744. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  745. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  746. }
  747. /* flexcan_chip_start
  748. *
  749. * this functions is entered with clocks enabled
  750. *
  751. */
  752. static int flexcan_chip_start(struct net_device *dev)
  753. {
  754. struct flexcan_priv *priv = netdev_priv(dev);
  755. struct flexcan_regs __iomem *regs = priv->regs;
  756. u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
  757. int err, i;
  758. /* enable module */
  759. err = flexcan_chip_enable(priv);
  760. if (err)
  761. return err;
  762. /* soft reset */
  763. err = flexcan_chip_softreset(priv);
  764. if (err)
  765. goto out_chip_disable;
  766. flexcan_set_bittiming(dev);
  767. /* MCR
  768. *
  769. * enable freeze
  770. * enable fifo
  771. * halt now
  772. * only supervisor access
  773. * enable warning int
  774. * disable local echo
  775. * enable individual RX masking
  776. * choose format C
  777. * set max mailbox number
  778. */
  779. reg_mcr = flexcan_read(&regs->mcr);
  780. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  781. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
  782. FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
  783. FLEXCAN_MCR_IDAM_C;
  784. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  785. reg_mcr &= ~FLEXCAN_MCR_FEN;
  786. reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
  787. } else {
  788. reg_mcr |= FLEXCAN_MCR_FEN |
  789. FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
  790. }
  791. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  792. flexcan_write(reg_mcr, &regs->mcr);
  793. /* CTRL
  794. *
  795. * disable timer sync feature
  796. *
  797. * disable auto busoff recovery
  798. * transmit lowest buffer first
  799. *
  800. * enable tx and rx warning interrupt
  801. * enable bus off interrupt
  802. * (== FLEXCAN_CTRL_ERR_STATE)
  803. */
  804. reg_ctrl = flexcan_read(&regs->ctrl);
  805. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  806. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  807. FLEXCAN_CTRL_ERR_STATE;
  808. /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  809. * on most Flexcan cores, too. Otherwise we don't get
  810. * any error warning or passive interrupts.
  811. */
  812. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
  813. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  814. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  815. else
  816. reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
  817. /* save for later use */
  818. priv->reg_ctrl_default = reg_ctrl;
  819. /* leave interrupts disabled for now */
  820. reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
  821. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  822. flexcan_write(reg_ctrl, &regs->ctrl);
  823. if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
  824. reg_ctrl2 = flexcan_read(&regs->ctrl2);
  825. reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
  826. flexcan_write(reg_ctrl2, &regs->ctrl2);
  827. }
  828. /* clear and invalidate all mailboxes first */
  829. for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
  830. flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
  831. &regs->mb[i].can_ctrl);
  832. }
  833. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  834. for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
  835. flexcan_write(FLEXCAN_MB_CODE_RX_EMPTY,
  836. &regs->mb[i].can_ctrl);
  837. }
  838. /* Errata ERR005829: mark first TX mailbox as INACTIVE */
  839. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  840. &priv->tx_mb_reserved->can_ctrl);
  841. /* mark TX mailbox as INACTIVE */
  842. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  843. &priv->tx_mb->can_ctrl);
  844. /* acceptance mask/acceptance code (accept everything) */
  845. flexcan_write(0x0, &regs->rxgmask);
  846. flexcan_write(0x0, &regs->rx14mask);
  847. flexcan_write(0x0, &regs->rx15mask);
  848. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
  849. flexcan_write(0x0, &regs->rxfgmask);
  850. /* clear acceptance filters */
  851. for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
  852. flexcan_write(0, &regs->rximr[i]);
  853. /* On Vybrid, disable memory error detection interrupts
  854. * and freeze mode.
  855. * This also works around errata e5295 which generates
  856. * false positive memory errors and put the device in
  857. * freeze mode.
  858. */
  859. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
  860. /* Follow the protocol as described in "Detection
  861. * and Correction of Memory Errors" to write to
  862. * MECR register
  863. */
  864. reg_ctrl2 = flexcan_read(&regs->ctrl2);
  865. reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
  866. flexcan_write(reg_ctrl2, &regs->ctrl2);
  867. reg_mecr = flexcan_read(&regs->mecr);
  868. reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
  869. flexcan_write(reg_mecr, &regs->mecr);
  870. reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
  871. FLEXCAN_MECR_FANCEI_MSK);
  872. flexcan_write(reg_mecr, &regs->mecr);
  873. }
  874. err = flexcan_transceiver_enable(priv);
  875. if (err)
  876. goto out_chip_disable;
  877. /* synchronize with the can bus */
  878. err = flexcan_chip_unfreeze(priv);
  879. if (err)
  880. goto out_transceiver_disable;
  881. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  882. /* enable interrupts atomically */
  883. disable_irq(dev->irq);
  884. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  885. flexcan_write(priv->reg_imask1_default, &regs->imask1);
  886. flexcan_write(priv->reg_imask2_default, &regs->imask2);
  887. enable_irq(dev->irq);
  888. /* print chip status */
  889. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  890. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  891. return 0;
  892. out_transceiver_disable:
  893. flexcan_transceiver_disable(priv);
  894. out_chip_disable:
  895. flexcan_chip_disable(priv);
  896. return err;
  897. }
  898. /* flexcan_chip_stop
  899. *
  900. * this functions is entered with clocks enabled
  901. */
  902. static void flexcan_chip_stop(struct net_device *dev)
  903. {
  904. struct flexcan_priv *priv = netdev_priv(dev);
  905. struct flexcan_regs __iomem *regs = priv->regs;
  906. /* freeze + disable module */
  907. flexcan_chip_freeze(priv);
  908. flexcan_chip_disable(priv);
  909. /* Disable all interrupts */
  910. flexcan_write(0, &regs->imask2);
  911. flexcan_write(0, &regs->imask1);
  912. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  913. &regs->ctrl);
  914. flexcan_transceiver_disable(priv);
  915. priv->can.state = CAN_STATE_STOPPED;
  916. }
  917. static int flexcan_open(struct net_device *dev)
  918. {
  919. struct flexcan_priv *priv = netdev_priv(dev);
  920. int err;
  921. err = clk_prepare_enable(priv->clk_ipg);
  922. if (err)
  923. return err;
  924. err = clk_prepare_enable(priv->clk_per);
  925. if (err)
  926. goto out_disable_ipg;
  927. err = open_candev(dev);
  928. if (err)
  929. goto out_disable_per;
  930. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  931. if (err)
  932. goto out_close;
  933. /* start chip and queuing */
  934. err = flexcan_chip_start(dev);
  935. if (err)
  936. goto out_free_irq;
  937. can_led_event(dev, CAN_LED_EVENT_OPEN);
  938. can_rx_offload_enable(&priv->offload);
  939. netif_start_queue(dev);
  940. return 0;
  941. out_free_irq:
  942. free_irq(dev->irq, dev);
  943. out_close:
  944. close_candev(dev);
  945. out_disable_per:
  946. clk_disable_unprepare(priv->clk_per);
  947. out_disable_ipg:
  948. clk_disable_unprepare(priv->clk_ipg);
  949. return err;
  950. }
  951. static int flexcan_close(struct net_device *dev)
  952. {
  953. struct flexcan_priv *priv = netdev_priv(dev);
  954. netif_stop_queue(dev);
  955. can_rx_offload_disable(&priv->offload);
  956. flexcan_chip_stop(dev);
  957. free_irq(dev->irq, dev);
  958. clk_disable_unprepare(priv->clk_per);
  959. clk_disable_unprepare(priv->clk_ipg);
  960. close_candev(dev);
  961. can_led_event(dev, CAN_LED_EVENT_STOP);
  962. return 0;
  963. }
  964. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  965. {
  966. int err;
  967. switch (mode) {
  968. case CAN_MODE_START:
  969. err = flexcan_chip_start(dev);
  970. if (err)
  971. return err;
  972. netif_wake_queue(dev);
  973. break;
  974. default:
  975. return -EOPNOTSUPP;
  976. }
  977. return 0;
  978. }
  979. static const struct net_device_ops flexcan_netdev_ops = {
  980. .ndo_open = flexcan_open,
  981. .ndo_stop = flexcan_close,
  982. .ndo_start_xmit = flexcan_start_xmit,
  983. .ndo_change_mtu = can_change_mtu,
  984. };
  985. static int register_flexcandev(struct net_device *dev)
  986. {
  987. struct flexcan_priv *priv = netdev_priv(dev);
  988. struct flexcan_regs __iomem *regs = priv->regs;
  989. u32 reg, err;
  990. err = clk_prepare_enable(priv->clk_ipg);
  991. if (err)
  992. return err;
  993. err = clk_prepare_enable(priv->clk_per);
  994. if (err)
  995. goto out_disable_ipg;
  996. /* select "bus clock", chip must be disabled */
  997. err = flexcan_chip_disable(priv);
  998. if (err)
  999. goto out_disable_per;
  1000. reg = flexcan_read(&regs->ctrl);
  1001. reg |= FLEXCAN_CTRL_CLK_SRC;
  1002. flexcan_write(reg, &regs->ctrl);
  1003. err = flexcan_chip_enable(priv);
  1004. if (err)
  1005. goto out_chip_disable;
  1006. /* set freeze, halt and activate FIFO, restrict register access */
  1007. reg = flexcan_read(&regs->mcr);
  1008. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  1009. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  1010. flexcan_write(reg, &regs->mcr);
  1011. /* Currently we only support newer versions of this core
  1012. * featuring a RX hardware FIFO (although this driver doesn't
  1013. * make use of it on some cores). Older cores, found on some
  1014. * Coldfire derivates are not tested.
  1015. */
  1016. reg = flexcan_read(&regs->mcr);
  1017. if (!(reg & FLEXCAN_MCR_FEN)) {
  1018. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  1019. err = -ENODEV;
  1020. goto out_chip_disable;
  1021. }
  1022. err = register_candev(dev);
  1023. /* disable core and turn off clocks */
  1024. out_chip_disable:
  1025. flexcan_chip_disable(priv);
  1026. out_disable_per:
  1027. clk_disable_unprepare(priv->clk_per);
  1028. out_disable_ipg:
  1029. clk_disable_unprepare(priv->clk_ipg);
  1030. return err;
  1031. }
  1032. static void unregister_flexcandev(struct net_device *dev)
  1033. {
  1034. unregister_candev(dev);
  1035. }
  1036. static const struct of_device_id flexcan_of_match[] = {
  1037. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  1038. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  1039. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  1040. { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
  1041. { /* sentinel */ },
  1042. };
  1043. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  1044. static const struct platform_device_id flexcan_id_table[] = {
  1045. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  1046. { /* sentinel */ },
  1047. };
  1048. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  1049. static int flexcan_probe(struct platform_device *pdev)
  1050. {
  1051. const struct of_device_id *of_id;
  1052. const struct flexcan_devtype_data *devtype_data;
  1053. struct net_device *dev;
  1054. struct flexcan_priv *priv;
  1055. struct regulator *reg_xceiver;
  1056. struct resource *mem;
  1057. struct clk *clk_ipg = NULL, *clk_per = NULL;
  1058. struct flexcan_regs __iomem *regs;
  1059. int err, irq;
  1060. u32 clock_freq = 0;
  1061. reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  1062. if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
  1063. return -EPROBE_DEFER;
  1064. else if (IS_ERR(reg_xceiver))
  1065. reg_xceiver = NULL;
  1066. if (pdev->dev.of_node)
  1067. of_property_read_u32(pdev->dev.of_node,
  1068. "clock-frequency", &clock_freq);
  1069. if (!clock_freq) {
  1070. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  1071. if (IS_ERR(clk_ipg)) {
  1072. dev_err(&pdev->dev, "no ipg clock defined\n");
  1073. return PTR_ERR(clk_ipg);
  1074. }
  1075. clk_per = devm_clk_get(&pdev->dev, "per");
  1076. if (IS_ERR(clk_per)) {
  1077. dev_err(&pdev->dev, "no per clock defined\n");
  1078. return PTR_ERR(clk_per);
  1079. }
  1080. clock_freq = clk_get_rate(clk_per);
  1081. }
  1082. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1083. irq = platform_get_irq(pdev, 0);
  1084. if (irq <= 0)
  1085. return -ENODEV;
  1086. regs = devm_ioremap_resource(&pdev->dev, mem);
  1087. if (IS_ERR(regs))
  1088. return PTR_ERR(regs);
  1089. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  1090. if (of_id) {
  1091. devtype_data = of_id->data;
  1092. } else if (platform_get_device_id(pdev)->driver_data) {
  1093. devtype_data = (struct flexcan_devtype_data *)
  1094. platform_get_device_id(pdev)->driver_data;
  1095. } else {
  1096. return -ENODEV;
  1097. }
  1098. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  1099. if (!dev)
  1100. return -ENOMEM;
  1101. platform_set_drvdata(pdev, dev);
  1102. SET_NETDEV_DEV(dev, &pdev->dev);
  1103. dev->netdev_ops = &flexcan_netdev_ops;
  1104. dev->irq = irq;
  1105. dev->flags |= IFF_ECHO;
  1106. priv = netdev_priv(dev);
  1107. priv->can.clock.freq = clock_freq;
  1108. priv->can.bittiming_const = &flexcan_bittiming_const;
  1109. priv->can.do_set_mode = flexcan_set_mode;
  1110. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  1111. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  1112. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  1113. CAN_CTRLMODE_BERR_REPORTING;
  1114. priv->regs = regs;
  1115. priv->clk_ipg = clk_ipg;
  1116. priv->clk_per = clk_per;
  1117. priv->devtype_data = devtype_data;
  1118. priv->reg_xceiver = reg_xceiver;
  1119. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  1120. priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
  1121. priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
  1122. } else {
  1123. priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
  1124. priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
  1125. }
  1126. priv->tx_mb = &regs->mb[priv->tx_mb_idx];
  1127. priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
  1128. priv->reg_imask2_default = 0;
  1129. priv->offload.mailbox_read = flexcan_mailbox_read;
  1130. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  1131. u64 imask;
  1132. priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
  1133. priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
  1134. imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
  1135. priv->reg_imask1_default |= imask;
  1136. priv->reg_imask2_default |= imask >> 32;
  1137. err = can_rx_offload_add_timestamp(dev, &priv->offload);
  1138. } else {
  1139. priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
  1140. FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
  1141. err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
  1142. }
  1143. if (err)
  1144. goto failed_offload;
  1145. err = register_flexcandev(dev);
  1146. if (err) {
  1147. dev_err(&pdev->dev, "registering netdev failed\n");
  1148. goto failed_register;
  1149. }
  1150. devm_can_led_init(dev);
  1151. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1152. priv->regs, dev->irq);
  1153. return 0;
  1154. failed_offload:
  1155. failed_register:
  1156. free_candev(dev);
  1157. return err;
  1158. }
  1159. static int flexcan_remove(struct platform_device *pdev)
  1160. {
  1161. struct net_device *dev = platform_get_drvdata(pdev);
  1162. struct flexcan_priv *priv = netdev_priv(dev);
  1163. unregister_flexcandev(dev);
  1164. can_rx_offload_del(&priv->offload);
  1165. free_candev(dev);
  1166. return 0;
  1167. }
  1168. static int __maybe_unused flexcan_suspend(struct device *device)
  1169. {
  1170. struct net_device *dev = dev_get_drvdata(device);
  1171. struct flexcan_priv *priv = netdev_priv(dev);
  1172. int err;
  1173. if (netif_running(dev)) {
  1174. err = flexcan_chip_disable(priv);
  1175. if (err)
  1176. return err;
  1177. netif_stop_queue(dev);
  1178. netif_device_detach(dev);
  1179. }
  1180. priv->can.state = CAN_STATE_SLEEPING;
  1181. return 0;
  1182. }
  1183. static int __maybe_unused flexcan_resume(struct device *device)
  1184. {
  1185. struct net_device *dev = dev_get_drvdata(device);
  1186. struct flexcan_priv *priv = netdev_priv(dev);
  1187. int err;
  1188. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1189. if (netif_running(dev)) {
  1190. netif_device_attach(dev);
  1191. netif_start_queue(dev);
  1192. err = flexcan_chip_enable(priv);
  1193. if (err)
  1194. return err;
  1195. }
  1196. return 0;
  1197. }
  1198. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1199. static struct platform_driver flexcan_driver = {
  1200. .driver = {
  1201. .name = DRV_NAME,
  1202. .pm = &flexcan_pm_ops,
  1203. .of_match_table = flexcan_of_match,
  1204. },
  1205. .probe = flexcan_probe,
  1206. .remove = flexcan_remove,
  1207. .id_table = flexcan_id_table,
  1208. };
  1209. module_platform_driver(flexcan_driver);
  1210. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1211. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1212. MODULE_LICENSE("GPL v2");
  1213. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");