sdma_v2_4.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. /**
  96. * sdma_v2_4_init_microcode - load ucode images from disk
  97. *
  98. * @adev: amdgpu_device pointer
  99. *
  100. * Use the firmware interface to load the ucode images into
  101. * the driver (not loaded into hw).
  102. * Returns 0 on success, error on failure.
  103. */
  104. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  105. {
  106. const char *chip_name;
  107. char fw_name[30];
  108. int err, i;
  109. struct amdgpu_firmware_info *info = NULL;
  110. const struct common_firmware_header *header = NULL;
  111. const struct sdma_firmware_header_v1_0 *hdr;
  112. DRM_DEBUG("\n");
  113. switch (adev->asic_type) {
  114. case CHIP_TOPAZ:
  115. chip_name = "topaz";
  116. break;
  117. default: BUG();
  118. }
  119. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  120. if (i == 0)
  121. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  122. else
  123. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  124. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  128. if (err)
  129. goto out;
  130. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  131. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  132. adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  133. if (adev->firmware.smu_load) {
  134. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  135. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  136. info->fw = adev->sdma[i].fw;
  137. header = (const struct common_firmware_header *)info->fw->data;
  138. adev->firmware.fw_size +=
  139. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  140. }
  141. }
  142. out:
  143. if (err) {
  144. printk(KERN_ERR
  145. "sdma_v2_4: Failed to load firmware \"%s\"\n",
  146. fw_name);
  147. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  148. release_firmware(adev->sdma[i].fw);
  149. adev->sdma[i].fw = NULL;
  150. }
  151. }
  152. return err;
  153. }
  154. /**
  155. * sdma_v2_4_ring_get_rptr - get the current read pointer
  156. *
  157. * @ring: amdgpu ring pointer
  158. *
  159. * Get the current rptr from the hardware (VI+).
  160. */
  161. static uint32_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  162. {
  163. u32 rptr;
  164. /* XXX check if swapping is necessary on BE */
  165. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  166. return rptr;
  167. }
  168. /**
  169. * sdma_v2_4_ring_get_wptr - get the current write pointer
  170. *
  171. * @ring: amdgpu ring pointer
  172. *
  173. * Get the current wptr from the hardware (VI+).
  174. */
  175. static uint32_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  176. {
  177. struct amdgpu_device *adev = ring->adev;
  178. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  179. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  180. return wptr;
  181. }
  182. /**
  183. * sdma_v2_4_ring_set_wptr - commit the write pointer
  184. *
  185. * @ring: amdgpu ring pointer
  186. *
  187. * Write the wptr back to the hardware (VI+).
  188. */
  189. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  190. {
  191. struct amdgpu_device *adev = ring->adev;
  192. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  193. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  194. }
  195. /**
  196. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  197. *
  198. * @ring: amdgpu ring pointer
  199. * @ib: IB object to schedule
  200. *
  201. * Schedule an IB in the DMA ring (VI).
  202. */
  203. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  204. struct amdgpu_ib *ib)
  205. {
  206. u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  207. u32 next_rptr = ring->wptr + 5;
  208. while ((next_rptr & 7) != 2)
  209. next_rptr++;
  210. next_rptr += 6;
  211. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  212. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  213. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  214. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  215. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  216. amdgpu_ring_write(ring, next_rptr);
  217. /* IB packet must end on a 8 DW boundary */
  218. while ((ring->wptr & 7) != 2)
  219. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_NOP));
  220. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  221. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  222. /* base must be 32 byte aligned */
  223. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  224. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  225. amdgpu_ring_write(ring, ib->length_dw);
  226. amdgpu_ring_write(ring, 0);
  227. amdgpu_ring_write(ring, 0);
  228. }
  229. /**
  230. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  231. *
  232. * @ring: amdgpu ring pointer
  233. *
  234. * Emit an hdp flush packet on the requested DMA ring.
  235. */
  236. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  237. {
  238. u32 ref_and_mask = 0;
  239. if (ring == &ring->adev->sdma[0].ring)
  240. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  241. else
  242. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  243. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  244. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  245. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  246. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  247. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  248. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  249. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  250. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  251. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  252. }
  253. /**
  254. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  255. *
  256. * @ring: amdgpu ring pointer
  257. * @fence: amdgpu fence object
  258. *
  259. * Add a DMA fence packet to the ring to write
  260. * the fence seq number and DMA trap packet to generate
  261. * an interrupt if needed (VI).
  262. */
  263. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  264. unsigned flags)
  265. {
  266. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  267. /* write the fence */
  268. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  269. amdgpu_ring_write(ring, lower_32_bits(addr));
  270. amdgpu_ring_write(ring, upper_32_bits(addr));
  271. amdgpu_ring_write(ring, lower_32_bits(seq));
  272. /* optionally write high bits as well */
  273. if (write64bit) {
  274. addr += 4;
  275. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  276. amdgpu_ring_write(ring, lower_32_bits(addr));
  277. amdgpu_ring_write(ring, upper_32_bits(addr));
  278. amdgpu_ring_write(ring, upper_32_bits(seq));
  279. }
  280. /* generate an interrupt */
  281. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  282. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  283. }
  284. /**
  285. * sdma_v2_4_ring_emit_semaphore - emit a semaphore on the dma ring
  286. *
  287. * @ring: amdgpu_ring structure holding ring information
  288. * @semaphore: amdgpu semaphore object
  289. * @emit_wait: wait or signal semaphore
  290. *
  291. * Add a DMA semaphore packet to the ring wait on or signal
  292. * other rings (VI).
  293. */
  294. static bool sdma_v2_4_ring_emit_semaphore(struct amdgpu_ring *ring,
  295. struct amdgpu_semaphore *semaphore,
  296. bool emit_wait)
  297. {
  298. u64 addr = semaphore->gpu_addr;
  299. u32 sig = emit_wait ? 0 : 1;
  300. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SEM) |
  301. SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(sig));
  302. amdgpu_ring_write(ring, lower_32_bits(addr) & 0xfffffff8);
  303. amdgpu_ring_write(ring, upper_32_bits(addr));
  304. return true;
  305. }
  306. /**
  307. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  308. *
  309. * @adev: amdgpu_device pointer
  310. *
  311. * Stop the gfx async dma ring buffers (VI).
  312. */
  313. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  314. {
  315. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  316. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  317. u32 rb_cntl, ib_cntl;
  318. int i;
  319. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  320. (adev->mman.buffer_funcs_ring == sdma1))
  321. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  322. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  323. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  324. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  325. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  326. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  327. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  328. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  329. }
  330. sdma0->ready = false;
  331. sdma1->ready = false;
  332. }
  333. /**
  334. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  335. *
  336. * @adev: amdgpu_device pointer
  337. *
  338. * Stop the compute async dma queues (VI).
  339. */
  340. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  341. {
  342. /* XXX todo */
  343. }
  344. /**
  345. * sdma_v2_4_enable - stop the async dma engines
  346. *
  347. * @adev: amdgpu_device pointer
  348. * @enable: enable/disable the DMA MEs.
  349. *
  350. * Halt or unhalt the async dma engines (VI).
  351. */
  352. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  353. {
  354. u32 f32_cntl;
  355. int i;
  356. if (enable == false) {
  357. sdma_v2_4_gfx_stop(adev);
  358. sdma_v2_4_rlc_stop(adev);
  359. }
  360. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  361. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  362. if (enable)
  363. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  364. else
  365. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  366. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  367. }
  368. }
  369. /**
  370. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  371. *
  372. * @adev: amdgpu_device pointer
  373. *
  374. * Set up the gfx DMA ring buffers and enable them (VI).
  375. * Returns 0 for success, error for failure.
  376. */
  377. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  378. {
  379. struct amdgpu_ring *ring;
  380. u32 rb_cntl, ib_cntl;
  381. u32 rb_bufsz;
  382. u32 wb_offset;
  383. int i, j, r;
  384. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  385. ring = &adev->sdma[i].ring;
  386. wb_offset = (ring->rptr_offs * 4);
  387. mutex_lock(&adev->srbm_mutex);
  388. for (j = 0; j < 16; j++) {
  389. vi_srbm_select(adev, 0, 0, 0, j);
  390. /* SDMA GFX */
  391. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  392. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  393. }
  394. vi_srbm_select(adev, 0, 0, 0, 0);
  395. mutex_unlock(&adev->srbm_mutex);
  396. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  397. /* Set ring buffer size in dwords */
  398. rb_bufsz = order_base_2(ring->ring_size / 4);
  399. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  400. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  401. #ifdef __BIG_ENDIAN
  402. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  403. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  404. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  405. #endif
  406. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  407. /* Initialize the ring buffer's read and write pointers */
  408. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  409. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  410. /* set the wb address whether it's enabled or not */
  411. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  412. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  413. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  414. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  415. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  416. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  417. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  418. ring->wptr = 0;
  419. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  420. /* enable DMA RB */
  421. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  422. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  423. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  424. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  425. #ifdef __BIG_ENDIAN
  426. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  427. #endif
  428. /* enable DMA IBs */
  429. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  430. ring->ready = true;
  431. r = amdgpu_ring_test_ring(ring);
  432. if (r) {
  433. ring->ready = false;
  434. return r;
  435. }
  436. if (adev->mman.buffer_funcs_ring == ring)
  437. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  438. }
  439. return 0;
  440. }
  441. /**
  442. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  443. *
  444. * @adev: amdgpu_device pointer
  445. *
  446. * Set up the compute DMA queues and enable them (VI).
  447. * Returns 0 for success, error for failure.
  448. */
  449. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  450. {
  451. /* XXX todo */
  452. return 0;
  453. }
  454. /**
  455. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  456. *
  457. * @adev: amdgpu_device pointer
  458. *
  459. * Loads the sDMA0/1 ucode.
  460. * Returns 0 for success, -EINVAL if the ucode is not available.
  461. */
  462. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  463. {
  464. const struct sdma_firmware_header_v1_0 *hdr;
  465. const __le32 *fw_data;
  466. u32 fw_size;
  467. int i, j;
  468. bool smc_loads_fw = false; /* XXX fix me */
  469. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  470. return -EINVAL;
  471. /* halt the MEs */
  472. sdma_v2_4_enable(adev, false);
  473. if (smc_loads_fw) {
  474. /* XXX query SMC for fw load complete */
  475. } else {
  476. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  477. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  478. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  479. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  480. fw_data = (const __le32 *)
  481. (adev->sdma[i].fw->data +
  482. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  483. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  484. for (j = 0; j < fw_size; j++)
  485. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  486. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  487. }
  488. }
  489. return 0;
  490. }
  491. /**
  492. * sdma_v2_4_start - setup and start the async dma engines
  493. *
  494. * @adev: amdgpu_device pointer
  495. *
  496. * Set up the DMA engines and enable them (VI).
  497. * Returns 0 for success, error for failure.
  498. */
  499. static int sdma_v2_4_start(struct amdgpu_device *adev)
  500. {
  501. int r;
  502. if (!adev->firmware.smu_load) {
  503. r = sdma_v2_4_load_microcode(adev);
  504. if (r)
  505. return r;
  506. } else {
  507. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  508. AMDGPU_UCODE_ID_SDMA0);
  509. if (r)
  510. return -EINVAL;
  511. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  512. AMDGPU_UCODE_ID_SDMA1);
  513. if (r)
  514. return -EINVAL;
  515. }
  516. /* unhalt the MEs */
  517. sdma_v2_4_enable(adev, true);
  518. /* start the gfx rings and rlc compute queues */
  519. r = sdma_v2_4_gfx_resume(adev);
  520. if (r)
  521. return r;
  522. r = sdma_v2_4_rlc_resume(adev);
  523. if (r)
  524. return r;
  525. return 0;
  526. }
  527. /**
  528. * sdma_v2_4_ring_test_ring - simple async dma engine test
  529. *
  530. * @ring: amdgpu_ring structure holding ring information
  531. *
  532. * Test the DMA engine by writing using it to write an
  533. * value to memory. (VI).
  534. * Returns 0 for success, error for failure.
  535. */
  536. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  537. {
  538. struct amdgpu_device *adev = ring->adev;
  539. unsigned i;
  540. unsigned index;
  541. int r;
  542. u32 tmp;
  543. u64 gpu_addr;
  544. r = amdgpu_wb_get(adev, &index);
  545. if (r) {
  546. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  547. return r;
  548. }
  549. gpu_addr = adev->wb.gpu_addr + (index * 4);
  550. tmp = 0xCAFEDEAD;
  551. adev->wb.wb[index] = cpu_to_le32(tmp);
  552. r = amdgpu_ring_lock(ring, 5);
  553. if (r) {
  554. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  555. amdgpu_wb_free(adev, index);
  556. return r;
  557. }
  558. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  559. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  560. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  561. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  562. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  563. amdgpu_ring_write(ring, 0xDEADBEEF);
  564. amdgpu_ring_unlock_commit(ring);
  565. for (i = 0; i < adev->usec_timeout; i++) {
  566. tmp = le32_to_cpu(adev->wb.wb[index]);
  567. if (tmp == 0xDEADBEEF)
  568. break;
  569. DRM_UDELAY(1);
  570. }
  571. if (i < adev->usec_timeout) {
  572. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  573. } else {
  574. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  575. ring->idx, tmp);
  576. r = -EINVAL;
  577. }
  578. amdgpu_wb_free(adev, index);
  579. return r;
  580. }
  581. /**
  582. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  583. *
  584. * @ring: amdgpu_ring structure holding ring information
  585. *
  586. * Test a simple IB in the DMA ring (VI).
  587. * Returns 0 on success, error on failure.
  588. */
  589. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)
  590. {
  591. struct amdgpu_device *adev = ring->adev;
  592. struct amdgpu_ib ib;
  593. struct fence *f = NULL;
  594. unsigned i;
  595. unsigned index;
  596. int r;
  597. u32 tmp = 0;
  598. u64 gpu_addr;
  599. r = amdgpu_wb_get(adev, &index);
  600. if (r) {
  601. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  602. return r;
  603. }
  604. gpu_addr = adev->wb.gpu_addr + (index * 4);
  605. tmp = 0xCAFEDEAD;
  606. adev->wb.wb[index] = cpu_to_le32(tmp);
  607. memset(&ib, 0, sizeof(ib));
  608. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  609. if (r) {
  610. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  611. goto err0;
  612. }
  613. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  614. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  615. ib.ptr[1] = lower_32_bits(gpu_addr);
  616. ib.ptr[2] = upper_32_bits(gpu_addr);
  617. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  618. ib.ptr[4] = 0xDEADBEEF;
  619. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  620. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  621. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  622. ib.length_dw = 8;
  623. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  624. AMDGPU_FENCE_OWNER_UNDEFINED,
  625. &f);
  626. if (r)
  627. goto err1;
  628. r = fence_wait(f, false);
  629. if (r) {
  630. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  631. goto err1;
  632. }
  633. for (i = 0; i < adev->usec_timeout; i++) {
  634. tmp = le32_to_cpu(adev->wb.wb[index]);
  635. if (tmp == 0xDEADBEEF)
  636. break;
  637. DRM_UDELAY(1);
  638. }
  639. if (i < adev->usec_timeout) {
  640. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  641. ring->idx, i);
  642. goto err1;
  643. } else {
  644. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  645. r = -EINVAL;
  646. }
  647. err1:
  648. fence_put(f);
  649. amdgpu_ib_free(adev, &ib);
  650. err0:
  651. amdgpu_wb_free(adev, index);
  652. return r;
  653. }
  654. /**
  655. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  656. *
  657. * @ib: indirect buffer to fill with commands
  658. * @pe: addr of the page entry
  659. * @src: src addr to copy from
  660. * @count: number of page entries to update
  661. *
  662. * Update PTEs by copying them from the GART using sDMA (CIK).
  663. */
  664. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  665. uint64_t pe, uint64_t src,
  666. unsigned count)
  667. {
  668. while (count) {
  669. unsigned bytes = count * 8;
  670. if (bytes > 0x1FFFF8)
  671. bytes = 0x1FFFF8;
  672. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  673. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  674. ib->ptr[ib->length_dw++] = bytes;
  675. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  676. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  677. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  678. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  679. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  680. pe += bytes;
  681. src += bytes;
  682. count -= bytes / 8;
  683. }
  684. }
  685. /**
  686. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  687. *
  688. * @ib: indirect buffer to fill with commands
  689. * @pe: addr of the page entry
  690. * @addr: dst addr to write into pe
  691. * @count: number of page entries to update
  692. * @incr: increase next addr by incr bytes
  693. * @flags: access flags
  694. *
  695. * Update PTEs by writing them manually using sDMA (CIK).
  696. */
  697. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib,
  698. uint64_t pe,
  699. uint64_t addr, unsigned count,
  700. uint32_t incr, uint32_t flags)
  701. {
  702. uint64_t value;
  703. unsigned ndw;
  704. while (count) {
  705. ndw = count * 2;
  706. if (ndw > 0xFFFFE)
  707. ndw = 0xFFFFE;
  708. /* for non-physically contiguous pages (system) */
  709. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  710. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  711. ib->ptr[ib->length_dw++] = pe;
  712. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  713. ib->ptr[ib->length_dw++] = ndw;
  714. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  715. if (flags & AMDGPU_PTE_SYSTEM) {
  716. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  717. value &= 0xFFFFFFFFFFFFF000ULL;
  718. } else if (flags & AMDGPU_PTE_VALID) {
  719. value = addr;
  720. } else {
  721. value = 0;
  722. }
  723. addr += incr;
  724. value |= flags;
  725. ib->ptr[ib->length_dw++] = value;
  726. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  727. }
  728. }
  729. }
  730. /**
  731. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  732. *
  733. * @ib: indirect buffer to fill with commands
  734. * @pe: addr of the page entry
  735. * @addr: dst addr to write into pe
  736. * @count: number of page entries to update
  737. * @incr: increase next addr by incr bytes
  738. * @flags: access flags
  739. *
  740. * Update the page tables using sDMA (CIK).
  741. */
  742. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib,
  743. uint64_t pe,
  744. uint64_t addr, unsigned count,
  745. uint32_t incr, uint32_t flags)
  746. {
  747. uint64_t value;
  748. unsigned ndw;
  749. while (count) {
  750. ndw = count;
  751. if (ndw > 0x7FFFF)
  752. ndw = 0x7FFFF;
  753. if (flags & AMDGPU_PTE_VALID)
  754. value = addr;
  755. else
  756. value = 0;
  757. /* for physically contiguous pages (vram) */
  758. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  759. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  760. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  761. ib->ptr[ib->length_dw++] = flags; /* mask */
  762. ib->ptr[ib->length_dw++] = 0;
  763. ib->ptr[ib->length_dw++] = value; /* value */
  764. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  765. ib->ptr[ib->length_dw++] = incr; /* increment size */
  766. ib->ptr[ib->length_dw++] = 0;
  767. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  768. pe += ndw * 8;
  769. addr += ndw * incr;
  770. count -= ndw;
  771. }
  772. }
  773. /**
  774. * sdma_v2_4_vm_pad_ib - pad the IB to the required number of dw
  775. *
  776. * @ib: indirect buffer to fill with padding
  777. *
  778. */
  779. static void sdma_v2_4_vm_pad_ib(struct amdgpu_ib *ib)
  780. {
  781. while (ib->length_dw & 0x7)
  782. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  783. }
  784. /**
  785. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  786. *
  787. * @ring: amdgpu_ring pointer
  788. * @vm: amdgpu_vm pointer
  789. *
  790. * Update the page table base and flush the VM TLB
  791. * using sDMA (VI).
  792. */
  793. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  794. unsigned vm_id, uint64_t pd_addr)
  795. {
  796. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  797. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  798. if (vm_id < 8) {
  799. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  800. } else {
  801. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  802. }
  803. amdgpu_ring_write(ring, pd_addr >> 12);
  804. /* flush TLB */
  805. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  806. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  807. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  808. amdgpu_ring_write(ring, 1 << vm_id);
  809. /* wait for flush */
  810. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  811. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  812. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  813. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  814. amdgpu_ring_write(ring, 0);
  815. amdgpu_ring_write(ring, 0); /* reference */
  816. amdgpu_ring_write(ring, 0); /* mask */
  817. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  818. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  819. }
  820. static int sdma_v2_4_early_init(void *handle)
  821. {
  822. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  823. sdma_v2_4_set_ring_funcs(adev);
  824. sdma_v2_4_set_buffer_funcs(adev);
  825. sdma_v2_4_set_vm_pte_funcs(adev);
  826. sdma_v2_4_set_irq_funcs(adev);
  827. return 0;
  828. }
  829. static int sdma_v2_4_sw_init(void *handle)
  830. {
  831. struct amdgpu_ring *ring;
  832. int r;
  833. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  834. /* SDMA trap event */
  835. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  836. if (r)
  837. return r;
  838. /* SDMA Privileged inst */
  839. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  840. if (r)
  841. return r;
  842. /* SDMA Privileged inst */
  843. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  844. if (r)
  845. return r;
  846. r = sdma_v2_4_init_microcode(adev);
  847. if (r) {
  848. DRM_ERROR("Failed to load sdma firmware!\n");
  849. return r;
  850. }
  851. ring = &adev->sdma[0].ring;
  852. ring->ring_obj = NULL;
  853. ring->use_doorbell = false;
  854. ring = &adev->sdma[1].ring;
  855. ring->ring_obj = NULL;
  856. ring->use_doorbell = false;
  857. ring = &adev->sdma[0].ring;
  858. sprintf(ring->name, "sdma0");
  859. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  860. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  861. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  862. AMDGPU_RING_TYPE_SDMA);
  863. if (r)
  864. return r;
  865. ring = &adev->sdma[1].ring;
  866. sprintf(ring->name, "sdma1");
  867. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  868. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  869. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  870. AMDGPU_RING_TYPE_SDMA);
  871. if (r)
  872. return r;
  873. return r;
  874. }
  875. static int sdma_v2_4_sw_fini(void *handle)
  876. {
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. amdgpu_ring_fini(&adev->sdma[0].ring);
  879. amdgpu_ring_fini(&adev->sdma[1].ring);
  880. return 0;
  881. }
  882. static int sdma_v2_4_hw_init(void *handle)
  883. {
  884. int r;
  885. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  886. sdma_v2_4_init_golden_registers(adev);
  887. r = sdma_v2_4_start(adev);
  888. if (r)
  889. return r;
  890. return r;
  891. }
  892. static int sdma_v2_4_hw_fini(void *handle)
  893. {
  894. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  895. sdma_v2_4_enable(adev, false);
  896. return 0;
  897. }
  898. static int sdma_v2_4_suspend(void *handle)
  899. {
  900. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  901. return sdma_v2_4_hw_fini(adev);
  902. }
  903. static int sdma_v2_4_resume(void *handle)
  904. {
  905. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  906. return sdma_v2_4_hw_init(adev);
  907. }
  908. static bool sdma_v2_4_is_idle(void *handle)
  909. {
  910. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  911. u32 tmp = RREG32(mmSRBM_STATUS2);
  912. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  913. SRBM_STATUS2__SDMA1_BUSY_MASK))
  914. return false;
  915. return true;
  916. }
  917. static int sdma_v2_4_wait_for_idle(void *handle)
  918. {
  919. unsigned i;
  920. u32 tmp;
  921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  922. for (i = 0; i < adev->usec_timeout; i++) {
  923. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  924. SRBM_STATUS2__SDMA1_BUSY_MASK);
  925. if (!tmp)
  926. return 0;
  927. udelay(1);
  928. }
  929. return -ETIMEDOUT;
  930. }
  931. static void sdma_v2_4_print_status(void *handle)
  932. {
  933. int i, j;
  934. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  935. dev_info(adev->dev, "VI SDMA registers\n");
  936. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  937. RREG32(mmSRBM_STATUS2));
  938. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  939. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  940. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  941. dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
  942. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  943. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  944. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  945. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  946. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  947. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  948. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  949. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  950. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  951. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  952. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  953. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  954. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  955. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  956. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  957. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  958. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  959. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  960. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  961. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  962. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  963. mutex_lock(&adev->srbm_mutex);
  964. for (j = 0; j < 16; j++) {
  965. vi_srbm_select(adev, 0, 0, 0, j);
  966. dev_info(adev->dev, " VM %d:\n", j);
  967. dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
  968. i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  969. dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
  970. i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  971. }
  972. vi_srbm_select(adev, 0, 0, 0, 0);
  973. mutex_unlock(&adev->srbm_mutex);
  974. }
  975. }
  976. static int sdma_v2_4_soft_reset(void *handle)
  977. {
  978. u32 srbm_soft_reset = 0;
  979. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  980. u32 tmp = RREG32(mmSRBM_STATUS2);
  981. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  982. /* sdma0 */
  983. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  984. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  985. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  986. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  987. }
  988. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  989. /* sdma1 */
  990. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  991. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  992. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  993. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  994. }
  995. if (srbm_soft_reset) {
  996. sdma_v2_4_print_status((void *)adev);
  997. tmp = RREG32(mmSRBM_SOFT_RESET);
  998. tmp |= srbm_soft_reset;
  999. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1000. WREG32(mmSRBM_SOFT_RESET, tmp);
  1001. tmp = RREG32(mmSRBM_SOFT_RESET);
  1002. udelay(50);
  1003. tmp &= ~srbm_soft_reset;
  1004. WREG32(mmSRBM_SOFT_RESET, tmp);
  1005. tmp = RREG32(mmSRBM_SOFT_RESET);
  1006. /* Wait a little for things to settle down */
  1007. udelay(50);
  1008. sdma_v2_4_print_status((void *)adev);
  1009. }
  1010. return 0;
  1011. }
  1012. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  1013. struct amdgpu_irq_src *src,
  1014. unsigned type,
  1015. enum amdgpu_interrupt_state state)
  1016. {
  1017. u32 sdma_cntl;
  1018. switch (type) {
  1019. case AMDGPU_SDMA_IRQ_TRAP0:
  1020. switch (state) {
  1021. case AMDGPU_IRQ_STATE_DISABLE:
  1022. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1023. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1024. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1025. break;
  1026. case AMDGPU_IRQ_STATE_ENABLE:
  1027. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1028. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1029. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1030. break;
  1031. default:
  1032. break;
  1033. }
  1034. break;
  1035. case AMDGPU_SDMA_IRQ_TRAP1:
  1036. switch (state) {
  1037. case AMDGPU_IRQ_STATE_DISABLE:
  1038. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1039. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1040. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1041. break;
  1042. case AMDGPU_IRQ_STATE_ENABLE:
  1043. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1044. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1045. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1046. break;
  1047. default:
  1048. break;
  1049. }
  1050. break;
  1051. default:
  1052. break;
  1053. }
  1054. return 0;
  1055. }
  1056. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  1057. struct amdgpu_irq_src *source,
  1058. struct amdgpu_iv_entry *entry)
  1059. {
  1060. u8 instance_id, queue_id;
  1061. instance_id = (entry->ring_id & 0x3) >> 0;
  1062. queue_id = (entry->ring_id & 0xc) >> 2;
  1063. DRM_DEBUG("IH: SDMA trap\n");
  1064. switch (instance_id) {
  1065. case 0:
  1066. switch (queue_id) {
  1067. case 0:
  1068. amdgpu_fence_process(&adev->sdma[0].ring);
  1069. break;
  1070. case 1:
  1071. /* XXX compute */
  1072. break;
  1073. case 2:
  1074. /* XXX compute */
  1075. break;
  1076. }
  1077. break;
  1078. case 1:
  1079. switch (queue_id) {
  1080. case 0:
  1081. amdgpu_fence_process(&adev->sdma[1].ring);
  1082. break;
  1083. case 1:
  1084. /* XXX compute */
  1085. break;
  1086. case 2:
  1087. /* XXX compute */
  1088. break;
  1089. }
  1090. break;
  1091. }
  1092. return 0;
  1093. }
  1094. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1095. struct amdgpu_irq_src *source,
  1096. struct amdgpu_iv_entry *entry)
  1097. {
  1098. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1099. schedule_work(&adev->reset_work);
  1100. return 0;
  1101. }
  1102. static int sdma_v2_4_set_clockgating_state(void *handle,
  1103. enum amd_clockgating_state state)
  1104. {
  1105. /* XXX handled via the smc on VI */
  1106. return 0;
  1107. }
  1108. static int sdma_v2_4_set_powergating_state(void *handle,
  1109. enum amd_powergating_state state)
  1110. {
  1111. return 0;
  1112. }
  1113. const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1114. .early_init = sdma_v2_4_early_init,
  1115. .late_init = NULL,
  1116. .sw_init = sdma_v2_4_sw_init,
  1117. .sw_fini = sdma_v2_4_sw_fini,
  1118. .hw_init = sdma_v2_4_hw_init,
  1119. .hw_fini = sdma_v2_4_hw_fini,
  1120. .suspend = sdma_v2_4_suspend,
  1121. .resume = sdma_v2_4_resume,
  1122. .is_idle = sdma_v2_4_is_idle,
  1123. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1124. .soft_reset = sdma_v2_4_soft_reset,
  1125. .print_status = sdma_v2_4_print_status,
  1126. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1127. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1128. };
  1129. /**
  1130. * sdma_v2_4_ring_is_lockup - Check if the DMA engine is locked up
  1131. *
  1132. * @ring: amdgpu_ring structure holding ring information
  1133. *
  1134. * Check if the async DMA engine is locked up (VI).
  1135. * Returns true if the engine appears to be locked up, false if not.
  1136. */
  1137. static bool sdma_v2_4_ring_is_lockup(struct amdgpu_ring *ring)
  1138. {
  1139. if (sdma_v2_4_is_idle(ring->adev)) {
  1140. amdgpu_ring_lockup_update(ring);
  1141. return false;
  1142. }
  1143. return amdgpu_ring_test_lockup(ring);
  1144. }
  1145. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1146. .get_rptr = sdma_v2_4_ring_get_rptr,
  1147. .get_wptr = sdma_v2_4_ring_get_wptr,
  1148. .set_wptr = sdma_v2_4_ring_set_wptr,
  1149. .parse_cs = NULL,
  1150. .emit_ib = sdma_v2_4_ring_emit_ib,
  1151. .emit_fence = sdma_v2_4_ring_emit_fence,
  1152. .emit_semaphore = sdma_v2_4_ring_emit_semaphore,
  1153. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1154. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1155. .test_ring = sdma_v2_4_ring_test_ring,
  1156. .test_ib = sdma_v2_4_ring_test_ib,
  1157. .is_lockup = sdma_v2_4_ring_is_lockup,
  1158. };
  1159. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1160. {
  1161. adev->sdma[0].ring.funcs = &sdma_v2_4_ring_funcs;
  1162. adev->sdma[1].ring.funcs = &sdma_v2_4_ring_funcs;
  1163. }
  1164. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1165. .set = sdma_v2_4_set_trap_irq_state,
  1166. .process = sdma_v2_4_process_trap_irq,
  1167. };
  1168. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1169. .process = sdma_v2_4_process_illegal_inst_irq,
  1170. };
  1171. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1172. {
  1173. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1174. adev->sdma_trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1175. adev->sdma_illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1176. }
  1177. /**
  1178. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1179. *
  1180. * @ring: amdgpu_ring structure holding ring information
  1181. * @src_offset: src GPU address
  1182. * @dst_offset: dst GPU address
  1183. * @byte_count: number of bytes to xfer
  1184. *
  1185. * Copy GPU buffers using the DMA engine (VI).
  1186. * Used by the amdgpu ttm implementation to move pages if
  1187. * registered as the asic copy callback.
  1188. */
  1189. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1190. uint64_t src_offset,
  1191. uint64_t dst_offset,
  1192. uint32_t byte_count)
  1193. {
  1194. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1195. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1196. ib->ptr[ib->length_dw++] = byte_count;
  1197. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1198. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1199. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1200. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1201. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1202. }
  1203. /**
  1204. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1205. *
  1206. * @ring: amdgpu_ring structure holding ring information
  1207. * @src_data: value to write to buffer
  1208. * @dst_offset: dst GPU address
  1209. * @byte_count: number of bytes to xfer
  1210. *
  1211. * Fill GPU buffers using the DMA engine (VI).
  1212. */
  1213. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ring *ring,
  1214. uint32_t src_data,
  1215. uint64_t dst_offset,
  1216. uint32_t byte_count)
  1217. {
  1218. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL));
  1219. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1220. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1221. amdgpu_ring_write(ring, src_data);
  1222. amdgpu_ring_write(ring, byte_count);
  1223. }
  1224. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1225. .copy_max_bytes = 0x1fffff,
  1226. .copy_num_dw = 7,
  1227. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1228. .fill_max_bytes = 0x1fffff,
  1229. .fill_num_dw = 7,
  1230. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1231. };
  1232. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1233. {
  1234. if (adev->mman.buffer_funcs == NULL) {
  1235. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1236. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1237. }
  1238. }
  1239. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1240. .copy_pte = sdma_v2_4_vm_copy_pte,
  1241. .write_pte = sdma_v2_4_vm_write_pte,
  1242. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1243. .pad_ib = sdma_v2_4_vm_pad_ib,
  1244. };
  1245. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1246. {
  1247. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1248. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1249. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1250. adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;
  1251. }
  1252. }