dce_v8_0.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 0;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ % 100 == 0) {
  163. if (!dce_v8_0_is_counter_moving(adev, crtc))
  164. break;
  165. }
  166. }
  167. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  168. if (i++ % 100 == 0) {
  169. if (!dce_v8_0_is_counter_moving(adev, crtc))
  170. break;
  171. }
  172. }
  173. }
  174. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (crtc >= adev->mode_info.num_crtc)
  177. return 0;
  178. else
  179. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  180. }
  181. /**
  182. * dce_v8_0_page_flip - pageflip callback.
  183. *
  184. * @adev: amdgpu_device pointer
  185. * @crtc_id: crtc to cleanup pageflip on
  186. * @crtc_base: new address of the crtc (GPU MC address)
  187. *
  188. * Does the actual pageflip (evergreen+).
  189. * During vblank we take the crtc lock and wait for the update_pending
  190. * bit to go high, when it does, we release the lock, and allow the
  191. * double buffered update to take place.
  192. * Returns the current update pending status.
  193. */
  194. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  195. int crtc_id, u64 crtc_base)
  196. {
  197. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  198. u32 tmp = RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset);
  199. int i;
  200. /* Lock the graphics update lock */
  201. tmp |= GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK;
  202. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  203. /* update the scanout addresses */
  204. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  205. upper_32_bits(crtc_base));
  206. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  207. (u32)crtc_base);
  208. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  209. upper_32_bits(crtc_base));
  210. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  211. (u32)crtc_base);
  212. /* Wait for update_pending to go high. */
  213. for (i = 0; i < adev->usec_timeout; i++) {
  214. if (RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset) &
  215. GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK)
  216. break;
  217. udelay(1);
  218. }
  219. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  220. /* Unlock the lock, so double-buffering can take place inside vblank */
  221. tmp &= ~GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK;
  222. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  223. }
  224. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  225. u32 *vbl, u32 *position)
  226. {
  227. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  228. return -EINVAL;
  229. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  230. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  231. return 0;
  232. }
  233. /**
  234. * dce_v8_0_hpd_sense - hpd sense callback.
  235. *
  236. * @adev: amdgpu_device pointer
  237. * @hpd: hpd (hotplug detect) pin
  238. *
  239. * Checks if a digital monitor is connected (evergreen+).
  240. * Returns true if connected, false if not connected.
  241. */
  242. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  243. enum amdgpu_hpd_id hpd)
  244. {
  245. bool connected = false;
  246. switch (hpd) {
  247. case AMDGPU_HPD_1:
  248. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  249. connected = true;
  250. break;
  251. case AMDGPU_HPD_2:
  252. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  253. connected = true;
  254. break;
  255. case AMDGPU_HPD_3:
  256. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  257. connected = true;
  258. break;
  259. case AMDGPU_HPD_4:
  260. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  261. connected = true;
  262. break;
  263. case AMDGPU_HPD_5:
  264. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  265. connected = true;
  266. break;
  267. case AMDGPU_HPD_6:
  268. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  269. connected = true;
  270. break;
  271. default:
  272. break;
  273. }
  274. return connected;
  275. }
  276. /**
  277. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  278. *
  279. * @adev: amdgpu_device pointer
  280. * @hpd: hpd (hotplug detect) pin
  281. *
  282. * Set the polarity of the hpd pin (evergreen+).
  283. */
  284. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  285. enum amdgpu_hpd_id hpd)
  286. {
  287. u32 tmp;
  288. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  289. switch (hpd) {
  290. case AMDGPU_HPD_1:
  291. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  292. if (connected)
  293. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  294. else
  295. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  296. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  297. break;
  298. case AMDGPU_HPD_2:
  299. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  300. if (connected)
  301. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  302. else
  303. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  304. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  305. break;
  306. case AMDGPU_HPD_3:
  307. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  308. if (connected)
  309. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  310. else
  311. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  312. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  313. break;
  314. case AMDGPU_HPD_4:
  315. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  316. if (connected)
  317. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  318. else
  319. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  320. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  321. break;
  322. case AMDGPU_HPD_5:
  323. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  324. if (connected)
  325. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  326. else
  327. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  328. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  329. break;
  330. case AMDGPU_HPD_6:
  331. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  332. if (connected)
  333. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  334. else
  335. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  336. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  337. break;
  338. default:
  339. break;
  340. }
  341. }
  342. /**
  343. * dce_v8_0_hpd_init - hpd setup callback.
  344. *
  345. * @adev: amdgpu_device pointer
  346. *
  347. * Setup the hpd pins used by the card (evergreen+).
  348. * Enable the pin, set the polarity, and enable the hpd interrupts.
  349. */
  350. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  351. {
  352. struct drm_device *dev = adev->ddev;
  353. struct drm_connector *connector;
  354. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  355. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  356. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  357. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  358. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  359. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  360. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  361. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  362. * aux dp channel on imac and help (but not completely fix)
  363. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  364. * also avoid interrupt storms during dpms.
  365. */
  366. continue;
  367. }
  368. switch (amdgpu_connector->hpd.hpd) {
  369. case AMDGPU_HPD_1:
  370. WREG32(mmDC_HPD1_CONTROL, tmp);
  371. break;
  372. case AMDGPU_HPD_2:
  373. WREG32(mmDC_HPD2_CONTROL, tmp);
  374. break;
  375. case AMDGPU_HPD_3:
  376. WREG32(mmDC_HPD3_CONTROL, tmp);
  377. break;
  378. case AMDGPU_HPD_4:
  379. WREG32(mmDC_HPD4_CONTROL, tmp);
  380. break;
  381. case AMDGPU_HPD_5:
  382. WREG32(mmDC_HPD5_CONTROL, tmp);
  383. break;
  384. case AMDGPU_HPD_6:
  385. WREG32(mmDC_HPD6_CONTROL, tmp);
  386. break;
  387. default:
  388. break;
  389. }
  390. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  391. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  392. }
  393. }
  394. /**
  395. * dce_v8_0_hpd_fini - hpd tear down callback.
  396. *
  397. * @adev: amdgpu_device pointer
  398. *
  399. * Tear down the hpd pins used by the card (evergreen+).
  400. * Disable the hpd interrupts.
  401. */
  402. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  403. {
  404. struct drm_device *dev = adev->ddev;
  405. struct drm_connector *connector;
  406. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  407. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  408. switch (amdgpu_connector->hpd.hpd) {
  409. case AMDGPU_HPD_1:
  410. WREG32(mmDC_HPD1_CONTROL, 0);
  411. break;
  412. case AMDGPU_HPD_2:
  413. WREG32(mmDC_HPD2_CONTROL, 0);
  414. break;
  415. case AMDGPU_HPD_3:
  416. WREG32(mmDC_HPD3_CONTROL, 0);
  417. break;
  418. case AMDGPU_HPD_4:
  419. WREG32(mmDC_HPD4_CONTROL, 0);
  420. break;
  421. case AMDGPU_HPD_5:
  422. WREG32(mmDC_HPD5_CONTROL, 0);
  423. break;
  424. case AMDGPU_HPD_6:
  425. WREG32(mmDC_HPD6_CONTROL, 0);
  426. break;
  427. default:
  428. break;
  429. }
  430. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  431. }
  432. }
  433. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  434. {
  435. return mmDC_GPIO_HPD_A;
  436. }
  437. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  438. {
  439. u32 crtc_hung = 0;
  440. u32 crtc_status[6];
  441. u32 i, j, tmp;
  442. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  443. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  444. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  445. crtc_hung |= (1 << i);
  446. }
  447. }
  448. for (j = 0; j < 10; j++) {
  449. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  450. if (crtc_hung & (1 << i)) {
  451. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  452. if (tmp != crtc_status[i])
  453. crtc_hung &= ~(1 << i);
  454. }
  455. }
  456. if (crtc_hung == 0)
  457. return false;
  458. udelay(100);
  459. }
  460. return true;
  461. }
  462. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  463. struct amdgpu_mode_mc_save *save)
  464. {
  465. u32 crtc_enabled, tmp;
  466. int i;
  467. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  468. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  469. /* disable VGA render */
  470. tmp = RREG32(mmVGA_RENDER_CONTROL);
  471. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  472. WREG32(mmVGA_RENDER_CONTROL, tmp);
  473. /* blank the display controllers */
  474. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  475. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  476. CRTC_CONTROL, CRTC_MASTER_EN);
  477. if (crtc_enabled) {
  478. #if 0
  479. u32 frame_count;
  480. int j;
  481. save->crtc_enabled[i] = true;
  482. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  483. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  484. amdgpu_display_vblank_wait(adev, i);
  485. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  486. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  487. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  488. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  489. }
  490. /* wait for the next frame */
  491. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  492. for (j = 0; j < adev->usec_timeout; j++) {
  493. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  494. break;
  495. udelay(1);
  496. }
  497. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  498. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  499. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  500. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  501. }
  502. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  503. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  504. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  505. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  506. }
  507. #else
  508. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  509. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  510. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  511. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  512. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  513. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  514. save->crtc_enabled[i] = false;
  515. /* ***** */
  516. #endif
  517. } else {
  518. save->crtc_enabled[i] = false;
  519. }
  520. }
  521. }
  522. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  523. struct amdgpu_mode_mc_save *save)
  524. {
  525. u32 tmp, frame_count;
  526. int i, j;
  527. /* update crtc base addresses */
  528. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  529. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  530. upper_32_bits(adev->mc.vram_start));
  531. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  532. upper_32_bits(adev->mc.vram_start));
  533. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  534. (u32)adev->mc.vram_start);
  535. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  536. (u32)adev->mc.vram_start);
  537. if (save->crtc_enabled[i]) {
  538. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  539. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  540. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  541. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  542. }
  543. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  544. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  545. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  546. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  547. }
  548. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  549. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  550. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  551. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  552. }
  553. for (j = 0; j < adev->usec_timeout; j++) {
  554. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  555. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  556. break;
  557. udelay(1);
  558. }
  559. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  560. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  561. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  562. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  563. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  564. /* wait for the next frame */
  565. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  566. for (j = 0; j < adev->usec_timeout; j++) {
  567. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  568. break;
  569. udelay(1);
  570. }
  571. }
  572. }
  573. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  574. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  575. /* Unlock vga access */
  576. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  577. mdelay(1);
  578. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  579. }
  580. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  581. bool render)
  582. {
  583. u32 tmp;
  584. /* Lockout access through VGA aperture*/
  585. tmp = RREG32(mmVGA_HDP_CONTROL);
  586. if (render)
  587. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  588. else
  589. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  590. WREG32(mmVGA_HDP_CONTROL, tmp);
  591. /* disable VGA render */
  592. tmp = RREG32(mmVGA_RENDER_CONTROL);
  593. if (render)
  594. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  595. else
  596. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  597. WREG32(mmVGA_RENDER_CONTROL, tmp);
  598. }
  599. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  600. {
  601. struct drm_device *dev = encoder->dev;
  602. struct amdgpu_device *adev = dev->dev_private;
  603. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  604. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  605. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  606. int bpc = 0;
  607. u32 tmp = 0;
  608. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  609. if (connector) {
  610. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  611. bpc = amdgpu_connector_get_monitor_bpc(connector);
  612. dither = amdgpu_connector->dither;
  613. }
  614. /* LVDS/eDP FMT is set up by atom */
  615. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  616. return;
  617. /* not needed for analog */
  618. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  619. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  620. return;
  621. if (bpc == 0)
  622. return;
  623. switch (bpc) {
  624. case 6:
  625. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  626. /* XXX sort out optimal dither settings */
  627. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  628. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  629. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  630. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  631. else
  632. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  633. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  634. break;
  635. case 8:
  636. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  637. /* XXX sort out optimal dither settings */
  638. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  639. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  640. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  641. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  642. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  643. else
  644. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  645. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  646. break;
  647. case 10:
  648. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  649. /* XXX sort out optimal dither settings */
  650. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  651. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  652. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  653. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  654. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  655. else
  656. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  657. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  658. break;
  659. default:
  660. /* not needed */
  661. break;
  662. }
  663. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  664. }
  665. /* display watermark setup */
  666. /**
  667. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  668. *
  669. * @adev: amdgpu_device pointer
  670. * @amdgpu_crtc: the selected display controller
  671. * @mode: the current display mode on the selected display
  672. * controller
  673. *
  674. * Setup up the line buffer allocation for
  675. * the selected display controller (CIK).
  676. * Returns the line buffer size in pixels.
  677. */
  678. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  679. struct amdgpu_crtc *amdgpu_crtc,
  680. struct drm_display_mode *mode)
  681. {
  682. u32 tmp, buffer_alloc, i;
  683. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  684. /*
  685. * Line Buffer Setup
  686. * There are 6 line buffers, one for each display controllers.
  687. * There are 3 partitions per LB. Select the number of partitions
  688. * to enable based on the display width. For display widths larger
  689. * than 4096, you need use to use 2 display controllers and combine
  690. * them using the stereo blender.
  691. */
  692. if (amdgpu_crtc->base.enabled && mode) {
  693. if (mode->crtc_hdisplay < 1920) {
  694. tmp = 1;
  695. buffer_alloc = 2;
  696. } else if (mode->crtc_hdisplay < 2560) {
  697. tmp = 2;
  698. buffer_alloc = 2;
  699. } else if (mode->crtc_hdisplay < 4096) {
  700. tmp = 0;
  701. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  702. } else {
  703. DRM_DEBUG_KMS("Mode too big for LB!\n");
  704. tmp = 0;
  705. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  706. }
  707. } else {
  708. tmp = 1;
  709. buffer_alloc = 0;
  710. }
  711. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  712. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  713. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  714. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  715. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  716. for (i = 0; i < adev->usec_timeout; i++) {
  717. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  718. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  719. break;
  720. udelay(1);
  721. }
  722. if (amdgpu_crtc->base.enabled && mode) {
  723. switch (tmp) {
  724. case 0:
  725. default:
  726. return 4096 * 2;
  727. case 1:
  728. return 1920 * 2;
  729. case 2:
  730. return 2560 * 2;
  731. }
  732. }
  733. /* controller not enabled, so no lb used */
  734. return 0;
  735. }
  736. /**
  737. * cik_get_number_of_dram_channels - get the number of dram channels
  738. *
  739. * @adev: amdgpu_device pointer
  740. *
  741. * Look up the number of video ram channels (CIK).
  742. * Used for display watermark bandwidth calculations
  743. * Returns the number of dram channels
  744. */
  745. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  746. {
  747. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  748. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  749. case 0:
  750. default:
  751. return 1;
  752. case 1:
  753. return 2;
  754. case 2:
  755. return 4;
  756. case 3:
  757. return 8;
  758. case 4:
  759. return 3;
  760. case 5:
  761. return 6;
  762. case 6:
  763. return 10;
  764. case 7:
  765. return 12;
  766. case 8:
  767. return 16;
  768. }
  769. }
  770. struct dce8_wm_params {
  771. u32 dram_channels; /* number of dram channels */
  772. u32 yclk; /* bandwidth per dram data pin in kHz */
  773. u32 sclk; /* engine clock in kHz */
  774. u32 disp_clk; /* display clock in kHz */
  775. u32 src_width; /* viewport width */
  776. u32 active_time; /* active display time in ns */
  777. u32 blank_time; /* blank time in ns */
  778. bool interlaced; /* mode is interlaced */
  779. fixed20_12 vsc; /* vertical scale ratio */
  780. u32 num_heads; /* number of active crtcs */
  781. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  782. u32 lb_size; /* line buffer allocated to pipe */
  783. u32 vtaps; /* vertical scaler taps */
  784. };
  785. /**
  786. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  787. *
  788. * @wm: watermark calculation data
  789. *
  790. * Calculate the raw dram bandwidth (CIK).
  791. * Used for display watermark bandwidth calculations
  792. * Returns the dram bandwidth in MBytes/s
  793. */
  794. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  795. {
  796. /* Calculate raw DRAM Bandwidth */
  797. fixed20_12 dram_efficiency; /* 0.7 */
  798. fixed20_12 yclk, dram_channels, bandwidth;
  799. fixed20_12 a;
  800. a.full = dfixed_const(1000);
  801. yclk.full = dfixed_const(wm->yclk);
  802. yclk.full = dfixed_div(yclk, a);
  803. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  804. a.full = dfixed_const(10);
  805. dram_efficiency.full = dfixed_const(7);
  806. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  807. bandwidth.full = dfixed_mul(dram_channels, yclk);
  808. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  809. return dfixed_trunc(bandwidth);
  810. }
  811. /**
  812. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  813. *
  814. * @wm: watermark calculation data
  815. *
  816. * Calculate the dram bandwidth used for display (CIK).
  817. * Used for display watermark bandwidth calculations
  818. * Returns the dram bandwidth for display in MBytes/s
  819. */
  820. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  821. {
  822. /* Calculate DRAM Bandwidth and the part allocated to display. */
  823. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  824. fixed20_12 yclk, dram_channels, bandwidth;
  825. fixed20_12 a;
  826. a.full = dfixed_const(1000);
  827. yclk.full = dfixed_const(wm->yclk);
  828. yclk.full = dfixed_div(yclk, a);
  829. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  830. a.full = dfixed_const(10);
  831. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  832. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  833. bandwidth.full = dfixed_mul(dram_channels, yclk);
  834. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  835. return dfixed_trunc(bandwidth);
  836. }
  837. /**
  838. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  839. *
  840. * @wm: watermark calculation data
  841. *
  842. * Calculate the data return bandwidth used for display (CIK).
  843. * Used for display watermark bandwidth calculations
  844. * Returns the data return bandwidth in MBytes/s
  845. */
  846. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  847. {
  848. /* Calculate the display Data return Bandwidth */
  849. fixed20_12 return_efficiency; /* 0.8 */
  850. fixed20_12 sclk, bandwidth;
  851. fixed20_12 a;
  852. a.full = dfixed_const(1000);
  853. sclk.full = dfixed_const(wm->sclk);
  854. sclk.full = dfixed_div(sclk, a);
  855. a.full = dfixed_const(10);
  856. return_efficiency.full = dfixed_const(8);
  857. return_efficiency.full = dfixed_div(return_efficiency, a);
  858. a.full = dfixed_const(32);
  859. bandwidth.full = dfixed_mul(a, sclk);
  860. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  861. return dfixed_trunc(bandwidth);
  862. }
  863. /**
  864. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  865. *
  866. * @wm: watermark calculation data
  867. *
  868. * Calculate the dmif bandwidth used for display (CIK).
  869. * Used for display watermark bandwidth calculations
  870. * Returns the dmif bandwidth in MBytes/s
  871. */
  872. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  873. {
  874. /* Calculate the DMIF Request Bandwidth */
  875. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  876. fixed20_12 disp_clk, bandwidth;
  877. fixed20_12 a, b;
  878. a.full = dfixed_const(1000);
  879. disp_clk.full = dfixed_const(wm->disp_clk);
  880. disp_clk.full = dfixed_div(disp_clk, a);
  881. a.full = dfixed_const(32);
  882. b.full = dfixed_mul(a, disp_clk);
  883. a.full = dfixed_const(10);
  884. disp_clk_request_efficiency.full = dfixed_const(8);
  885. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  886. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  887. return dfixed_trunc(bandwidth);
  888. }
  889. /**
  890. * dce_v8_0_available_bandwidth - get the min available bandwidth
  891. *
  892. * @wm: watermark calculation data
  893. *
  894. * Calculate the min available bandwidth used for display (CIK).
  895. * Used for display watermark bandwidth calculations
  896. * Returns the min available bandwidth in MBytes/s
  897. */
  898. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  899. {
  900. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  901. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  902. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  903. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  904. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  905. }
  906. /**
  907. * dce_v8_0_average_bandwidth - get the average available bandwidth
  908. *
  909. * @wm: watermark calculation data
  910. *
  911. * Calculate the average available bandwidth used for display (CIK).
  912. * Used for display watermark bandwidth calculations
  913. * Returns the average available bandwidth in MBytes/s
  914. */
  915. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  916. {
  917. /* Calculate the display mode Average Bandwidth
  918. * DisplayMode should contain the source and destination dimensions,
  919. * timing, etc.
  920. */
  921. fixed20_12 bpp;
  922. fixed20_12 line_time;
  923. fixed20_12 src_width;
  924. fixed20_12 bandwidth;
  925. fixed20_12 a;
  926. a.full = dfixed_const(1000);
  927. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  928. line_time.full = dfixed_div(line_time, a);
  929. bpp.full = dfixed_const(wm->bytes_per_pixel);
  930. src_width.full = dfixed_const(wm->src_width);
  931. bandwidth.full = dfixed_mul(src_width, bpp);
  932. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  933. bandwidth.full = dfixed_div(bandwidth, line_time);
  934. return dfixed_trunc(bandwidth);
  935. }
  936. /**
  937. * dce_v8_0_latency_watermark - get the latency watermark
  938. *
  939. * @wm: watermark calculation data
  940. *
  941. * Calculate the latency watermark (CIK).
  942. * Used for display watermark bandwidth calculations
  943. * Returns the latency watermark in ns
  944. */
  945. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  946. {
  947. /* First calculate the latency in ns */
  948. u32 mc_latency = 2000; /* 2000 ns. */
  949. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  950. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  951. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  952. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  953. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  954. (wm->num_heads * cursor_line_pair_return_time);
  955. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  956. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  957. u32 tmp, dmif_size = 12288;
  958. fixed20_12 a, b, c;
  959. if (wm->num_heads == 0)
  960. return 0;
  961. a.full = dfixed_const(2);
  962. b.full = dfixed_const(1);
  963. if ((wm->vsc.full > a.full) ||
  964. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  965. (wm->vtaps >= 5) ||
  966. ((wm->vsc.full >= a.full) && wm->interlaced))
  967. max_src_lines_per_dst_line = 4;
  968. else
  969. max_src_lines_per_dst_line = 2;
  970. a.full = dfixed_const(available_bandwidth);
  971. b.full = dfixed_const(wm->num_heads);
  972. a.full = dfixed_div(a, b);
  973. b.full = dfixed_const(mc_latency + 512);
  974. c.full = dfixed_const(wm->disp_clk);
  975. b.full = dfixed_div(b, c);
  976. c.full = dfixed_const(dmif_size);
  977. b.full = dfixed_div(c, b);
  978. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  979. b.full = dfixed_const(1000);
  980. c.full = dfixed_const(wm->disp_clk);
  981. b.full = dfixed_div(c, b);
  982. c.full = dfixed_const(wm->bytes_per_pixel);
  983. b.full = dfixed_mul(b, c);
  984. lb_fill_bw = min(tmp, dfixed_trunc(b));
  985. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  986. b.full = dfixed_const(1000);
  987. c.full = dfixed_const(lb_fill_bw);
  988. b.full = dfixed_div(c, b);
  989. a.full = dfixed_div(a, b);
  990. line_fill_time = dfixed_trunc(a);
  991. if (line_fill_time < wm->active_time)
  992. return latency;
  993. else
  994. return latency + (line_fill_time - wm->active_time);
  995. }
  996. /**
  997. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  998. * average and available dram bandwidth
  999. *
  1000. * @wm: watermark calculation data
  1001. *
  1002. * Check if the display average bandwidth fits in the display
  1003. * dram bandwidth (CIK).
  1004. * Used for display watermark bandwidth calculations
  1005. * Returns true if the display fits, false if not.
  1006. */
  1007. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  1008. {
  1009. if (dce_v8_0_average_bandwidth(wm) <=
  1010. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1011. return true;
  1012. else
  1013. return false;
  1014. }
  1015. /**
  1016. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  1017. * average and available bandwidth
  1018. *
  1019. * @wm: watermark calculation data
  1020. *
  1021. * Check if the display average bandwidth fits in the display
  1022. * available bandwidth (CIK).
  1023. * Used for display watermark bandwidth calculations
  1024. * Returns true if the display fits, false if not.
  1025. */
  1026. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1027. {
  1028. if (dce_v8_0_average_bandwidth(wm) <=
  1029. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1030. return true;
  1031. else
  1032. return false;
  1033. }
  1034. /**
  1035. * dce_v8_0_check_latency_hiding - check latency hiding
  1036. *
  1037. * @wm: watermark calculation data
  1038. *
  1039. * Check latency hiding (CIK).
  1040. * Used for display watermark bandwidth calculations
  1041. * Returns true if the display fits, false if not.
  1042. */
  1043. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1044. {
  1045. u32 lb_partitions = wm->lb_size / wm->src_width;
  1046. u32 line_time = wm->active_time + wm->blank_time;
  1047. u32 latency_tolerant_lines;
  1048. u32 latency_hiding;
  1049. fixed20_12 a;
  1050. a.full = dfixed_const(1);
  1051. if (wm->vsc.full > a.full)
  1052. latency_tolerant_lines = 1;
  1053. else {
  1054. if (lb_partitions <= (wm->vtaps + 1))
  1055. latency_tolerant_lines = 1;
  1056. else
  1057. latency_tolerant_lines = 2;
  1058. }
  1059. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1060. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1061. return true;
  1062. else
  1063. return false;
  1064. }
  1065. /**
  1066. * dce_v8_0_program_watermarks - program display watermarks
  1067. *
  1068. * @adev: amdgpu_device pointer
  1069. * @amdgpu_crtc: the selected display controller
  1070. * @lb_size: line buffer size
  1071. * @num_heads: number of display controllers in use
  1072. *
  1073. * Calculate and program the display watermarks for the
  1074. * selected display controller (CIK).
  1075. */
  1076. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1077. struct amdgpu_crtc *amdgpu_crtc,
  1078. u32 lb_size, u32 num_heads)
  1079. {
  1080. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1081. struct dce8_wm_params wm_low, wm_high;
  1082. u32 pixel_period;
  1083. u32 line_time = 0;
  1084. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1085. u32 tmp, wm_mask;
  1086. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1087. pixel_period = 1000000 / (u32)mode->clock;
  1088. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1089. /* watermark for high clocks */
  1090. if (adev->pm.dpm_enabled) {
  1091. wm_high.yclk =
  1092. amdgpu_dpm_get_mclk(adev, false) * 10;
  1093. wm_high.sclk =
  1094. amdgpu_dpm_get_sclk(adev, false) * 10;
  1095. } else {
  1096. wm_high.yclk = adev->pm.current_mclk * 10;
  1097. wm_high.sclk = adev->pm.current_sclk * 10;
  1098. }
  1099. wm_high.disp_clk = mode->clock;
  1100. wm_high.src_width = mode->crtc_hdisplay;
  1101. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1102. wm_high.blank_time = line_time - wm_high.active_time;
  1103. wm_high.interlaced = false;
  1104. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1105. wm_high.interlaced = true;
  1106. wm_high.vsc = amdgpu_crtc->vsc;
  1107. wm_high.vtaps = 1;
  1108. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1109. wm_high.vtaps = 2;
  1110. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1111. wm_high.lb_size = lb_size;
  1112. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1113. wm_high.num_heads = num_heads;
  1114. /* set for high clocks */
  1115. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1116. /* possibly force display priority to high */
  1117. /* should really do this at mode validation time... */
  1118. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1119. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1120. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1121. (adev->mode_info.disp_priority == 2)) {
  1122. DRM_DEBUG_KMS("force priority to high\n");
  1123. }
  1124. /* watermark for low clocks */
  1125. if (adev->pm.dpm_enabled) {
  1126. wm_low.yclk =
  1127. amdgpu_dpm_get_mclk(adev, true) * 10;
  1128. wm_low.sclk =
  1129. amdgpu_dpm_get_sclk(adev, true) * 10;
  1130. } else {
  1131. wm_low.yclk = adev->pm.current_mclk * 10;
  1132. wm_low.sclk = adev->pm.current_sclk * 10;
  1133. }
  1134. wm_low.disp_clk = mode->clock;
  1135. wm_low.src_width = mode->crtc_hdisplay;
  1136. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1137. wm_low.blank_time = line_time - wm_low.active_time;
  1138. wm_low.interlaced = false;
  1139. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1140. wm_low.interlaced = true;
  1141. wm_low.vsc = amdgpu_crtc->vsc;
  1142. wm_low.vtaps = 1;
  1143. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1144. wm_low.vtaps = 2;
  1145. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1146. wm_low.lb_size = lb_size;
  1147. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1148. wm_low.num_heads = num_heads;
  1149. /* set for low clocks */
  1150. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1151. /* possibly force display priority to high */
  1152. /* should really do this at mode validation time... */
  1153. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1154. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1155. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1156. (adev->mode_info.disp_priority == 2)) {
  1157. DRM_DEBUG_KMS("force priority to high\n");
  1158. }
  1159. }
  1160. /* select wm A */
  1161. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1162. tmp = wm_mask;
  1163. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1164. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1165. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1166. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1167. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1168. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1169. /* select wm B */
  1170. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1171. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1172. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1173. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1174. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1175. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1176. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1177. /* restore original selection */
  1178. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1179. /* save values for DPM */
  1180. amdgpu_crtc->line_time = line_time;
  1181. amdgpu_crtc->wm_high = latency_watermark_a;
  1182. amdgpu_crtc->wm_low = latency_watermark_b;
  1183. }
  1184. /**
  1185. * dce_v8_0_bandwidth_update - program display watermarks
  1186. *
  1187. * @adev: amdgpu_device pointer
  1188. *
  1189. * Calculate and program the display watermarks and line
  1190. * buffer allocation (CIK).
  1191. */
  1192. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1193. {
  1194. struct drm_display_mode *mode = NULL;
  1195. u32 num_heads = 0, lb_size;
  1196. int i;
  1197. amdgpu_update_display_priority(adev);
  1198. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1199. if (adev->mode_info.crtcs[i]->base.enabled)
  1200. num_heads++;
  1201. }
  1202. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1203. mode = &adev->mode_info.crtcs[i]->base.mode;
  1204. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1205. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1206. lb_size, num_heads);
  1207. }
  1208. }
  1209. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1210. {
  1211. int i;
  1212. u32 offset, tmp;
  1213. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1214. offset = adev->mode_info.audio.pin[i].offset;
  1215. tmp = RREG32_AUDIO_ENDPT(offset,
  1216. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1217. if (((tmp &
  1218. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1219. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1220. adev->mode_info.audio.pin[i].connected = false;
  1221. else
  1222. adev->mode_info.audio.pin[i].connected = true;
  1223. }
  1224. }
  1225. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1226. {
  1227. int i;
  1228. dce_v8_0_audio_get_connected_pins(adev);
  1229. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1230. if (adev->mode_info.audio.pin[i].connected)
  1231. return &adev->mode_info.audio.pin[i];
  1232. }
  1233. DRM_ERROR("No connected audio pins found!\n");
  1234. return NULL;
  1235. }
  1236. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1237. {
  1238. struct amdgpu_device *adev = encoder->dev->dev_private;
  1239. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1240. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1241. u32 offset;
  1242. if (!dig || !dig->afmt || !dig->afmt->pin)
  1243. return;
  1244. offset = dig->afmt->offset;
  1245. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1246. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1247. }
  1248. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1249. struct drm_display_mode *mode)
  1250. {
  1251. struct amdgpu_device *adev = encoder->dev->dev_private;
  1252. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1253. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1254. struct drm_connector *connector;
  1255. struct amdgpu_connector *amdgpu_connector = NULL;
  1256. u32 tmp = 0, offset;
  1257. if (!dig || !dig->afmt || !dig->afmt->pin)
  1258. return;
  1259. offset = dig->afmt->pin->offset;
  1260. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1261. if (connector->encoder == encoder) {
  1262. amdgpu_connector = to_amdgpu_connector(connector);
  1263. break;
  1264. }
  1265. }
  1266. if (!amdgpu_connector) {
  1267. DRM_ERROR("Couldn't find encoder's connector\n");
  1268. return;
  1269. }
  1270. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1271. if (connector->latency_present[1])
  1272. tmp =
  1273. (connector->video_latency[1] <<
  1274. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1275. (connector->audio_latency[1] <<
  1276. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1277. else
  1278. tmp =
  1279. (0 <<
  1280. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1281. (0 <<
  1282. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1283. } else {
  1284. if (connector->latency_present[0])
  1285. tmp =
  1286. (connector->video_latency[0] <<
  1287. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1288. (connector->audio_latency[0] <<
  1289. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1290. else
  1291. tmp =
  1292. (0 <<
  1293. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1294. (0 <<
  1295. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1296. }
  1297. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1298. }
  1299. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1300. {
  1301. struct amdgpu_device *adev = encoder->dev->dev_private;
  1302. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1303. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1304. struct drm_connector *connector;
  1305. struct amdgpu_connector *amdgpu_connector = NULL;
  1306. u32 offset, tmp;
  1307. u8 *sadb = NULL;
  1308. int sad_count;
  1309. if (!dig || !dig->afmt || !dig->afmt->pin)
  1310. return;
  1311. offset = dig->afmt->pin->offset;
  1312. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1313. if (connector->encoder == encoder) {
  1314. amdgpu_connector = to_amdgpu_connector(connector);
  1315. break;
  1316. }
  1317. }
  1318. if (!amdgpu_connector) {
  1319. DRM_ERROR("Couldn't find encoder's connector\n");
  1320. return;
  1321. }
  1322. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1323. if (sad_count < 0) {
  1324. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1325. sad_count = 0;
  1326. }
  1327. /* program the speaker allocation */
  1328. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1329. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1330. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1331. /* set HDMI mode */
  1332. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1333. if (sad_count)
  1334. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1335. else
  1336. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1337. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1338. kfree(sadb);
  1339. }
  1340. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1341. {
  1342. struct amdgpu_device *adev = encoder->dev->dev_private;
  1343. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1344. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1345. u32 offset;
  1346. struct drm_connector *connector;
  1347. struct amdgpu_connector *amdgpu_connector = NULL;
  1348. struct cea_sad *sads;
  1349. int i, sad_count;
  1350. static const u16 eld_reg_to_type[][2] = {
  1351. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1352. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1353. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1354. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1355. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1356. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1357. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1358. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1359. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1360. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1361. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1362. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1363. };
  1364. if (!dig || !dig->afmt || !dig->afmt->pin)
  1365. return;
  1366. offset = dig->afmt->pin->offset;
  1367. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1368. if (connector->encoder == encoder) {
  1369. amdgpu_connector = to_amdgpu_connector(connector);
  1370. break;
  1371. }
  1372. }
  1373. if (!amdgpu_connector) {
  1374. DRM_ERROR("Couldn't find encoder's connector\n");
  1375. return;
  1376. }
  1377. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1378. if (sad_count <= 0) {
  1379. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1380. return;
  1381. }
  1382. BUG_ON(!sads);
  1383. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1384. u32 value = 0;
  1385. u8 stereo_freqs = 0;
  1386. int max_channels = -1;
  1387. int j;
  1388. for (j = 0; j < sad_count; j++) {
  1389. struct cea_sad *sad = &sads[j];
  1390. if (sad->format == eld_reg_to_type[i][1]) {
  1391. if (sad->channels > max_channels) {
  1392. value = (sad->channels <<
  1393. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1394. (sad->byte2 <<
  1395. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1396. (sad->freq <<
  1397. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1398. max_channels = sad->channels;
  1399. }
  1400. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1401. stereo_freqs |= sad->freq;
  1402. else
  1403. break;
  1404. }
  1405. }
  1406. value |= (stereo_freqs <<
  1407. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1408. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1409. }
  1410. kfree(sads);
  1411. }
  1412. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1413. struct amdgpu_audio_pin *pin,
  1414. bool enable)
  1415. {
  1416. if (!pin)
  1417. return;
  1418. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1419. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1420. }
  1421. static const u32 pin_offsets[7] =
  1422. {
  1423. (0x1780 - 0x1780),
  1424. (0x1786 - 0x1780),
  1425. (0x178c - 0x1780),
  1426. (0x1792 - 0x1780),
  1427. (0x1798 - 0x1780),
  1428. (0x179d - 0x1780),
  1429. (0x17a4 - 0x1780),
  1430. };
  1431. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1432. {
  1433. int i;
  1434. if (!amdgpu_audio)
  1435. return 0;
  1436. adev->mode_info.audio.enabled = true;
  1437. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1438. adev->mode_info.audio.num_pins = 7;
  1439. else if ((adev->asic_type == CHIP_KABINI) ||
  1440. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1441. adev->mode_info.audio.num_pins = 3;
  1442. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1443. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1444. adev->mode_info.audio.num_pins = 7;
  1445. else
  1446. adev->mode_info.audio.num_pins = 3;
  1447. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1448. adev->mode_info.audio.pin[i].channels = -1;
  1449. adev->mode_info.audio.pin[i].rate = -1;
  1450. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1451. adev->mode_info.audio.pin[i].status_bits = 0;
  1452. adev->mode_info.audio.pin[i].category_code = 0;
  1453. adev->mode_info.audio.pin[i].connected = false;
  1454. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1455. adev->mode_info.audio.pin[i].id = i;
  1456. /* disable audio. it will be set up later */
  1457. /* XXX remove once we switch to ip funcs */
  1458. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1459. }
  1460. return 0;
  1461. }
  1462. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1463. {
  1464. int i;
  1465. if (!adev->mode_info.audio.enabled)
  1466. return;
  1467. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1468. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1469. adev->mode_info.audio.enabled = false;
  1470. }
  1471. /*
  1472. * update the N and CTS parameters for a given pixel clock rate
  1473. */
  1474. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1475. {
  1476. struct drm_device *dev = encoder->dev;
  1477. struct amdgpu_device *adev = dev->dev_private;
  1478. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1479. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1480. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1481. uint32_t offset = dig->afmt->offset;
  1482. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1483. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1484. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1485. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1486. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1487. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1488. }
  1489. /*
  1490. * build a HDMI Video Info Frame
  1491. */
  1492. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1493. void *buffer, size_t size)
  1494. {
  1495. struct drm_device *dev = encoder->dev;
  1496. struct amdgpu_device *adev = dev->dev_private;
  1497. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1498. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1499. uint32_t offset = dig->afmt->offset;
  1500. uint8_t *frame = buffer + 3;
  1501. uint8_t *header = buffer;
  1502. WREG32(mmAFMT_AVI_INFO0 + offset,
  1503. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1504. WREG32(mmAFMT_AVI_INFO1 + offset,
  1505. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1506. WREG32(mmAFMT_AVI_INFO2 + offset,
  1507. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1508. WREG32(mmAFMT_AVI_INFO3 + offset,
  1509. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1510. }
  1511. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1512. {
  1513. struct drm_device *dev = encoder->dev;
  1514. struct amdgpu_device *adev = dev->dev_private;
  1515. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1516. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1517. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1518. u32 dto_phase = 24 * 1000;
  1519. u32 dto_modulo = clock;
  1520. if (!dig || !dig->afmt)
  1521. return;
  1522. /* XXX two dtos; generally use dto0 for hdmi */
  1523. /* Express [24MHz / target pixel clock] as an exact rational
  1524. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1525. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1526. */
  1527. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1528. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1529. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1530. }
  1531. /*
  1532. * update the info frames with the data from the current display mode
  1533. */
  1534. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1535. struct drm_display_mode *mode)
  1536. {
  1537. struct drm_device *dev = encoder->dev;
  1538. struct amdgpu_device *adev = dev->dev_private;
  1539. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1540. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1541. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1542. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1543. struct hdmi_avi_infoframe frame;
  1544. uint32_t offset, val;
  1545. ssize_t err;
  1546. int bpc = 8;
  1547. if (!dig || !dig->afmt)
  1548. return;
  1549. /* Silent, r600_hdmi_enable will raise WARN for us */
  1550. if (!dig->afmt->enabled)
  1551. return;
  1552. offset = dig->afmt->offset;
  1553. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1554. if (encoder->crtc) {
  1555. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1556. bpc = amdgpu_crtc->bpc;
  1557. }
  1558. /* disable audio prior to setting up hw */
  1559. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1560. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1561. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1562. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1563. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1564. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1565. val = RREG32(mmHDMI_CONTROL + offset);
  1566. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1567. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1568. switch (bpc) {
  1569. case 0:
  1570. case 6:
  1571. case 8:
  1572. case 16:
  1573. default:
  1574. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1575. connector->name, bpc);
  1576. break;
  1577. case 10:
  1578. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1579. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1580. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1581. connector->name);
  1582. break;
  1583. case 12:
  1584. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1585. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1586. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1587. connector->name);
  1588. break;
  1589. }
  1590. WREG32(mmHDMI_CONTROL + offset, val);
  1591. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1592. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1593. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1594. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1595. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1596. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1597. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1598. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1599. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1600. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1601. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1602. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1603. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1604. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1605. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1606. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1607. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1608. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1609. if (bpc > 8)
  1610. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1611. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1612. else
  1613. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1614. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1615. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1616. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1617. WREG32(mmAFMT_60958_0 + offset,
  1618. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1619. WREG32(mmAFMT_60958_1 + offset,
  1620. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1621. WREG32(mmAFMT_60958_2 + offset,
  1622. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1623. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1624. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1625. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1626. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1627. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1628. dce_v8_0_audio_write_speaker_allocation(encoder);
  1629. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1630. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1631. dce_v8_0_afmt_audio_select_pin(encoder);
  1632. dce_v8_0_audio_write_sad_regs(encoder);
  1633. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1634. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1635. if (err < 0) {
  1636. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1637. return;
  1638. }
  1639. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1640. if (err < 0) {
  1641. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1642. return;
  1643. }
  1644. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1645. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1646. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1647. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK); /* required for audio info values to be updated */
  1648. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1649. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1650. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1651. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1652. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1653. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  1654. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1655. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1656. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1657. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1658. /* enable audio after to setting up hw */
  1659. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1660. }
  1661. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1662. {
  1663. struct drm_device *dev = encoder->dev;
  1664. struct amdgpu_device *adev = dev->dev_private;
  1665. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1666. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1667. if (!dig || !dig->afmt)
  1668. return;
  1669. /* Silent, r600_hdmi_enable will raise WARN for us */
  1670. if (enable && dig->afmt->enabled)
  1671. return;
  1672. if (!enable && !dig->afmt->enabled)
  1673. return;
  1674. if (!enable && dig->afmt->pin) {
  1675. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1676. dig->afmt->pin = NULL;
  1677. }
  1678. dig->afmt->enabled = enable;
  1679. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1680. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1681. }
  1682. static void dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1683. {
  1684. int i;
  1685. for (i = 0; i < adev->mode_info.num_dig; i++)
  1686. adev->mode_info.afmt[i] = NULL;
  1687. /* DCE8 has audio blocks tied to DIG encoders */
  1688. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1689. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1690. if (adev->mode_info.afmt[i]) {
  1691. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1692. adev->mode_info.afmt[i]->id = i;
  1693. }
  1694. }
  1695. }
  1696. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1697. {
  1698. int i;
  1699. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1700. kfree(adev->mode_info.afmt[i]);
  1701. adev->mode_info.afmt[i] = NULL;
  1702. }
  1703. }
  1704. static const u32 vga_control_regs[6] =
  1705. {
  1706. mmD1VGA_CONTROL,
  1707. mmD2VGA_CONTROL,
  1708. mmD3VGA_CONTROL,
  1709. mmD4VGA_CONTROL,
  1710. mmD5VGA_CONTROL,
  1711. mmD6VGA_CONTROL,
  1712. };
  1713. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1714. {
  1715. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1716. struct drm_device *dev = crtc->dev;
  1717. struct amdgpu_device *adev = dev->dev_private;
  1718. u32 vga_control;
  1719. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1720. if (enable)
  1721. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1722. else
  1723. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1724. }
  1725. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1726. {
  1727. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1728. struct drm_device *dev = crtc->dev;
  1729. struct amdgpu_device *adev = dev->dev_private;
  1730. if (enable)
  1731. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1732. else
  1733. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1734. }
  1735. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1736. struct drm_framebuffer *fb,
  1737. int x, int y, int atomic)
  1738. {
  1739. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1740. struct drm_device *dev = crtc->dev;
  1741. struct amdgpu_device *adev = dev->dev_private;
  1742. struct amdgpu_framebuffer *amdgpu_fb;
  1743. struct drm_framebuffer *target_fb;
  1744. struct drm_gem_object *obj;
  1745. struct amdgpu_bo *rbo;
  1746. uint64_t fb_location, tiling_flags;
  1747. uint32_t fb_format, fb_pitch_pixels;
  1748. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1749. u32 pipe_config;
  1750. u32 tmp, viewport_w, viewport_h;
  1751. int r;
  1752. bool bypass_lut = false;
  1753. /* no fb bound */
  1754. if (!atomic && !crtc->primary->fb) {
  1755. DRM_DEBUG_KMS("No FB bound\n");
  1756. return 0;
  1757. }
  1758. if (atomic) {
  1759. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1760. target_fb = fb;
  1761. }
  1762. else {
  1763. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1764. target_fb = crtc->primary->fb;
  1765. }
  1766. /* If atomic, assume fb object is pinned & idle & fenced and
  1767. * just update base pointers
  1768. */
  1769. obj = amdgpu_fb->obj;
  1770. rbo = gem_to_amdgpu_bo(obj);
  1771. r = amdgpu_bo_reserve(rbo, false);
  1772. if (unlikely(r != 0))
  1773. return r;
  1774. if (atomic)
  1775. fb_location = amdgpu_bo_gpu_offset(rbo);
  1776. else {
  1777. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1778. if (unlikely(r != 0)) {
  1779. amdgpu_bo_unreserve(rbo);
  1780. return -EINVAL;
  1781. }
  1782. }
  1783. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1784. amdgpu_bo_unreserve(rbo);
  1785. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1786. switch (target_fb->pixel_format) {
  1787. case DRM_FORMAT_C8:
  1788. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1789. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1790. break;
  1791. case DRM_FORMAT_XRGB4444:
  1792. case DRM_FORMAT_ARGB4444:
  1793. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1794. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1795. #ifdef __BIG_ENDIAN
  1796. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1797. #endif
  1798. break;
  1799. case DRM_FORMAT_XRGB1555:
  1800. case DRM_FORMAT_ARGB1555:
  1801. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1802. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1803. #ifdef __BIG_ENDIAN
  1804. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1805. #endif
  1806. break;
  1807. case DRM_FORMAT_BGRX5551:
  1808. case DRM_FORMAT_BGRA5551:
  1809. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1810. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1811. #ifdef __BIG_ENDIAN
  1812. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1813. #endif
  1814. break;
  1815. case DRM_FORMAT_RGB565:
  1816. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1817. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1818. #ifdef __BIG_ENDIAN
  1819. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1820. #endif
  1821. break;
  1822. case DRM_FORMAT_XRGB8888:
  1823. case DRM_FORMAT_ARGB8888:
  1824. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1825. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1826. #ifdef __BIG_ENDIAN
  1827. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1828. #endif
  1829. break;
  1830. case DRM_FORMAT_XRGB2101010:
  1831. case DRM_FORMAT_ARGB2101010:
  1832. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1833. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1834. #ifdef __BIG_ENDIAN
  1835. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1836. #endif
  1837. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1838. bypass_lut = true;
  1839. break;
  1840. case DRM_FORMAT_BGRX1010102:
  1841. case DRM_FORMAT_BGRA1010102:
  1842. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1843. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1844. #ifdef __BIG_ENDIAN
  1845. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1846. #endif
  1847. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1848. bypass_lut = true;
  1849. break;
  1850. default:
  1851. DRM_ERROR("Unsupported screen format %s\n",
  1852. drm_get_format_name(target_fb->pixel_format));
  1853. return -EINVAL;
  1854. }
  1855. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1856. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1857. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1858. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1859. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1860. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1861. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1862. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1863. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1864. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1865. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1866. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1867. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1868. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1869. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1870. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1871. }
  1872. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1873. dce_v8_0_vga_enable(crtc, false);
  1874. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1875. upper_32_bits(fb_location));
  1876. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1877. upper_32_bits(fb_location));
  1878. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1879. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1880. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1881. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1882. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1883. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1884. /*
  1885. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1886. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1887. * retain the full precision throughout the pipeline.
  1888. */
  1889. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1890. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1891. ~LUT_10BIT_BYPASS_EN);
  1892. if (bypass_lut)
  1893. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1894. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1895. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1896. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1897. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1898. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1899. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1900. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1901. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1902. dce_v8_0_grph_enable(crtc, true);
  1903. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1904. target_fb->height);
  1905. x &= ~3;
  1906. y &= ~1;
  1907. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1908. (x << 16) | y);
  1909. viewport_w = crtc->mode.hdisplay;
  1910. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1911. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1912. (viewport_w << 16) | viewport_h);
  1913. /* pageflip setup */
  1914. /* make sure flip is at vb rather than hb */
  1915. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1916. tmp &= ~GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK;
  1917. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1918. /* set pageflip to happen only at start of vblank interval (front porch) */
  1919. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1920. if (!atomic && fb && fb != crtc->primary->fb) {
  1921. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1922. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1923. r = amdgpu_bo_reserve(rbo, false);
  1924. if (unlikely(r != 0))
  1925. return r;
  1926. amdgpu_bo_unpin(rbo);
  1927. amdgpu_bo_unreserve(rbo);
  1928. }
  1929. /* Bytes per pixel may have changed */
  1930. dce_v8_0_bandwidth_update(adev);
  1931. return 0;
  1932. }
  1933. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  1934. struct drm_display_mode *mode)
  1935. {
  1936. struct drm_device *dev = crtc->dev;
  1937. struct amdgpu_device *adev = dev->dev_private;
  1938. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1939. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1940. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1941. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  1942. else
  1943. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1944. }
  1945. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  1946. {
  1947. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1948. struct drm_device *dev = crtc->dev;
  1949. struct amdgpu_device *adev = dev->dev_private;
  1950. int i;
  1951. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1952. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1953. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1954. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1955. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1956. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1957. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1958. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1959. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1960. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1961. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1962. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1963. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1964. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1965. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1966. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1967. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1968. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1969. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1970. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1971. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1972. for (i = 0; i < 256; i++) {
  1973. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1974. (amdgpu_crtc->lut_r[i] << 20) |
  1975. (amdgpu_crtc->lut_g[i] << 10) |
  1976. (amdgpu_crtc->lut_b[i] << 0));
  1977. }
  1978. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1979. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1980. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1981. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1982. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1983. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1984. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1985. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1986. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1987. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1988. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1989. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1990. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1991. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1992. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1993. /* XXX this only needs to be programmed once per crtc at startup,
  1994. * not sure where the best place for it is
  1995. */
  1996. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  1997. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  1998. }
  1999. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  2000. {
  2001. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2002. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2003. switch (amdgpu_encoder->encoder_id) {
  2004. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2005. if (dig->linkb)
  2006. return 1;
  2007. else
  2008. return 0;
  2009. break;
  2010. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2011. if (dig->linkb)
  2012. return 3;
  2013. else
  2014. return 2;
  2015. break;
  2016. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2017. if (dig->linkb)
  2018. return 5;
  2019. else
  2020. return 4;
  2021. break;
  2022. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2023. return 6;
  2024. break;
  2025. default:
  2026. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2027. return 0;
  2028. }
  2029. }
  2030. /**
  2031. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2032. *
  2033. * @crtc: drm crtc
  2034. *
  2035. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2036. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2037. * monitors a dedicated PPLL must be used. If a particular board has
  2038. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2039. * as there is no need to program the PLL itself. If we are not able to
  2040. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2041. * avoid messing up an existing monitor.
  2042. *
  2043. * Asic specific PLL information
  2044. *
  2045. * DCE 8.x
  2046. * KB/KV
  2047. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2048. * CI
  2049. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2050. *
  2051. */
  2052. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2053. {
  2054. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2055. struct drm_device *dev = crtc->dev;
  2056. struct amdgpu_device *adev = dev->dev_private;
  2057. u32 pll_in_use;
  2058. int pll;
  2059. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2060. if (adev->clock.dp_extclk)
  2061. /* skip PPLL programming if using ext clock */
  2062. return ATOM_PPLL_INVALID;
  2063. else {
  2064. /* use the same PPLL for all DP monitors */
  2065. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2066. if (pll != ATOM_PPLL_INVALID)
  2067. return pll;
  2068. }
  2069. } else {
  2070. /* use the same PPLL for all monitors with the same clock */
  2071. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2072. if (pll != ATOM_PPLL_INVALID)
  2073. return pll;
  2074. }
  2075. /* otherwise, pick one of the plls */
  2076. if ((adev->asic_type == CHIP_KABINI) ||
  2077. (adev->asic_type == CHIP_MULLINS)) {
  2078. /* KB/ML has PPLL1 and PPLL2 */
  2079. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2080. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2081. return ATOM_PPLL2;
  2082. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2083. return ATOM_PPLL1;
  2084. DRM_ERROR("unable to allocate a PPLL\n");
  2085. return ATOM_PPLL_INVALID;
  2086. } else {
  2087. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2088. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2089. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2090. return ATOM_PPLL2;
  2091. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2092. return ATOM_PPLL1;
  2093. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2094. return ATOM_PPLL0;
  2095. DRM_ERROR("unable to allocate a PPLL\n");
  2096. return ATOM_PPLL_INVALID;
  2097. }
  2098. return ATOM_PPLL_INVALID;
  2099. }
  2100. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2101. {
  2102. struct amdgpu_device *adev = crtc->dev->dev_private;
  2103. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2104. uint32_t cur_lock;
  2105. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2106. if (lock)
  2107. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2108. else
  2109. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2110. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2111. }
  2112. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2113. {
  2114. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2115. struct amdgpu_device *adev = crtc->dev->dev_private;
  2116. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2117. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2118. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2119. }
  2120. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2121. {
  2122. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2123. struct amdgpu_device *adev = crtc->dev->dev_private;
  2124. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2125. upper_32_bits(amdgpu_crtc->cursor_addr));
  2126. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2127. lower_32_bits(amdgpu_crtc->cursor_addr));
  2128. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2129. CUR_CONTROL__CURSOR_EN_MASK |
  2130. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2131. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2132. }
  2133. static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
  2134. int x, int y)
  2135. {
  2136. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2137. struct amdgpu_device *adev = crtc->dev->dev_private;
  2138. int xorigin = 0, yorigin = 0;
  2139. /* avivo cursor are offset into the total surface */
  2140. x += crtc->x;
  2141. y += crtc->y;
  2142. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2143. if (x < 0) {
  2144. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2145. x = 0;
  2146. }
  2147. if (y < 0) {
  2148. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2149. y = 0;
  2150. }
  2151. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2152. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2153. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2154. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2155. amdgpu_crtc->cursor_x = x;
  2156. amdgpu_crtc->cursor_y = y;
  2157. return 0;
  2158. }
  2159. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2160. int x, int y)
  2161. {
  2162. int ret;
  2163. dce_v8_0_lock_cursor(crtc, true);
  2164. ret = dce_v8_0_cursor_move_locked(crtc, x, y);
  2165. dce_v8_0_lock_cursor(crtc, false);
  2166. return ret;
  2167. }
  2168. static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2169. struct drm_file *file_priv,
  2170. uint32_t handle,
  2171. uint32_t width,
  2172. uint32_t height,
  2173. int32_t hot_x,
  2174. int32_t hot_y)
  2175. {
  2176. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2177. struct drm_gem_object *obj;
  2178. struct amdgpu_bo *aobj;
  2179. int ret;
  2180. if (!handle) {
  2181. /* turn off cursor */
  2182. dce_v8_0_hide_cursor(crtc);
  2183. obj = NULL;
  2184. goto unpin;
  2185. }
  2186. if ((width > amdgpu_crtc->max_cursor_width) ||
  2187. (height > amdgpu_crtc->max_cursor_height)) {
  2188. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2189. return -EINVAL;
  2190. }
  2191. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2192. if (!obj) {
  2193. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2194. return -ENOENT;
  2195. }
  2196. aobj = gem_to_amdgpu_bo(obj);
  2197. ret = amdgpu_bo_reserve(aobj, false);
  2198. if (ret != 0) {
  2199. drm_gem_object_unreference_unlocked(obj);
  2200. return ret;
  2201. }
  2202. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2203. amdgpu_bo_unreserve(aobj);
  2204. if (ret) {
  2205. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2206. drm_gem_object_unreference_unlocked(obj);
  2207. return ret;
  2208. }
  2209. amdgpu_crtc->cursor_width = width;
  2210. amdgpu_crtc->cursor_height = height;
  2211. dce_v8_0_lock_cursor(crtc, true);
  2212. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2213. hot_y != amdgpu_crtc->cursor_hot_y) {
  2214. int x, y;
  2215. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2216. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2217. dce_v8_0_cursor_move_locked(crtc, x, y);
  2218. amdgpu_crtc->cursor_hot_x = hot_x;
  2219. amdgpu_crtc->cursor_hot_y = hot_y;
  2220. }
  2221. dce_v8_0_show_cursor(crtc);
  2222. dce_v8_0_lock_cursor(crtc, false);
  2223. unpin:
  2224. if (amdgpu_crtc->cursor_bo) {
  2225. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2226. ret = amdgpu_bo_reserve(aobj, false);
  2227. if (likely(ret == 0)) {
  2228. amdgpu_bo_unpin(aobj);
  2229. amdgpu_bo_unreserve(aobj);
  2230. }
  2231. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2232. }
  2233. amdgpu_crtc->cursor_bo = obj;
  2234. return 0;
  2235. }
  2236. static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
  2237. {
  2238. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2239. if (amdgpu_crtc->cursor_bo) {
  2240. dce_v8_0_lock_cursor(crtc, true);
  2241. dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2242. amdgpu_crtc->cursor_y);
  2243. dce_v8_0_show_cursor(crtc);
  2244. dce_v8_0_lock_cursor(crtc, false);
  2245. }
  2246. }
  2247. static void dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2248. u16 *blue, uint32_t start, uint32_t size)
  2249. {
  2250. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2251. int end = (start + size > 256) ? 256 : start + size, i;
  2252. /* userspace palettes are always correct as is */
  2253. for (i = start; i < end; i++) {
  2254. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2255. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2256. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2257. }
  2258. dce_v8_0_crtc_load_lut(crtc);
  2259. }
  2260. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2261. {
  2262. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2263. drm_crtc_cleanup(crtc);
  2264. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2265. kfree(amdgpu_crtc);
  2266. }
  2267. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2268. .cursor_set2 = dce_v8_0_crtc_cursor_set2,
  2269. .cursor_move = dce_v8_0_crtc_cursor_move,
  2270. .gamma_set = dce_v8_0_crtc_gamma_set,
  2271. .set_config = amdgpu_crtc_set_config,
  2272. .destroy = dce_v8_0_crtc_destroy,
  2273. .page_flip = amdgpu_crtc_page_flip,
  2274. };
  2275. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2276. {
  2277. struct drm_device *dev = crtc->dev;
  2278. struct amdgpu_device *adev = dev->dev_private;
  2279. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2280. unsigned type;
  2281. switch (mode) {
  2282. case DRM_MODE_DPMS_ON:
  2283. amdgpu_crtc->enabled = true;
  2284. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2285. dce_v8_0_vga_enable(crtc, true);
  2286. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2287. dce_v8_0_vga_enable(crtc, false);
  2288. /* Make sure VBLANK interrupt is still enabled */
  2289. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2290. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2291. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2292. dce_v8_0_crtc_load_lut(crtc);
  2293. break;
  2294. case DRM_MODE_DPMS_STANDBY:
  2295. case DRM_MODE_DPMS_SUSPEND:
  2296. case DRM_MODE_DPMS_OFF:
  2297. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2298. if (amdgpu_crtc->enabled) {
  2299. dce_v8_0_vga_enable(crtc, true);
  2300. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2301. dce_v8_0_vga_enable(crtc, false);
  2302. }
  2303. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2304. amdgpu_crtc->enabled = false;
  2305. break;
  2306. }
  2307. /* adjust pm to dpms */
  2308. amdgpu_pm_compute_clocks(adev);
  2309. }
  2310. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2311. {
  2312. /* disable crtc pair power gating before programming */
  2313. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2314. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2315. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2316. }
  2317. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2318. {
  2319. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2320. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2321. }
  2322. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2323. {
  2324. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2325. struct drm_device *dev = crtc->dev;
  2326. struct amdgpu_device *adev = dev->dev_private;
  2327. struct amdgpu_atom_ss ss;
  2328. int i;
  2329. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2330. if (crtc->primary->fb) {
  2331. int r;
  2332. struct amdgpu_framebuffer *amdgpu_fb;
  2333. struct amdgpu_bo *rbo;
  2334. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2335. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2336. r = amdgpu_bo_reserve(rbo, false);
  2337. if (unlikely(r))
  2338. DRM_ERROR("failed to reserve rbo before unpin\n");
  2339. else {
  2340. amdgpu_bo_unpin(rbo);
  2341. amdgpu_bo_unreserve(rbo);
  2342. }
  2343. }
  2344. /* disable the GRPH */
  2345. dce_v8_0_grph_enable(crtc, false);
  2346. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2347. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2348. if (adev->mode_info.crtcs[i] &&
  2349. adev->mode_info.crtcs[i]->enabled &&
  2350. i != amdgpu_crtc->crtc_id &&
  2351. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2352. /* one other crtc is using this pll don't turn
  2353. * off the pll
  2354. */
  2355. goto done;
  2356. }
  2357. }
  2358. switch (amdgpu_crtc->pll_id) {
  2359. case ATOM_PPLL1:
  2360. case ATOM_PPLL2:
  2361. /* disable the ppll */
  2362. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2363. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2364. break;
  2365. case ATOM_PPLL0:
  2366. /* disable the ppll */
  2367. if ((adev->asic_type == CHIP_KAVERI) ||
  2368. (adev->asic_type == CHIP_BONAIRE) ||
  2369. (adev->asic_type == CHIP_HAWAII))
  2370. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2371. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2372. break;
  2373. default:
  2374. break;
  2375. }
  2376. done:
  2377. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2378. amdgpu_crtc->adjusted_clock = 0;
  2379. amdgpu_crtc->encoder = NULL;
  2380. amdgpu_crtc->connector = NULL;
  2381. }
  2382. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2383. struct drm_display_mode *mode,
  2384. struct drm_display_mode *adjusted_mode,
  2385. int x, int y, struct drm_framebuffer *old_fb)
  2386. {
  2387. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2388. if (!amdgpu_crtc->adjusted_clock)
  2389. return -EINVAL;
  2390. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2391. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2392. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2393. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2394. amdgpu_atombios_crtc_scaler_setup(crtc);
  2395. dce_v8_0_cursor_reset(crtc);
  2396. /* update the hw version fpr dpm */
  2397. amdgpu_crtc->hw_mode = *adjusted_mode;
  2398. return 0;
  2399. }
  2400. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2401. const struct drm_display_mode *mode,
  2402. struct drm_display_mode *adjusted_mode)
  2403. {
  2404. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2405. struct drm_device *dev = crtc->dev;
  2406. struct drm_encoder *encoder;
  2407. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2408. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2409. if (encoder->crtc == crtc) {
  2410. amdgpu_crtc->encoder = encoder;
  2411. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2412. break;
  2413. }
  2414. }
  2415. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2416. amdgpu_crtc->encoder = NULL;
  2417. amdgpu_crtc->connector = NULL;
  2418. return false;
  2419. }
  2420. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2421. return false;
  2422. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2423. return false;
  2424. /* pick pll */
  2425. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2426. /* if we can't get a PPLL for a non-DP encoder, fail */
  2427. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2428. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2429. return false;
  2430. return true;
  2431. }
  2432. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2433. struct drm_framebuffer *old_fb)
  2434. {
  2435. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2436. }
  2437. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2438. struct drm_framebuffer *fb,
  2439. int x, int y, enum mode_set_atomic state)
  2440. {
  2441. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2442. }
  2443. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2444. .dpms = dce_v8_0_crtc_dpms,
  2445. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2446. .mode_set = dce_v8_0_crtc_mode_set,
  2447. .mode_set_base = dce_v8_0_crtc_set_base,
  2448. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2449. .prepare = dce_v8_0_crtc_prepare,
  2450. .commit = dce_v8_0_crtc_commit,
  2451. .load_lut = dce_v8_0_crtc_load_lut,
  2452. .disable = dce_v8_0_crtc_disable,
  2453. };
  2454. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2455. {
  2456. struct amdgpu_crtc *amdgpu_crtc;
  2457. int i;
  2458. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2459. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2460. if (amdgpu_crtc == NULL)
  2461. return -ENOMEM;
  2462. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2463. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2464. amdgpu_crtc->crtc_id = index;
  2465. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2466. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2467. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2468. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2469. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2470. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2471. for (i = 0; i < 256; i++) {
  2472. amdgpu_crtc->lut_r[i] = i << 2;
  2473. amdgpu_crtc->lut_g[i] = i << 2;
  2474. amdgpu_crtc->lut_b[i] = i << 2;
  2475. }
  2476. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2477. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2478. amdgpu_crtc->adjusted_clock = 0;
  2479. amdgpu_crtc->encoder = NULL;
  2480. amdgpu_crtc->connector = NULL;
  2481. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2482. return 0;
  2483. }
  2484. static int dce_v8_0_early_init(void *handle)
  2485. {
  2486. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2487. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2488. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2489. dce_v8_0_set_display_funcs(adev);
  2490. dce_v8_0_set_irq_funcs(adev);
  2491. switch (adev->asic_type) {
  2492. case CHIP_BONAIRE:
  2493. case CHIP_HAWAII:
  2494. adev->mode_info.num_crtc = 6;
  2495. adev->mode_info.num_hpd = 6;
  2496. adev->mode_info.num_dig = 6;
  2497. break;
  2498. case CHIP_KAVERI:
  2499. adev->mode_info.num_crtc = 4;
  2500. adev->mode_info.num_hpd = 6;
  2501. adev->mode_info.num_dig = 7;
  2502. break;
  2503. case CHIP_KABINI:
  2504. case CHIP_MULLINS:
  2505. adev->mode_info.num_crtc = 2;
  2506. adev->mode_info.num_hpd = 6;
  2507. adev->mode_info.num_dig = 6; /* ? */
  2508. break;
  2509. default:
  2510. /* FIXME: not supported yet */
  2511. return -EINVAL;
  2512. }
  2513. return 0;
  2514. }
  2515. static int dce_v8_0_sw_init(void *handle)
  2516. {
  2517. int r, i;
  2518. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2519. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2520. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2521. if (r)
  2522. return r;
  2523. }
  2524. for (i = 8; i < 20; i += 2) {
  2525. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2526. if (r)
  2527. return r;
  2528. }
  2529. /* HPD hotplug */
  2530. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2531. if (r)
  2532. return r;
  2533. adev->mode_info.mode_config_initialized = true;
  2534. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2535. adev->ddev->mode_config.max_width = 16384;
  2536. adev->ddev->mode_config.max_height = 16384;
  2537. adev->ddev->mode_config.preferred_depth = 24;
  2538. adev->ddev->mode_config.prefer_shadow = 1;
  2539. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2540. r = amdgpu_modeset_create_props(adev);
  2541. if (r)
  2542. return r;
  2543. adev->ddev->mode_config.max_width = 16384;
  2544. adev->ddev->mode_config.max_height = 16384;
  2545. /* allocate crtcs */
  2546. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2547. r = dce_v8_0_crtc_init(adev, i);
  2548. if (r)
  2549. return r;
  2550. }
  2551. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2552. amdgpu_print_display_setup(adev->ddev);
  2553. else
  2554. return -EINVAL;
  2555. /* setup afmt */
  2556. dce_v8_0_afmt_init(adev);
  2557. r = dce_v8_0_audio_init(adev);
  2558. if (r)
  2559. return r;
  2560. drm_kms_helper_poll_init(adev->ddev);
  2561. return r;
  2562. }
  2563. static int dce_v8_0_sw_fini(void *handle)
  2564. {
  2565. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2566. kfree(adev->mode_info.bios_hardcoded_edid);
  2567. drm_kms_helper_poll_fini(adev->ddev);
  2568. dce_v8_0_audio_fini(adev);
  2569. dce_v8_0_afmt_fini(adev);
  2570. drm_mode_config_cleanup(adev->ddev);
  2571. adev->mode_info.mode_config_initialized = false;
  2572. return 0;
  2573. }
  2574. static int dce_v8_0_hw_init(void *handle)
  2575. {
  2576. int i;
  2577. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2578. /* init dig PHYs, disp eng pll */
  2579. amdgpu_atombios_encoder_init_dig(adev);
  2580. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2581. /* initialize hpd */
  2582. dce_v8_0_hpd_init(adev);
  2583. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2584. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2585. }
  2586. return 0;
  2587. }
  2588. static int dce_v8_0_hw_fini(void *handle)
  2589. {
  2590. int i;
  2591. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2592. dce_v8_0_hpd_fini(adev);
  2593. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2594. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2595. }
  2596. return 0;
  2597. }
  2598. static int dce_v8_0_suspend(void *handle)
  2599. {
  2600. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2601. amdgpu_atombios_scratch_regs_save(adev);
  2602. dce_v8_0_hpd_fini(adev);
  2603. return 0;
  2604. }
  2605. static int dce_v8_0_resume(void *handle)
  2606. {
  2607. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2608. amdgpu_atombios_scratch_regs_restore(adev);
  2609. /* init dig PHYs, disp eng pll */
  2610. amdgpu_atombios_encoder_init_dig(adev);
  2611. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2612. /* turn on the BL */
  2613. if (adev->mode_info.bl_encoder) {
  2614. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2615. adev->mode_info.bl_encoder);
  2616. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2617. bl_level);
  2618. }
  2619. /* initialize hpd */
  2620. dce_v8_0_hpd_init(adev);
  2621. return 0;
  2622. }
  2623. static bool dce_v8_0_is_idle(void *handle)
  2624. {
  2625. return true;
  2626. }
  2627. static int dce_v8_0_wait_for_idle(void *handle)
  2628. {
  2629. return 0;
  2630. }
  2631. static void dce_v8_0_print_status(void *handle)
  2632. {
  2633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2634. dev_info(adev->dev, "DCE 8.x registers\n");
  2635. /* XXX todo */
  2636. }
  2637. static int dce_v8_0_soft_reset(void *handle)
  2638. {
  2639. u32 srbm_soft_reset = 0, tmp;
  2640. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2641. if (dce_v8_0_is_display_hung(adev))
  2642. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2643. if (srbm_soft_reset) {
  2644. dce_v8_0_print_status((void *)adev);
  2645. tmp = RREG32(mmSRBM_SOFT_RESET);
  2646. tmp |= srbm_soft_reset;
  2647. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2648. WREG32(mmSRBM_SOFT_RESET, tmp);
  2649. tmp = RREG32(mmSRBM_SOFT_RESET);
  2650. udelay(50);
  2651. tmp &= ~srbm_soft_reset;
  2652. WREG32(mmSRBM_SOFT_RESET, tmp);
  2653. tmp = RREG32(mmSRBM_SOFT_RESET);
  2654. /* Wait a little for things to settle down */
  2655. udelay(50);
  2656. dce_v8_0_print_status((void *)adev);
  2657. }
  2658. return 0;
  2659. }
  2660. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2661. int crtc,
  2662. enum amdgpu_interrupt_state state)
  2663. {
  2664. u32 reg_block, lb_interrupt_mask;
  2665. if (crtc >= adev->mode_info.num_crtc) {
  2666. DRM_DEBUG("invalid crtc %d\n", crtc);
  2667. return;
  2668. }
  2669. switch (crtc) {
  2670. case 0:
  2671. reg_block = CRTC0_REGISTER_OFFSET;
  2672. break;
  2673. case 1:
  2674. reg_block = CRTC1_REGISTER_OFFSET;
  2675. break;
  2676. case 2:
  2677. reg_block = CRTC2_REGISTER_OFFSET;
  2678. break;
  2679. case 3:
  2680. reg_block = CRTC3_REGISTER_OFFSET;
  2681. break;
  2682. case 4:
  2683. reg_block = CRTC4_REGISTER_OFFSET;
  2684. break;
  2685. case 5:
  2686. reg_block = CRTC5_REGISTER_OFFSET;
  2687. break;
  2688. default:
  2689. DRM_DEBUG("invalid crtc %d\n", crtc);
  2690. return;
  2691. }
  2692. switch (state) {
  2693. case AMDGPU_IRQ_STATE_DISABLE:
  2694. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2695. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2696. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2697. break;
  2698. case AMDGPU_IRQ_STATE_ENABLE:
  2699. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2700. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2701. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2702. break;
  2703. default:
  2704. break;
  2705. }
  2706. }
  2707. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2708. int crtc,
  2709. enum amdgpu_interrupt_state state)
  2710. {
  2711. u32 reg_block, lb_interrupt_mask;
  2712. if (crtc >= adev->mode_info.num_crtc) {
  2713. DRM_DEBUG("invalid crtc %d\n", crtc);
  2714. return;
  2715. }
  2716. switch (crtc) {
  2717. case 0:
  2718. reg_block = CRTC0_REGISTER_OFFSET;
  2719. break;
  2720. case 1:
  2721. reg_block = CRTC1_REGISTER_OFFSET;
  2722. break;
  2723. case 2:
  2724. reg_block = CRTC2_REGISTER_OFFSET;
  2725. break;
  2726. case 3:
  2727. reg_block = CRTC3_REGISTER_OFFSET;
  2728. break;
  2729. case 4:
  2730. reg_block = CRTC4_REGISTER_OFFSET;
  2731. break;
  2732. case 5:
  2733. reg_block = CRTC5_REGISTER_OFFSET;
  2734. break;
  2735. default:
  2736. DRM_DEBUG("invalid crtc %d\n", crtc);
  2737. return;
  2738. }
  2739. switch (state) {
  2740. case AMDGPU_IRQ_STATE_DISABLE:
  2741. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2742. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2743. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2744. break;
  2745. case AMDGPU_IRQ_STATE_ENABLE:
  2746. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2747. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2748. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2749. break;
  2750. default:
  2751. break;
  2752. }
  2753. }
  2754. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2755. struct amdgpu_irq_src *src,
  2756. unsigned type,
  2757. enum amdgpu_interrupt_state state)
  2758. {
  2759. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2760. switch (type) {
  2761. case AMDGPU_HPD_1:
  2762. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2763. break;
  2764. case AMDGPU_HPD_2:
  2765. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2766. break;
  2767. case AMDGPU_HPD_3:
  2768. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2769. break;
  2770. case AMDGPU_HPD_4:
  2771. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2772. break;
  2773. case AMDGPU_HPD_5:
  2774. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2775. break;
  2776. case AMDGPU_HPD_6:
  2777. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2778. break;
  2779. default:
  2780. DRM_DEBUG("invalid hdp %d\n", type);
  2781. return 0;
  2782. }
  2783. switch (state) {
  2784. case AMDGPU_IRQ_STATE_DISABLE:
  2785. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2786. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2787. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2788. break;
  2789. case AMDGPU_IRQ_STATE_ENABLE:
  2790. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2791. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2792. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2793. break;
  2794. default:
  2795. break;
  2796. }
  2797. return 0;
  2798. }
  2799. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2800. struct amdgpu_irq_src *src,
  2801. unsigned type,
  2802. enum amdgpu_interrupt_state state)
  2803. {
  2804. switch (type) {
  2805. case AMDGPU_CRTC_IRQ_VBLANK1:
  2806. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2807. break;
  2808. case AMDGPU_CRTC_IRQ_VBLANK2:
  2809. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2810. break;
  2811. case AMDGPU_CRTC_IRQ_VBLANK3:
  2812. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2813. break;
  2814. case AMDGPU_CRTC_IRQ_VBLANK4:
  2815. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2816. break;
  2817. case AMDGPU_CRTC_IRQ_VBLANK5:
  2818. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2819. break;
  2820. case AMDGPU_CRTC_IRQ_VBLANK6:
  2821. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2822. break;
  2823. case AMDGPU_CRTC_IRQ_VLINE1:
  2824. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2825. break;
  2826. case AMDGPU_CRTC_IRQ_VLINE2:
  2827. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2828. break;
  2829. case AMDGPU_CRTC_IRQ_VLINE3:
  2830. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2831. break;
  2832. case AMDGPU_CRTC_IRQ_VLINE4:
  2833. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2834. break;
  2835. case AMDGPU_CRTC_IRQ_VLINE5:
  2836. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2837. break;
  2838. case AMDGPU_CRTC_IRQ_VLINE6:
  2839. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2840. break;
  2841. default:
  2842. break;
  2843. }
  2844. return 0;
  2845. }
  2846. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2847. struct amdgpu_irq_src *source,
  2848. struct amdgpu_iv_entry *entry)
  2849. {
  2850. unsigned crtc = entry->src_id - 1;
  2851. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2852. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2853. switch (entry->src_data) {
  2854. case 0: /* vblank */
  2855. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2856. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2857. else
  2858. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2859. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2860. drm_handle_vblank(adev->ddev, crtc);
  2861. }
  2862. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2863. break;
  2864. case 1: /* vline */
  2865. if (disp_int & interrupt_status_offsets[crtc].vline)
  2866. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2867. else
  2868. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2869. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2870. break;
  2871. default:
  2872. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2873. break;
  2874. }
  2875. return 0;
  2876. }
  2877. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2878. struct amdgpu_irq_src *src,
  2879. unsigned type,
  2880. enum amdgpu_interrupt_state state)
  2881. {
  2882. u32 reg, reg_block;
  2883. /* now deal with page flip IRQ */
  2884. switch (type) {
  2885. case AMDGPU_PAGEFLIP_IRQ_D1:
  2886. reg_block = CRTC0_REGISTER_OFFSET;
  2887. break;
  2888. case AMDGPU_PAGEFLIP_IRQ_D2:
  2889. reg_block = CRTC1_REGISTER_OFFSET;
  2890. break;
  2891. case AMDGPU_PAGEFLIP_IRQ_D3:
  2892. reg_block = CRTC2_REGISTER_OFFSET;
  2893. break;
  2894. case AMDGPU_PAGEFLIP_IRQ_D4:
  2895. reg_block = CRTC3_REGISTER_OFFSET;
  2896. break;
  2897. case AMDGPU_PAGEFLIP_IRQ_D5:
  2898. reg_block = CRTC4_REGISTER_OFFSET;
  2899. break;
  2900. case AMDGPU_PAGEFLIP_IRQ_D6:
  2901. reg_block = CRTC5_REGISTER_OFFSET;
  2902. break;
  2903. default:
  2904. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2905. return -EINVAL;
  2906. }
  2907. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + reg_block);
  2908. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2909. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2910. else
  2911. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2912. return 0;
  2913. }
  2914. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2915. struct amdgpu_irq_src *source,
  2916. struct amdgpu_iv_entry *entry)
  2917. {
  2918. int reg_block;
  2919. unsigned long flags;
  2920. unsigned crtc_id;
  2921. struct amdgpu_crtc *amdgpu_crtc;
  2922. struct amdgpu_flip_work *works;
  2923. crtc_id = (entry->src_id - 8) >> 1;
  2924. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2925. /* ack the interrupt */
  2926. switch(crtc_id){
  2927. case AMDGPU_PAGEFLIP_IRQ_D1:
  2928. reg_block = CRTC0_REGISTER_OFFSET;
  2929. break;
  2930. case AMDGPU_PAGEFLIP_IRQ_D2:
  2931. reg_block = CRTC1_REGISTER_OFFSET;
  2932. break;
  2933. case AMDGPU_PAGEFLIP_IRQ_D3:
  2934. reg_block = CRTC2_REGISTER_OFFSET;
  2935. break;
  2936. case AMDGPU_PAGEFLIP_IRQ_D4:
  2937. reg_block = CRTC3_REGISTER_OFFSET;
  2938. break;
  2939. case AMDGPU_PAGEFLIP_IRQ_D5:
  2940. reg_block = CRTC4_REGISTER_OFFSET;
  2941. break;
  2942. case AMDGPU_PAGEFLIP_IRQ_D6:
  2943. reg_block = CRTC5_REGISTER_OFFSET;
  2944. break;
  2945. default:
  2946. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2947. return -EINVAL;
  2948. }
  2949. if (RREG32(mmGRPH_INTERRUPT_STATUS + reg_block) & GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2950. WREG32(mmGRPH_INTERRUPT_STATUS + reg_block, GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2951. /* IRQ could occur when in initial stage */
  2952. if (amdgpu_crtc == NULL)
  2953. return 0;
  2954. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2955. works = amdgpu_crtc->pflip_works;
  2956. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2957. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2958. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2959. amdgpu_crtc->pflip_status,
  2960. AMDGPU_FLIP_SUBMITTED);
  2961. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2962. return 0;
  2963. }
  2964. /* page flip completed. clean up */
  2965. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2966. amdgpu_crtc->pflip_works = NULL;
  2967. /* wakeup usersapce */
  2968. if (works->event)
  2969. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2970. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2971. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2972. amdgpu_irq_put(adev, &adev->pageflip_irq, crtc_id);
  2973. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2974. return 0;
  2975. }
  2976. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  2977. struct amdgpu_irq_src *source,
  2978. struct amdgpu_iv_entry *entry)
  2979. {
  2980. uint32_t disp_int, mask, int_control, tmp;
  2981. unsigned hpd;
  2982. if (entry->src_data >= adev->mode_info.num_hpd) {
  2983. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2984. return 0;
  2985. }
  2986. hpd = entry->src_data;
  2987. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2988. mask = interrupt_status_offsets[hpd].hpd;
  2989. int_control = hpd_int_control_offsets[hpd];
  2990. if (disp_int & mask) {
  2991. tmp = RREG32(int_control);
  2992. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2993. WREG32(int_control, tmp);
  2994. schedule_work(&adev->hotplug_work);
  2995. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2996. }
  2997. return 0;
  2998. }
  2999. static int dce_v8_0_set_clockgating_state(void *handle,
  3000. enum amd_clockgating_state state)
  3001. {
  3002. return 0;
  3003. }
  3004. static int dce_v8_0_set_powergating_state(void *handle,
  3005. enum amd_powergating_state state)
  3006. {
  3007. return 0;
  3008. }
  3009. const struct amd_ip_funcs dce_v8_0_ip_funcs = {
  3010. .early_init = dce_v8_0_early_init,
  3011. .late_init = NULL,
  3012. .sw_init = dce_v8_0_sw_init,
  3013. .sw_fini = dce_v8_0_sw_fini,
  3014. .hw_init = dce_v8_0_hw_init,
  3015. .hw_fini = dce_v8_0_hw_fini,
  3016. .suspend = dce_v8_0_suspend,
  3017. .resume = dce_v8_0_resume,
  3018. .is_idle = dce_v8_0_is_idle,
  3019. .wait_for_idle = dce_v8_0_wait_for_idle,
  3020. .soft_reset = dce_v8_0_soft_reset,
  3021. .print_status = dce_v8_0_print_status,
  3022. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  3023. .set_powergating_state = dce_v8_0_set_powergating_state,
  3024. };
  3025. static void
  3026. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  3027. struct drm_display_mode *mode,
  3028. struct drm_display_mode *adjusted_mode)
  3029. {
  3030. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3031. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3032. /* need to call this here rather than in prepare() since we need some crtc info */
  3033. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3034. /* set scaler clears this on some chips */
  3035. dce_v8_0_set_interleave(encoder->crtc, mode);
  3036. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3037. dce_v8_0_afmt_enable(encoder, true);
  3038. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  3039. }
  3040. }
  3041. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  3042. {
  3043. struct amdgpu_device *adev = encoder->dev->dev_private;
  3044. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3045. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3046. if ((amdgpu_encoder->active_device &
  3047. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3048. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3049. ENCODER_OBJECT_ID_NONE)) {
  3050. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3051. if (dig) {
  3052. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  3053. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3054. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3055. }
  3056. }
  3057. amdgpu_atombios_scratch_regs_lock(adev, true);
  3058. if (connector) {
  3059. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3060. /* select the clock/data port if it uses a router */
  3061. if (amdgpu_connector->router.cd_valid)
  3062. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3063. /* turn eDP panel on for mode set */
  3064. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3065. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3066. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3067. }
  3068. /* this is needed for the pll/ss setup to work correctly in some cases */
  3069. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3070. /* set up the FMT blocks */
  3071. dce_v8_0_program_fmt(encoder);
  3072. }
  3073. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3074. {
  3075. struct drm_device *dev = encoder->dev;
  3076. struct amdgpu_device *adev = dev->dev_private;
  3077. /* need to call this here as we need the crtc set up */
  3078. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3079. amdgpu_atombios_scratch_regs_lock(adev, false);
  3080. }
  3081. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3082. {
  3083. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3084. struct amdgpu_encoder_atom_dig *dig;
  3085. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3086. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3087. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3088. dce_v8_0_afmt_enable(encoder, false);
  3089. dig = amdgpu_encoder->enc_priv;
  3090. dig->dig_encoder = -1;
  3091. }
  3092. amdgpu_encoder->active_device = 0;
  3093. }
  3094. /* these are handled by the primary encoders */
  3095. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3096. {
  3097. }
  3098. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3099. {
  3100. }
  3101. static void
  3102. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3103. struct drm_display_mode *mode,
  3104. struct drm_display_mode *adjusted_mode)
  3105. {
  3106. }
  3107. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3108. {
  3109. }
  3110. static void
  3111. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3112. {
  3113. }
  3114. static bool dce_v8_0_ext_mode_fixup(struct drm_encoder *encoder,
  3115. const struct drm_display_mode *mode,
  3116. struct drm_display_mode *adjusted_mode)
  3117. {
  3118. return true;
  3119. }
  3120. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3121. .dpms = dce_v8_0_ext_dpms,
  3122. .mode_fixup = dce_v8_0_ext_mode_fixup,
  3123. .prepare = dce_v8_0_ext_prepare,
  3124. .mode_set = dce_v8_0_ext_mode_set,
  3125. .commit = dce_v8_0_ext_commit,
  3126. .disable = dce_v8_0_ext_disable,
  3127. /* no detect for TMDS/LVDS yet */
  3128. };
  3129. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3130. .dpms = amdgpu_atombios_encoder_dpms,
  3131. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3132. .prepare = dce_v8_0_encoder_prepare,
  3133. .mode_set = dce_v8_0_encoder_mode_set,
  3134. .commit = dce_v8_0_encoder_commit,
  3135. .disable = dce_v8_0_encoder_disable,
  3136. .detect = amdgpu_atombios_encoder_dig_detect,
  3137. };
  3138. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3139. .dpms = amdgpu_atombios_encoder_dpms,
  3140. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3141. .prepare = dce_v8_0_encoder_prepare,
  3142. .mode_set = dce_v8_0_encoder_mode_set,
  3143. .commit = dce_v8_0_encoder_commit,
  3144. .detect = amdgpu_atombios_encoder_dac_detect,
  3145. };
  3146. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3147. {
  3148. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3149. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3150. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3151. kfree(amdgpu_encoder->enc_priv);
  3152. drm_encoder_cleanup(encoder);
  3153. kfree(amdgpu_encoder);
  3154. }
  3155. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3156. .destroy = dce_v8_0_encoder_destroy,
  3157. };
  3158. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3159. uint32_t encoder_enum,
  3160. uint32_t supported_device,
  3161. u16 caps)
  3162. {
  3163. struct drm_device *dev = adev->ddev;
  3164. struct drm_encoder *encoder;
  3165. struct amdgpu_encoder *amdgpu_encoder;
  3166. /* see if we already added it */
  3167. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3168. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3169. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3170. amdgpu_encoder->devices |= supported_device;
  3171. return;
  3172. }
  3173. }
  3174. /* add a new one */
  3175. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3176. if (!amdgpu_encoder)
  3177. return;
  3178. encoder = &amdgpu_encoder->base;
  3179. switch (adev->mode_info.num_crtc) {
  3180. case 1:
  3181. encoder->possible_crtcs = 0x1;
  3182. break;
  3183. case 2:
  3184. default:
  3185. encoder->possible_crtcs = 0x3;
  3186. break;
  3187. case 4:
  3188. encoder->possible_crtcs = 0xf;
  3189. break;
  3190. case 6:
  3191. encoder->possible_crtcs = 0x3f;
  3192. break;
  3193. }
  3194. amdgpu_encoder->enc_priv = NULL;
  3195. amdgpu_encoder->encoder_enum = encoder_enum;
  3196. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3197. amdgpu_encoder->devices = supported_device;
  3198. amdgpu_encoder->rmx_type = RMX_OFF;
  3199. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3200. amdgpu_encoder->is_ext_encoder = false;
  3201. amdgpu_encoder->caps = caps;
  3202. switch (amdgpu_encoder->encoder_id) {
  3203. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3204. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3205. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3206. DRM_MODE_ENCODER_DAC);
  3207. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3208. break;
  3209. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3210. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3211. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3212. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3213. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3214. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3215. amdgpu_encoder->rmx_type = RMX_FULL;
  3216. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3217. DRM_MODE_ENCODER_LVDS);
  3218. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3219. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3220. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3221. DRM_MODE_ENCODER_DAC);
  3222. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3223. } else {
  3224. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3225. DRM_MODE_ENCODER_TMDS);
  3226. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3227. }
  3228. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3229. break;
  3230. case ENCODER_OBJECT_ID_SI170B:
  3231. case ENCODER_OBJECT_ID_CH7303:
  3232. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3233. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3234. case ENCODER_OBJECT_ID_TITFP513:
  3235. case ENCODER_OBJECT_ID_VT1623:
  3236. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3237. case ENCODER_OBJECT_ID_TRAVIS:
  3238. case ENCODER_OBJECT_ID_NUTMEG:
  3239. /* these are handled by the primary encoders */
  3240. amdgpu_encoder->is_ext_encoder = true;
  3241. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3242. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3243. DRM_MODE_ENCODER_LVDS);
  3244. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3245. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3246. DRM_MODE_ENCODER_DAC);
  3247. else
  3248. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3249. DRM_MODE_ENCODER_TMDS);
  3250. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3251. break;
  3252. }
  3253. }
  3254. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3255. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3256. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3257. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3258. .vblank_wait = &dce_v8_0_vblank_wait,
  3259. .is_display_hung = &dce_v8_0_is_display_hung,
  3260. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3261. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3262. .hpd_sense = &dce_v8_0_hpd_sense,
  3263. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3264. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3265. .page_flip = &dce_v8_0_page_flip,
  3266. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3267. .add_encoder = &dce_v8_0_encoder_add,
  3268. .add_connector = &amdgpu_connector_add,
  3269. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3270. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3271. };
  3272. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3273. {
  3274. if (adev->mode_info.funcs == NULL)
  3275. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3276. }
  3277. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3278. .set = dce_v8_0_set_crtc_interrupt_state,
  3279. .process = dce_v8_0_crtc_irq,
  3280. };
  3281. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3282. .set = dce_v8_0_set_pageflip_interrupt_state,
  3283. .process = dce_v8_0_pageflip_irq,
  3284. };
  3285. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3286. .set = dce_v8_0_set_hpd_interrupt_state,
  3287. .process = dce_v8_0_hpd_irq,
  3288. };
  3289. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3290. {
  3291. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3292. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3293. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3294. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3295. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3296. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3297. }