dce_v11_0.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_11_0_d.h"
  35. #include "dce/dce_11_0_sh_mask.h"
  36. #include "dce/dce_11_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET,
  70. DIG7_REGISTER_OFFSET,
  71. DIG8_REGISTER_OFFSET
  72. };
  73. static const struct {
  74. uint32_t reg;
  75. uint32_t vblank;
  76. uint32_t vline;
  77. uint32_t hpd;
  78. } interrupt_status_offsets[] = { {
  79. .reg = mmDISP_INTERRUPT_STATUS,
  80. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  81. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  82. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  83. }, {
  84. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  85. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  86. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  87. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  88. }, {
  89. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  90. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  91. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  92. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  93. }, {
  94. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  95. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  96. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  97. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  98. }, {
  99. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  100. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  101. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  102. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  103. }, {
  104. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  105. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  106. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  107. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  108. } };
  109. static const u32 cz_golden_settings_a11[] =
  110. {
  111. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  112. mmFBC_MISC, 0x1f311fff, 0x14300000,
  113. };
  114. static const u32 cz_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static void dce_v11_0_init_golden_registers(struct amdgpu_device *adev)
  120. {
  121. switch (adev->asic_type) {
  122. case CHIP_CARRIZO:
  123. amdgpu_program_register_sequence(adev,
  124. cz_mgcg_cgcg_init,
  125. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  126. amdgpu_program_register_sequence(adev,
  127. cz_golden_settings_a11,
  128. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  129. break;
  130. default:
  131. break;
  132. }
  133. }
  134. static u32 dce_v11_0_audio_endpt_rreg(struct amdgpu_device *adev,
  135. u32 block_offset, u32 reg)
  136. {
  137. unsigned long flags;
  138. u32 r;
  139. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  140. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  141. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  142. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  143. return r;
  144. }
  145. static void dce_v11_0_audio_endpt_wreg(struct amdgpu_device *adev,
  146. u32 block_offset, u32 reg, u32 v)
  147. {
  148. unsigned long flags;
  149. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  150. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  151. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  152. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  153. }
  154. static bool dce_v11_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  155. {
  156. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  157. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  158. return true;
  159. else
  160. return false;
  161. }
  162. static bool dce_v11_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  163. {
  164. u32 pos1, pos2;
  165. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  166. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  167. if (pos1 != pos2)
  168. return true;
  169. else
  170. return false;
  171. }
  172. /**
  173. * dce_v11_0_vblank_wait - vblank wait asic callback.
  174. *
  175. * @adev: amdgpu_device pointer
  176. * @crtc: crtc to wait for vblank on
  177. *
  178. * Wait for vblank on the requested crtc (evergreen+).
  179. */
  180. static void dce_v11_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  181. {
  182. unsigned i = 0;
  183. if (crtc >= adev->mode_info.num_crtc)
  184. return;
  185. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  186. return;
  187. /* depending on when we hit vblank, we may be close to active; if so,
  188. * wait for another frame.
  189. */
  190. while (dce_v11_0_is_in_vblank(adev, crtc)) {
  191. if (i++ % 100 == 0) {
  192. if (!dce_v11_0_is_counter_moving(adev, crtc))
  193. break;
  194. }
  195. }
  196. while (!dce_v11_0_is_in_vblank(adev, crtc)) {
  197. if (i++ % 100 == 0) {
  198. if (!dce_v11_0_is_counter_moving(adev, crtc))
  199. break;
  200. }
  201. }
  202. }
  203. static u32 dce_v11_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  204. {
  205. if (crtc >= adev->mode_info.num_crtc)
  206. return 0;
  207. else
  208. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  209. }
  210. /**
  211. * dce_v11_0_page_flip - pageflip callback.
  212. *
  213. * @adev: amdgpu_device pointer
  214. * @crtc_id: crtc to cleanup pageflip on
  215. * @crtc_base: new address of the crtc (GPU MC address)
  216. *
  217. * Does the actual pageflip (evergreen+).
  218. * During vblank we take the crtc lock and wait for the update_pending
  219. * bit to go high, when it does, we release the lock, and allow the
  220. * double buffered update to take place.
  221. * Returns the current update pending status.
  222. */
  223. static void dce_v11_0_page_flip(struct amdgpu_device *adev,
  224. int crtc_id, u64 crtc_base)
  225. {
  226. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  227. u32 tmp = RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset);
  228. int i;
  229. /* Lock the graphics update lock */
  230. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  231. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  232. /* update the scanout addresses */
  233. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  234. upper_32_bits(crtc_base));
  235. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  236. lower_32_bits(crtc_base));
  237. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  238. upper_32_bits(crtc_base));
  239. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  240. lower_32_bits(crtc_base));
  241. /* Wait for update_pending to go high. */
  242. for (i = 0; i < adev->usec_timeout; i++) {
  243. if (RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset) &
  244. GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK)
  245. break;
  246. udelay(1);
  247. }
  248. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  249. /* Unlock the lock, so double-buffering can take place inside vblank */
  250. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  251. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  252. }
  253. static int dce_v11_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  254. u32 *vbl, u32 *position)
  255. {
  256. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  257. return -EINVAL;
  258. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  259. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  260. return 0;
  261. }
  262. /**
  263. * dce_v11_0_hpd_sense - hpd sense callback.
  264. *
  265. * @adev: amdgpu_device pointer
  266. * @hpd: hpd (hotplug detect) pin
  267. *
  268. * Checks if a digital monitor is connected (evergreen+).
  269. * Returns true if connected, false if not connected.
  270. */
  271. static bool dce_v11_0_hpd_sense(struct amdgpu_device *adev,
  272. enum amdgpu_hpd_id hpd)
  273. {
  274. int idx;
  275. bool connected = false;
  276. switch (hpd) {
  277. case AMDGPU_HPD_1:
  278. idx = 0;
  279. break;
  280. case AMDGPU_HPD_2:
  281. idx = 1;
  282. break;
  283. case AMDGPU_HPD_3:
  284. idx = 2;
  285. break;
  286. case AMDGPU_HPD_4:
  287. idx = 3;
  288. break;
  289. case AMDGPU_HPD_5:
  290. idx = 4;
  291. break;
  292. case AMDGPU_HPD_6:
  293. idx = 5;
  294. break;
  295. default:
  296. return connected;
  297. }
  298. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  299. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  300. connected = true;
  301. return connected;
  302. }
  303. /**
  304. * dce_v11_0_hpd_set_polarity - hpd set polarity callback.
  305. *
  306. * @adev: amdgpu_device pointer
  307. * @hpd: hpd (hotplug detect) pin
  308. *
  309. * Set the polarity of the hpd pin (evergreen+).
  310. */
  311. static void dce_v11_0_hpd_set_polarity(struct amdgpu_device *adev,
  312. enum amdgpu_hpd_id hpd)
  313. {
  314. u32 tmp;
  315. bool connected = dce_v11_0_hpd_sense(adev, hpd);
  316. int idx;
  317. switch (hpd) {
  318. case AMDGPU_HPD_1:
  319. idx = 0;
  320. break;
  321. case AMDGPU_HPD_2:
  322. idx = 1;
  323. break;
  324. case AMDGPU_HPD_3:
  325. idx = 2;
  326. break;
  327. case AMDGPU_HPD_4:
  328. idx = 3;
  329. break;
  330. case AMDGPU_HPD_5:
  331. idx = 4;
  332. break;
  333. case AMDGPU_HPD_6:
  334. idx = 5;
  335. break;
  336. default:
  337. return;
  338. }
  339. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  340. if (connected)
  341. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  342. else
  343. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  344. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  345. }
  346. /**
  347. * dce_v11_0_hpd_init - hpd setup callback.
  348. *
  349. * @adev: amdgpu_device pointer
  350. *
  351. * Setup the hpd pins used by the card (evergreen+).
  352. * Enable the pin, set the polarity, and enable the hpd interrupts.
  353. */
  354. static void dce_v11_0_hpd_init(struct amdgpu_device *adev)
  355. {
  356. struct drm_device *dev = adev->ddev;
  357. struct drm_connector *connector;
  358. u32 tmp;
  359. int idx;
  360. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  361. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  362. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  363. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  364. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  365. * aux dp channel on imac and help (but not completely fix)
  366. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  367. * also avoid interrupt storms during dpms.
  368. */
  369. continue;
  370. }
  371. switch (amdgpu_connector->hpd.hpd) {
  372. case AMDGPU_HPD_1:
  373. idx = 0;
  374. break;
  375. case AMDGPU_HPD_2:
  376. idx = 1;
  377. break;
  378. case AMDGPU_HPD_3:
  379. idx = 2;
  380. break;
  381. case AMDGPU_HPD_4:
  382. idx = 3;
  383. break;
  384. case AMDGPU_HPD_5:
  385. idx = 4;
  386. break;
  387. case AMDGPU_HPD_6:
  388. idx = 5;
  389. break;
  390. default:
  391. continue;
  392. }
  393. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  394. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  395. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  396. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  397. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  398. DC_HPD_CONNECT_INT_DELAY,
  399. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  400. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  401. DC_HPD_DISCONNECT_INT_DELAY,
  402. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  403. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  404. dce_v11_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  405. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  406. }
  407. }
  408. /**
  409. * dce_v11_0_hpd_fini - hpd tear down callback.
  410. *
  411. * @adev: amdgpu_device pointer
  412. *
  413. * Tear down the hpd pins used by the card (evergreen+).
  414. * Disable the hpd interrupts.
  415. */
  416. static void dce_v11_0_hpd_fini(struct amdgpu_device *adev)
  417. {
  418. struct drm_device *dev = adev->ddev;
  419. struct drm_connector *connector;
  420. u32 tmp;
  421. int idx;
  422. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  423. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  424. switch (amdgpu_connector->hpd.hpd) {
  425. case AMDGPU_HPD_1:
  426. idx = 0;
  427. break;
  428. case AMDGPU_HPD_2:
  429. idx = 1;
  430. break;
  431. case AMDGPU_HPD_3:
  432. idx = 2;
  433. break;
  434. case AMDGPU_HPD_4:
  435. idx = 3;
  436. break;
  437. case AMDGPU_HPD_5:
  438. idx = 4;
  439. break;
  440. case AMDGPU_HPD_6:
  441. idx = 5;
  442. break;
  443. default:
  444. continue;
  445. }
  446. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  447. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  448. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  449. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  450. }
  451. }
  452. static u32 dce_v11_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  453. {
  454. return mmDC_GPIO_HPD_A;
  455. }
  456. static bool dce_v11_0_is_display_hung(struct amdgpu_device *adev)
  457. {
  458. u32 crtc_hung = 0;
  459. u32 crtc_status[6];
  460. u32 i, j, tmp;
  461. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  462. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  463. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  464. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  465. crtc_hung |= (1 << i);
  466. }
  467. }
  468. for (j = 0; j < 10; j++) {
  469. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  470. if (crtc_hung & (1 << i)) {
  471. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  472. if (tmp != crtc_status[i])
  473. crtc_hung &= ~(1 << i);
  474. }
  475. }
  476. if (crtc_hung == 0)
  477. return false;
  478. udelay(100);
  479. }
  480. return true;
  481. }
  482. static void dce_v11_0_stop_mc_access(struct amdgpu_device *adev,
  483. struct amdgpu_mode_mc_save *save)
  484. {
  485. u32 crtc_enabled, tmp;
  486. int i;
  487. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  488. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  489. /* disable VGA render */
  490. tmp = RREG32(mmVGA_RENDER_CONTROL);
  491. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  492. WREG32(mmVGA_RENDER_CONTROL, tmp);
  493. /* blank the display controllers */
  494. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  495. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  496. CRTC_CONTROL, CRTC_MASTER_EN);
  497. if (crtc_enabled) {
  498. #if 0
  499. u32 frame_count;
  500. int j;
  501. save->crtc_enabled[i] = true;
  502. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  503. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  504. amdgpu_display_vblank_wait(adev, i);
  505. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  506. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  507. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  508. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  509. }
  510. /* wait for the next frame */
  511. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  512. for (j = 0; j < adev->usec_timeout; j++) {
  513. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  514. break;
  515. udelay(1);
  516. }
  517. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  518. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  519. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  520. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  521. }
  522. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  523. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  524. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  525. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  526. }
  527. #else
  528. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  529. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  530. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  531. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  532. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  533. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  534. save->crtc_enabled[i] = false;
  535. /* ***** */
  536. #endif
  537. } else {
  538. save->crtc_enabled[i] = false;
  539. }
  540. }
  541. }
  542. static void dce_v11_0_resume_mc_access(struct amdgpu_device *adev,
  543. struct amdgpu_mode_mc_save *save)
  544. {
  545. u32 tmp, frame_count;
  546. int i, j;
  547. /* update crtc base addresses */
  548. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  549. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  550. upper_32_bits(adev->mc.vram_start));
  551. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  552. upper_32_bits(adev->mc.vram_start));
  553. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  554. (u32)adev->mc.vram_start);
  555. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  556. (u32)adev->mc.vram_start);
  557. if (save->crtc_enabled[i]) {
  558. tmp = RREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i]);
  559. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  560. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  561. WREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  562. }
  563. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  564. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  565. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  566. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  567. }
  568. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  569. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  570. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  571. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  572. }
  573. for (j = 0; j < adev->usec_timeout; j++) {
  574. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  575. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  576. break;
  577. udelay(1);
  578. }
  579. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  580. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  581. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  582. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  583. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  584. /* wait for the next frame */
  585. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  586. for (j = 0; j < adev->usec_timeout; j++) {
  587. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  588. break;
  589. udelay(1);
  590. }
  591. }
  592. }
  593. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  594. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  595. /* Unlock vga access */
  596. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  597. mdelay(1);
  598. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  599. }
  600. static void dce_v11_0_set_vga_render_state(struct amdgpu_device *adev,
  601. bool render)
  602. {
  603. u32 tmp;
  604. /* Lockout access through VGA aperture*/
  605. tmp = RREG32(mmVGA_HDP_CONTROL);
  606. if (render)
  607. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  608. else
  609. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  610. WREG32(mmVGA_HDP_CONTROL, tmp);
  611. /* disable VGA render */
  612. tmp = RREG32(mmVGA_RENDER_CONTROL);
  613. if (render)
  614. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  615. else
  616. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  617. WREG32(mmVGA_RENDER_CONTROL, tmp);
  618. }
  619. static void dce_v11_0_program_fmt(struct drm_encoder *encoder)
  620. {
  621. struct drm_device *dev = encoder->dev;
  622. struct amdgpu_device *adev = dev->dev_private;
  623. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  624. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  625. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  626. int bpc = 0;
  627. u32 tmp = 0;
  628. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  629. if (connector) {
  630. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  631. bpc = amdgpu_connector_get_monitor_bpc(connector);
  632. dither = amdgpu_connector->dither;
  633. }
  634. /* LVDS/eDP FMT is set up by atom */
  635. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  636. return;
  637. /* not needed for analog */
  638. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  639. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  640. return;
  641. if (bpc == 0)
  642. return;
  643. switch (bpc) {
  644. case 6:
  645. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  646. /* XXX sort out optimal dither settings */
  647. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  648. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  649. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  650. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  651. } else {
  652. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  653. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  654. }
  655. break;
  656. case 8:
  657. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  658. /* XXX sort out optimal dither settings */
  659. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  660. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  661. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  662. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  663. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  664. } else {
  665. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  666. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  667. }
  668. break;
  669. case 10:
  670. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  671. /* XXX sort out optimal dither settings */
  672. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  673. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  674. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  675. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  676. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  677. } else {
  678. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  679. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  680. }
  681. break;
  682. default:
  683. /* not needed */
  684. break;
  685. }
  686. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  687. }
  688. /* display watermark setup */
  689. /**
  690. * dce_v11_0_line_buffer_adjust - Set up the line buffer
  691. *
  692. * @adev: amdgpu_device pointer
  693. * @amdgpu_crtc: the selected display controller
  694. * @mode: the current display mode on the selected display
  695. * controller
  696. *
  697. * Setup up the line buffer allocation for
  698. * the selected display controller (CIK).
  699. * Returns the line buffer size in pixels.
  700. */
  701. static u32 dce_v11_0_line_buffer_adjust(struct amdgpu_device *adev,
  702. struct amdgpu_crtc *amdgpu_crtc,
  703. struct drm_display_mode *mode)
  704. {
  705. u32 tmp, buffer_alloc, i, mem_cfg;
  706. u32 pipe_offset = amdgpu_crtc->crtc_id;
  707. /*
  708. * Line Buffer Setup
  709. * There are 6 line buffers, one for each display controllers.
  710. * There are 3 partitions per LB. Select the number of partitions
  711. * to enable based on the display width. For display widths larger
  712. * than 4096, you need use to use 2 display controllers and combine
  713. * them using the stereo blender.
  714. */
  715. if (amdgpu_crtc->base.enabled && mode) {
  716. if (mode->crtc_hdisplay < 1920) {
  717. mem_cfg = 1;
  718. buffer_alloc = 2;
  719. } else if (mode->crtc_hdisplay < 2560) {
  720. mem_cfg = 2;
  721. buffer_alloc = 2;
  722. } else if (mode->crtc_hdisplay < 4096) {
  723. mem_cfg = 0;
  724. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  725. } else {
  726. DRM_DEBUG_KMS("Mode too big for LB!\n");
  727. mem_cfg = 0;
  728. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  729. }
  730. } else {
  731. mem_cfg = 1;
  732. buffer_alloc = 0;
  733. }
  734. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  735. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  736. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  737. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  738. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  739. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  740. for (i = 0; i < adev->usec_timeout; i++) {
  741. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  742. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  743. break;
  744. udelay(1);
  745. }
  746. if (amdgpu_crtc->base.enabled && mode) {
  747. switch (mem_cfg) {
  748. case 0:
  749. default:
  750. return 4096 * 2;
  751. case 1:
  752. return 1920 * 2;
  753. case 2:
  754. return 2560 * 2;
  755. }
  756. }
  757. /* controller not enabled, so no lb used */
  758. return 0;
  759. }
  760. /**
  761. * cik_get_number_of_dram_channels - get the number of dram channels
  762. *
  763. * @adev: amdgpu_device pointer
  764. *
  765. * Look up the number of video ram channels (CIK).
  766. * Used for display watermark bandwidth calculations
  767. * Returns the number of dram channels
  768. */
  769. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  770. {
  771. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  772. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  773. case 0:
  774. default:
  775. return 1;
  776. case 1:
  777. return 2;
  778. case 2:
  779. return 4;
  780. case 3:
  781. return 8;
  782. case 4:
  783. return 3;
  784. case 5:
  785. return 6;
  786. case 6:
  787. return 10;
  788. case 7:
  789. return 12;
  790. case 8:
  791. return 16;
  792. }
  793. }
  794. struct dce10_wm_params {
  795. u32 dram_channels; /* number of dram channels */
  796. u32 yclk; /* bandwidth per dram data pin in kHz */
  797. u32 sclk; /* engine clock in kHz */
  798. u32 disp_clk; /* display clock in kHz */
  799. u32 src_width; /* viewport width */
  800. u32 active_time; /* active display time in ns */
  801. u32 blank_time; /* blank time in ns */
  802. bool interlaced; /* mode is interlaced */
  803. fixed20_12 vsc; /* vertical scale ratio */
  804. u32 num_heads; /* number of active crtcs */
  805. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  806. u32 lb_size; /* line buffer allocated to pipe */
  807. u32 vtaps; /* vertical scaler taps */
  808. };
  809. /**
  810. * dce_v11_0_dram_bandwidth - get the dram bandwidth
  811. *
  812. * @wm: watermark calculation data
  813. *
  814. * Calculate the raw dram bandwidth (CIK).
  815. * Used for display watermark bandwidth calculations
  816. * Returns the dram bandwidth in MBytes/s
  817. */
  818. static u32 dce_v11_0_dram_bandwidth(struct dce10_wm_params *wm)
  819. {
  820. /* Calculate raw DRAM Bandwidth */
  821. fixed20_12 dram_efficiency; /* 0.7 */
  822. fixed20_12 yclk, dram_channels, bandwidth;
  823. fixed20_12 a;
  824. a.full = dfixed_const(1000);
  825. yclk.full = dfixed_const(wm->yclk);
  826. yclk.full = dfixed_div(yclk, a);
  827. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  828. a.full = dfixed_const(10);
  829. dram_efficiency.full = dfixed_const(7);
  830. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  831. bandwidth.full = dfixed_mul(dram_channels, yclk);
  832. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  833. return dfixed_trunc(bandwidth);
  834. }
  835. /**
  836. * dce_v11_0_dram_bandwidth_for_display - get the dram bandwidth for display
  837. *
  838. * @wm: watermark calculation data
  839. *
  840. * Calculate the dram bandwidth used for display (CIK).
  841. * Used for display watermark bandwidth calculations
  842. * Returns the dram bandwidth for display in MBytes/s
  843. */
  844. static u32 dce_v11_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  845. {
  846. /* Calculate DRAM Bandwidth and the part allocated to display. */
  847. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  848. fixed20_12 yclk, dram_channels, bandwidth;
  849. fixed20_12 a;
  850. a.full = dfixed_const(1000);
  851. yclk.full = dfixed_const(wm->yclk);
  852. yclk.full = dfixed_div(yclk, a);
  853. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  854. a.full = dfixed_const(10);
  855. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  856. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  857. bandwidth.full = dfixed_mul(dram_channels, yclk);
  858. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  859. return dfixed_trunc(bandwidth);
  860. }
  861. /**
  862. * dce_v11_0_data_return_bandwidth - get the data return bandwidth
  863. *
  864. * @wm: watermark calculation data
  865. *
  866. * Calculate the data return bandwidth used for display (CIK).
  867. * Used for display watermark bandwidth calculations
  868. * Returns the data return bandwidth in MBytes/s
  869. */
  870. static u32 dce_v11_0_data_return_bandwidth(struct dce10_wm_params *wm)
  871. {
  872. /* Calculate the display Data return Bandwidth */
  873. fixed20_12 return_efficiency; /* 0.8 */
  874. fixed20_12 sclk, bandwidth;
  875. fixed20_12 a;
  876. a.full = dfixed_const(1000);
  877. sclk.full = dfixed_const(wm->sclk);
  878. sclk.full = dfixed_div(sclk, a);
  879. a.full = dfixed_const(10);
  880. return_efficiency.full = dfixed_const(8);
  881. return_efficiency.full = dfixed_div(return_efficiency, a);
  882. a.full = dfixed_const(32);
  883. bandwidth.full = dfixed_mul(a, sclk);
  884. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  885. return dfixed_trunc(bandwidth);
  886. }
  887. /**
  888. * dce_v11_0_dmif_request_bandwidth - get the dmif bandwidth
  889. *
  890. * @wm: watermark calculation data
  891. *
  892. * Calculate the dmif bandwidth used for display (CIK).
  893. * Used for display watermark bandwidth calculations
  894. * Returns the dmif bandwidth in MBytes/s
  895. */
  896. static u32 dce_v11_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  897. {
  898. /* Calculate the DMIF Request Bandwidth */
  899. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  900. fixed20_12 disp_clk, bandwidth;
  901. fixed20_12 a, b;
  902. a.full = dfixed_const(1000);
  903. disp_clk.full = dfixed_const(wm->disp_clk);
  904. disp_clk.full = dfixed_div(disp_clk, a);
  905. a.full = dfixed_const(32);
  906. b.full = dfixed_mul(a, disp_clk);
  907. a.full = dfixed_const(10);
  908. disp_clk_request_efficiency.full = dfixed_const(8);
  909. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  910. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  911. return dfixed_trunc(bandwidth);
  912. }
  913. /**
  914. * dce_v11_0_available_bandwidth - get the min available bandwidth
  915. *
  916. * @wm: watermark calculation data
  917. *
  918. * Calculate the min available bandwidth used for display (CIK).
  919. * Used for display watermark bandwidth calculations
  920. * Returns the min available bandwidth in MBytes/s
  921. */
  922. static u32 dce_v11_0_available_bandwidth(struct dce10_wm_params *wm)
  923. {
  924. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  925. u32 dram_bandwidth = dce_v11_0_dram_bandwidth(wm);
  926. u32 data_return_bandwidth = dce_v11_0_data_return_bandwidth(wm);
  927. u32 dmif_req_bandwidth = dce_v11_0_dmif_request_bandwidth(wm);
  928. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  929. }
  930. /**
  931. * dce_v11_0_average_bandwidth - get the average available bandwidth
  932. *
  933. * @wm: watermark calculation data
  934. *
  935. * Calculate the average available bandwidth used for display (CIK).
  936. * Used for display watermark bandwidth calculations
  937. * Returns the average available bandwidth in MBytes/s
  938. */
  939. static u32 dce_v11_0_average_bandwidth(struct dce10_wm_params *wm)
  940. {
  941. /* Calculate the display mode Average Bandwidth
  942. * DisplayMode should contain the source and destination dimensions,
  943. * timing, etc.
  944. */
  945. fixed20_12 bpp;
  946. fixed20_12 line_time;
  947. fixed20_12 src_width;
  948. fixed20_12 bandwidth;
  949. fixed20_12 a;
  950. a.full = dfixed_const(1000);
  951. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  952. line_time.full = dfixed_div(line_time, a);
  953. bpp.full = dfixed_const(wm->bytes_per_pixel);
  954. src_width.full = dfixed_const(wm->src_width);
  955. bandwidth.full = dfixed_mul(src_width, bpp);
  956. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  957. bandwidth.full = dfixed_div(bandwidth, line_time);
  958. return dfixed_trunc(bandwidth);
  959. }
  960. /**
  961. * dce_v11_0_latency_watermark - get the latency watermark
  962. *
  963. * @wm: watermark calculation data
  964. *
  965. * Calculate the latency watermark (CIK).
  966. * Used for display watermark bandwidth calculations
  967. * Returns the latency watermark in ns
  968. */
  969. static u32 dce_v11_0_latency_watermark(struct dce10_wm_params *wm)
  970. {
  971. /* First calculate the latency in ns */
  972. u32 mc_latency = 2000; /* 2000 ns. */
  973. u32 available_bandwidth = dce_v11_0_available_bandwidth(wm);
  974. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  975. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  976. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  977. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  978. (wm->num_heads * cursor_line_pair_return_time);
  979. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  980. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  981. u32 tmp, dmif_size = 12288;
  982. fixed20_12 a, b, c;
  983. if (wm->num_heads == 0)
  984. return 0;
  985. a.full = dfixed_const(2);
  986. b.full = dfixed_const(1);
  987. if ((wm->vsc.full > a.full) ||
  988. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  989. (wm->vtaps >= 5) ||
  990. ((wm->vsc.full >= a.full) && wm->interlaced))
  991. max_src_lines_per_dst_line = 4;
  992. else
  993. max_src_lines_per_dst_line = 2;
  994. a.full = dfixed_const(available_bandwidth);
  995. b.full = dfixed_const(wm->num_heads);
  996. a.full = dfixed_div(a, b);
  997. b.full = dfixed_const(mc_latency + 512);
  998. c.full = dfixed_const(wm->disp_clk);
  999. b.full = dfixed_div(b, c);
  1000. c.full = dfixed_const(dmif_size);
  1001. b.full = dfixed_div(c, b);
  1002. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1003. b.full = dfixed_const(1000);
  1004. c.full = dfixed_const(wm->disp_clk);
  1005. b.full = dfixed_div(c, b);
  1006. c.full = dfixed_const(wm->bytes_per_pixel);
  1007. b.full = dfixed_mul(b, c);
  1008. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1009. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1010. b.full = dfixed_const(1000);
  1011. c.full = dfixed_const(lb_fill_bw);
  1012. b.full = dfixed_div(c, b);
  1013. a.full = dfixed_div(a, b);
  1014. line_fill_time = dfixed_trunc(a);
  1015. if (line_fill_time < wm->active_time)
  1016. return latency;
  1017. else
  1018. return latency + (line_fill_time - wm->active_time);
  1019. }
  1020. /**
  1021. * dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1022. * average and available dram bandwidth
  1023. *
  1024. * @wm: watermark calculation data
  1025. *
  1026. * Check if the display average bandwidth fits in the display
  1027. * dram bandwidth (CIK).
  1028. * Used for display watermark bandwidth calculations
  1029. * Returns true if the display fits, false if not.
  1030. */
  1031. static bool dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1032. {
  1033. if (dce_v11_0_average_bandwidth(wm) <=
  1034. (dce_v11_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1035. return true;
  1036. else
  1037. return false;
  1038. }
  1039. /**
  1040. * dce_v11_0_average_bandwidth_vs_available_bandwidth - check
  1041. * average and available bandwidth
  1042. *
  1043. * @wm: watermark calculation data
  1044. *
  1045. * Check if the display average bandwidth fits in the display
  1046. * available bandwidth (CIK).
  1047. * Used for display watermark bandwidth calculations
  1048. * Returns true if the display fits, false if not.
  1049. */
  1050. static bool dce_v11_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1051. {
  1052. if (dce_v11_0_average_bandwidth(wm) <=
  1053. (dce_v11_0_available_bandwidth(wm) / wm->num_heads))
  1054. return true;
  1055. else
  1056. return false;
  1057. }
  1058. /**
  1059. * dce_v11_0_check_latency_hiding - check latency hiding
  1060. *
  1061. * @wm: watermark calculation data
  1062. *
  1063. * Check latency hiding (CIK).
  1064. * Used for display watermark bandwidth calculations
  1065. * Returns true if the display fits, false if not.
  1066. */
  1067. static bool dce_v11_0_check_latency_hiding(struct dce10_wm_params *wm)
  1068. {
  1069. u32 lb_partitions = wm->lb_size / wm->src_width;
  1070. u32 line_time = wm->active_time + wm->blank_time;
  1071. u32 latency_tolerant_lines;
  1072. u32 latency_hiding;
  1073. fixed20_12 a;
  1074. a.full = dfixed_const(1);
  1075. if (wm->vsc.full > a.full)
  1076. latency_tolerant_lines = 1;
  1077. else {
  1078. if (lb_partitions <= (wm->vtaps + 1))
  1079. latency_tolerant_lines = 1;
  1080. else
  1081. latency_tolerant_lines = 2;
  1082. }
  1083. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1084. if (dce_v11_0_latency_watermark(wm) <= latency_hiding)
  1085. return true;
  1086. else
  1087. return false;
  1088. }
  1089. /**
  1090. * dce_v11_0_program_watermarks - program display watermarks
  1091. *
  1092. * @adev: amdgpu_device pointer
  1093. * @amdgpu_crtc: the selected display controller
  1094. * @lb_size: line buffer size
  1095. * @num_heads: number of display controllers in use
  1096. *
  1097. * Calculate and program the display watermarks for the
  1098. * selected display controller (CIK).
  1099. */
  1100. static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
  1101. struct amdgpu_crtc *amdgpu_crtc,
  1102. u32 lb_size, u32 num_heads)
  1103. {
  1104. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1105. struct dce10_wm_params wm_low, wm_high;
  1106. u32 pixel_period;
  1107. u32 line_time = 0;
  1108. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1109. u32 tmp, wm_mask;
  1110. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1111. pixel_period = 1000000 / (u32)mode->clock;
  1112. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1113. /* watermark for high clocks */
  1114. if (adev->pm.dpm_enabled) {
  1115. wm_high.yclk =
  1116. amdgpu_dpm_get_mclk(adev, false) * 10;
  1117. wm_high.sclk =
  1118. amdgpu_dpm_get_sclk(adev, false) * 10;
  1119. } else {
  1120. wm_high.yclk = adev->pm.current_mclk * 10;
  1121. wm_high.sclk = adev->pm.current_sclk * 10;
  1122. }
  1123. wm_high.disp_clk = mode->clock;
  1124. wm_high.src_width = mode->crtc_hdisplay;
  1125. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1126. wm_high.blank_time = line_time - wm_high.active_time;
  1127. wm_high.interlaced = false;
  1128. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1129. wm_high.interlaced = true;
  1130. wm_high.vsc = amdgpu_crtc->vsc;
  1131. wm_high.vtaps = 1;
  1132. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1133. wm_high.vtaps = 2;
  1134. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1135. wm_high.lb_size = lb_size;
  1136. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1137. wm_high.num_heads = num_heads;
  1138. /* set for high clocks */
  1139. latency_watermark_a = min(dce_v11_0_latency_watermark(&wm_high), (u32)65535);
  1140. /* possibly force display priority to high */
  1141. /* should really do this at mode validation time... */
  1142. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1143. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1144. !dce_v11_0_check_latency_hiding(&wm_high) ||
  1145. (adev->mode_info.disp_priority == 2)) {
  1146. DRM_DEBUG_KMS("force priority to high\n");
  1147. }
  1148. /* watermark for low clocks */
  1149. if (adev->pm.dpm_enabled) {
  1150. wm_low.yclk =
  1151. amdgpu_dpm_get_mclk(adev, true) * 10;
  1152. wm_low.sclk =
  1153. amdgpu_dpm_get_sclk(adev, true) * 10;
  1154. } else {
  1155. wm_low.yclk = adev->pm.current_mclk * 10;
  1156. wm_low.sclk = adev->pm.current_sclk * 10;
  1157. }
  1158. wm_low.disp_clk = mode->clock;
  1159. wm_low.src_width = mode->crtc_hdisplay;
  1160. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1161. wm_low.blank_time = line_time - wm_low.active_time;
  1162. wm_low.interlaced = false;
  1163. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1164. wm_low.interlaced = true;
  1165. wm_low.vsc = amdgpu_crtc->vsc;
  1166. wm_low.vtaps = 1;
  1167. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1168. wm_low.vtaps = 2;
  1169. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1170. wm_low.lb_size = lb_size;
  1171. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1172. wm_low.num_heads = num_heads;
  1173. /* set for low clocks */
  1174. latency_watermark_b = min(dce_v11_0_latency_watermark(&wm_low), (u32)65535);
  1175. /* possibly force display priority to high */
  1176. /* should really do this at mode validation time... */
  1177. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1178. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1179. !dce_v11_0_check_latency_hiding(&wm_low) ||
  1180. (adev->mode_info.disp_priority == 2)) {
  1181. DRM_DEBUG_KMS("force priority to high\n");
  1182. }
  1183. }
  1184. /* select wm A */
  1185. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1186. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1187. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1188. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1189. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1190. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1191. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1192. /* select wm B */
  1193. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1194. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1195. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1196. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1197. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1198. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1199. /* restore original selection */
  1200. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1201. /* save values for DPM */
  1202. amdgpu_crtc->line_time = line_time;
  1203. amdgpu_crtc->wm_high = latency_watermark_a;
  1204. amdgpu_crtc->wm_low = latency_watermark_b;
  1205. }
  1206. /**
  1207. * dce_v11_0_bandwidth_update - program display watermarks
  1208. *
  1209. * @adev: amdgpu_device pointer
  1210. *
  1211. * Calculate and program the display watermarks and line
  1212. * buffer allocation (CIK).
  1213. */
  1214. static void dce_v11_0_bandwidth_update(struct amdgpu_device *adev)
  1215. {
  1216. struct drm_display_mode *mode = NULL;
  1217. u32 num_heads = 0, lb_size;
  1218. int i;
  1219. amdgpu_update_display_priority(adev);
  1220. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1221. if (adev->mode_info.crtcs[i]->base.enabled)
  1222. num_heads++;
  1223. }
  1224. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1225. mode = &adev->mode_info.crtcs[i]->base.mode;
  1226. lb_size = dce_v11_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1227. dce_v11_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1228. lb_size, num_heads);
  1229. }
  1230. }
  1231. static void dce_v11_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1232. {
  1233. int i;
  1234. u32 offset, tmp;
  1235. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1236. offset = adev->mode_info.audio.pin[i].offset;
  1237. tmp = RREG32_AUDIO_ENDPT(offset,
  1238. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1239. if (((tmp &
  1240. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1241. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1242. adev->mode_info.audio.pin[i].connected = false;
  1243. else
  1244. adev->mode_info.audio.pin[i].connected = true;
  1245. }
  1246. }
  1247. static struct amdgpu_audio_pin *dce_v11_0_audio_get_pin(struct amdgpu_device *adev)
  1248. {
  1249. int i;
  1250. dce_v11_0_audio_get_connected_pins(adev);
  1251. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1252. if (adev->mode_info.audio.pin[i].connected)
  1253. return &adev->mode_info.audio.pin[i];
  1254. }
  1255. DRM_ERROR("No connected audio pins found!\n");
  1256. return NULL;
  1257. }
  1258. static void dce_v11_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1259. {
  1260. struct amdgpu_device *adev = encoder->dev->dev_private;
  1261. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1262. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1263. u32 tmp;
  1264. if (!dig || !dig->afmt || !dig->afmt->pin)
  1265. return;
  1266. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1267. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1268. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1269. }
  1270. static void dce_v11_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1271. struct drm_display_mode *mode)
  1272. {
  1273. struct amdgpu_device *adev = encoder->dev->dev_private;
  1274. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1275. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1276. struct drm_connector *connector;
  1277. struct amdgpu_connector *amdgpu_connector = NULL;
  1278. u32 tmp;
  1279. int interlace = 0;
  1280. if (!dig || !dig->afmt || !dig->afmt->pin)
  1281. return;
  1282. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1283. if (connector->encoder == encoder) {
  1284. amdgpu_connector = to_amdgpu_connector(connector);
  1285. break;
  1286. }
  1287. }
  1288. if (!amdgpu_connector) {
  1289. DRM_ERROR("Couldn't find encoder's connector\n");
  1290. return;
  1291. }
  1292. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1293. interlace = 1;
  1294. if (connector->latency_present[interlace]) {
  1295. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1296. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1297. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1298. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1299. } else {
  1300. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1301. VIDEO_LIPSYNC, 0);
  1302. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1303. AUDIO_LIPSYNC, 0);
  1304. }
  1305. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1306. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1307. }
  1308. static void dce_v11_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1309. {
  1310. struct amdgpu_device *adev = encoder->dev->dev_private;
  1311. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1312. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1313. struct drm_connector *connector;
  1314. struct amdgpu_connector *amdgpu_connector = NULL;
  1315. u32 tmp;
  1316. u8 *sadb = NULL;
  1317. int sad_count;
  1318. if (!dig || !dig->afmt || !dig->afmt->pin)
  1319. return;
  1320. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1321. if (connector->encoder == encoder) {
  1322. amdgpu_connector = to_amdgpu_connector(connector);
  1323. break;
  1324. }
  1325. }
  1326. if (!amdgpu_connector) {
  1327. DRM_ERROR("Couldn't find encoder's connector\n");
  1328. return;
  1329. }
  1330. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1331. if (sad_count < 0) {
  1332. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1333. sad_count = 0;
  1334. }
  1335. /* program the speaker allocation */
  1336. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1337. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1338. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1339. DP_CONNECTION, 0);
  1340. /* set HDMI mode */
  1341. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1342. HDMI_CONNECTION, 1);
  1343. if (sad_count)
  1344. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1345. SPEAKER_ALLOCATION, sadb[0]);
  1346. else
  1347. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1348. SPEAKER_ALLOCATION, 5); /* stereo */
  1349. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1350. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1351. kfree(sadb);
  1352. }
  1353. static void dce_v11_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1354. {
  1355. struct amdgpu_device *adev = encoder->dev->dev_private;
  1356. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1357. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1358. struct drm_connector *connector;
  1359. struct amdgpu_connector *amdgpu_connector = NULL;
  1360. struct cea_sad *sads;
  1361. int i, sad_count;
  1362. static const u16 eld_reg_to_type[][2] = {
  1363. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1364. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1365. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1366. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1367. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1368. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1369. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1370. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1371. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1372. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1373. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1374. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1375. };
  1376. if (!dig || !dig->afmt || !dig->afmt->pin)
  1377. return;
  1378. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1379. if (connector->encoder == encoder) {
  1380. amdgpu_connector = to_amdgpu_connector(connector);
  1381. break;
  1382. }
  1383. }
  1384. if (!amdgpu_connector) {
  1385. DRM_ERROR("Couldn't find encoder's connector\n");
  1386. return;
  1387. }
  1388. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1389. if (sad_count <= 0) {
  1390. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1391. return;
  1392. }
  1393. BUG_ON(!sads);
  1394. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1395. u32 tmp = 0;
  1396. u8 stereo_freqs = 0;
  1397. int max_channels = -1;
  1398. int j;
  1399. for (j = 0; j < sad_count; j++) {
  1400. struct cea_sad *sad = &sads[j];
  1401. if (sad->format == eld_reg_to_type[i][1]) {
  1402. if (sad->channels > max_channels) {
  1403. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1404. MAX_CHANNELS, sad->channels);
  1405. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1406. DESCRIPTOR_BYTE_2, sad->byte2);
  1407. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1408. SUPPORTED_FREQUENCIES, sad->freq);
  1409. max_channels = sad->channels;
  1410. }
  1411. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1412. stereo_freqs |= sad->freq;
  1413. else
  1414. break;
  1415. }
  1416. }
  1417. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1418. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1419. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1420. }
  1421. kfree(sads);
  1422. }
  1423. static void dce_v11_0_audio_enable(struct amdgpu_device *adev,
  1424. struct amdgpu_audio_pin *pin,
  1425. bool enable)
  1426. {
  1427. if (!pin)
  1428. return;
  1429. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1430. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1431. }
  1432. static const u32 pin_offsets[] =
  1433. {
  1434. AUD0_REGISTER_OFFSET,
  1435. AUD1_REGISTER_OFFSET,
  1436. AUD2_REGISTER_OFFSET,
  1437. AUD3_REGISTER_OFFSET,
  1438. AUD4_REGISTER_OFFSET,
  1439. AUD5_REGISTER_OFFSET,
  1440. AUD6_REGISTER_OFFSET,
  1441. };
  1442. static int dce_v11_0_audio_init(struct amdgpu_device *adev)
  1443. {
  1444. int i;
  1445. if (!amdgpu_audio)
  1446. return 0;
  1447. adev->mode_info.audio.enabled = true;
  1448. adev->mode_info.audio.num_pins = 7;
  1449. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1450. adev->mode_info.audio.pin[i].channels = -1;
  1451. adev->mode_info.audio.pin[i].rate = -1;
  1452. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1453. adev->mode_info.audio.pin[i].status_bits = 0;
  1454. adev->mode_info.audio.pin[i].category_code = 0;
  1455. adev->mode_info.audio.pin[i].connected = false;
  1456. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1457. adev->mode_info.audio.pin[i].id = i;
  1458. /* disable audio. it will be set up later */
  1459. /* XXX remove once we switch to ip funcs */
  1460. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1461. }
  1462. return 0;
  1463. }
  1464. static void dce_v11_0_audio_fini(struct amdgpu_device *adev)
  1465. {
  1466. int i;
  1467. if (!adev->mode_info.audio.enabled)
  1468. return;
  1469. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1470. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1471. adev->mode_info.audio.enabled = false;
  1472. }
  1473. /*
  1474. * update the N and CTS parameters for a given pixel clock rate
  1475. */
  1476. static void dce_v11_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1477. {
  1478. struct drm_device *dev = encoder->dev;
  1479. struct amdgpu_device *adev = dev->dev_private;
  1480. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1481. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1482. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1483. u32 tmp;
  1484. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1485. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1486. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1487. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1488. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1489. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1490. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1491. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1492. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1493. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1494. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1495. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1496. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1497. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1498. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1499. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1500. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1501. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1502. }
  1503. /*
  1504. * build a HDMI Video Info Frame
  1505. */
  1506. static void dce_v11_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1507. void *buffer, size_t size)
  1508. {
  1509. struct drm_device *dev = encoder->dev;
  1510. struct amdgpu_device *adev = dev->dev_private;
  1511. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1512. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1513. uint8_t *frame = buffer + 3;
  1514. uint8_t *header = buffer;
  1515. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1516. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1517. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1518. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1519. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1520. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1521. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1522. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1523. }
  1524. static void dce_v11_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1525. {
  1526. struct drm_device *dev = encoder->dev;
  1527. struct amdgpu_device *adev = dev->dev_private;
  1528. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1529. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1530. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1531. u32 dto_phase = 24 * 1000;
  1532. u32 dto_modulo = clock;
  1533. u32 tmp;
  1534. if (!dig || !dig->afmt)
  1535. return;
  1536. /* XXX two dtos; generally use dto0 for hdmi */
  1537. /* Express [24MHz / target pixel clock] as an exact rational
  1538. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1539. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1540. */
  1541. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1542. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1543. amdgpu_crtc->crtc_id);
  1544. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1545. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1546. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1547. }
  1548. /*
  1549. * update the info frames with the data from the current display mode
  1550. */
  1551. static void dce_v11_0_afmt_setmode(struct drm_encoder *encoder,
  1552. struct drm_display_mode *mode)
  1553. {
  1554. struct drm_device *dev = encoder->dev;
  1555. struct amdgpu_device *adev = dev->dev_private;
  1556. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1557. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1558. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1559. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1560. struct hdmi_avi_infoframe frame;
  1561. ssize_t err;
  1562. u32 tmp;
  1563. int bpc = 8;
  1564. if (!dig || !dig->afmt)
  1565. return;
  1566. /* Silent, r600_hdmi_enable will raise WARN for us */
  1567. if (!dig->afmt->enabled)
  1568. return;
  1569. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1570. if (encoder->crtc) {
  1571. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1572. bpc = amdgpu_crtc->bpc;
  1573. }
  1574. /* disable audio prior to setting up hw */
  1575. dig->afmt->pin = dce_v11_0_audio_get_pin(adev);
  1576. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1577. dce_v11_0_audio_set_dto(encoder, mode->clock);
  1578. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1579. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1580. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1581. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1582. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1583. switch (bpc) {
  1584. case 0:
  1585. case 6:
  1586. case 8:
  1587. case 16:
  1588. default:
  1589. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1590. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1591. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1592. connector->name, bpc);
  1593. break;
  1594. case 10:
  1595. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1596. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1597. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1598. connector->name);
  1599. break;
  1600. case 12:
  1601. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1602. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1603. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1604. connector->name);
  1605. break;
  1606. }
  1607. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1608. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1609. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1610. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1611. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1612. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1613. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1614. /* enable audio info frames (frames won't be set until audio is enabled) */
  1615. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1616. /* required for audio info values to be updated */
  1617. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1618. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1619. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1620. /* required for audio info values to be updated */
  1621. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1622. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1623. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1624. /* anything other than 0 */
  1625. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1626. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1627. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1628. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1629. /* set the default audio delay */
  1630. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1631. /* should be suffient for all audio modes and small enough for all hblanks */
  1632. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1633. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1634. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1635. /* allow 60958 channel status fields to be updated */
  1636. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1637. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1638. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1639. if (bpc > 8)
  1640. /* clear SW CTS value */
  1641. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1642. else
  1643. /* select SW CTS value */
  1644. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1645. /* allow hw to sent ACR packets when required */
  1646. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1647. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1648. dce_v11_0_afmt_update_ACR(encoder, mode->clock);
  1649. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1650. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1651. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1652. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1653. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1654. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1655. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1656. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1657. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1658. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1659. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1660. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1661. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1662. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1663. dce_v11_0_audio_write_speaker_allocation(encoder);
  1664. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1665. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1666. dce_v11_0_afmt_audio_select_pin(encoder);
  1667. dce_v11_0_audio_write_sad_regs(encoder);
  1668. dce_v11_0_audio_write_latency_fields(encoder, mode);
  1669. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1670. if (err < 0) {
  1671. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1672. return;
  1673. }
  1674. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1675. if (err < 0) {
  1676. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1677. return;
  1678. }
  1679. dce_v11_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1680. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1681. /* enable AVI info frames */
  1682. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1683. /* required for audio info values to be updated */
  1684. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1685. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1686. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1687. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1688. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1689. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1690. /* send audio packets */
  1691. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1692. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1693. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1694. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1695. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1696. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1697. /* enable audio after to setting up hw */
  1698. dce_v11_0_audio_enable(adev, dig->afmt->pin, true);
  1699. }
  1700. static void dce_v11_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1701. {
  1702. struct drm_device *dev = encoder->dev;
  1703. struct amdgpu_device *adev = dev->dev_private;
  1704. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1705. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1706. if (!dig || !dig->afmt)
  1707. return;
  1708. /* Silent, r600_hdmi_enable will raise WARN for us */
  1709. if (enable && dig->afmt->enabled)
  1710. return;
  1711. if (!enable && !dig->afmt->enabled)
  1712. return;
  1713. if (!enable && dig->afmt->pin) {
  1714. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1715. dig->afmt->pin = NULL;
  1716. }
  1717. dig->afmt->enabled = enable;
  1718. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1719. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1720. }
  1721. static void dce_v11_0_afmt_init(struct amdgpu_device *adev)
  1722. {
  1723. int i;
  1724. for (i = 0; i < adev->mode_info.num_dig; i++)
  1725. adev->mode_info.afmt[i] = NULL;
  1726. /* DCE11 has audio blocks tied to DIG encoders */
  1727. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1728. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1729. if (adev->mode_info.afmt[i]) {
  1730. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1731. adev->mode_info.afmt[i]->id = i;
  1732. }
  1733. }
  1734. }
  1735. static void dce_v11_0_afmt_fini(struct amdgpu_device *adev)
  1736. {
  1737. int i;
  1738. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1739. kfree(adev->mode_info.afmt[i]);
  1740. adev->mode_info.afmt[i] = NULL;
  1741. }
  1742. }
  1743. static const u32 vga_control_regs[6] =
  1744. {
  1745. mmD1VGA_CONTROL,
  1746. mmD2VGA_CONTROL,
  1747. mmD3VGA_CONTROL,
  1748. mmD4VGA_CONTROL,
  1749. mmD5VGA_CONTROL,
  1750. mmD6VGA_CONTROL,
  1751. };
  1752. static void dce_v11_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1753. {
  1754. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1755. struct drm_device *dev = crtc->dev;
  1756. struct amdgpu_device *adev = dev->dev_private;
  1757. u32 vga_control;
  1758. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1759. if (enable)
  1760. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1761. else
  1762. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1763. }
  1764. static void dce_v11_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1765. {
  1766. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1767. struct drm_device *dev = crtc->dev;
  1768. struct amdgpu_device *adev = dev->dev_private;
  1769. if (enable)
  1770. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1771. else
  1772. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1773. }
  1774. static int dce_v11_0_crtc_do_set_base(struct drm_crtc *crtc,
  1775. struct drm_framebuffer *fb,
  1776. int x, int y, int atomic)
  1777. {
  1778. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1779. struct drm_device *dev = crtc->dev;
  1780. struct amdgpu_device *adev = dev->dev_private;
  1781. struct amdgpu_framebuffer *amdgpu_fb;
  1782. struct drm_framebuffer *target_fb;
  1783. struct drm_gem_object *obj;
  1784. struct amdgpu_bo *rbo;
  1785. uint64_t fb_location, tiling_flags;
  1786. uint32_t fb_format, fb_pitch_pixels;
  1787. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1788. u32 pipe_config;
  1789. u32 tmp, viewport_w, viewport_h;
  1790. int r;
  1791. bool bypass_lut = false;
  1792. /* no fb bound */
  1793. if (!atomic && !crtc->primary->fb) {
  1794. DRM_DEBUG_KMS("No FB bound\n");
  1795. return 0;
  1796. }
  1797. if (atomic) {
  1798. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1799. target_fb = fb;
  1800. }
  1801. else {
  1802. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1803. target_fb = crtc->primary->fb;
  1804. }
  1805. /* If atomic, assume fb object is pinned & idle & fenced and
  1806. * just update base pointers
  1807. */
  1808. obj = amdgpu_fb->obj;
  1809. rbo = gem_to_amdgpu_bo(obj);
  1810. r = amdgpu_bo_reserve(rbo, false);
  1811. if (unlikely(r != 0))
  1812. return r;
  1813. if (atomic)
  1814. fb_location = amdgpu_bo_gpu_offset(rbo);
  1815. else {
  1816. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1817. if (unlikely(r != 0)) {
  1818. amdgpu_bo_unreserve(rbo);
  1819. return -EINVAL;
  1820. }
  1821. }
  1822. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1823. amdgpu_bo_unreserve(rbo);
  1824. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1825. switch (target_fb->pixel_format) {
  1826. case DRM_FORMAT_C8:
  1827. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1828. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1829. break;
  1830. case DRM_FORMAT_XRGB4444:
  1831. case DRM_FORMAT_ARGB4444:
  1832. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1833. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1834. #ifdef __BIG_ENDIAN
  1835. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1836. ENDIAN_8IN16);
  1837. #endif
  1838. break;
  1839. case DRM_FORMAT_XRGB1555:
  1840. case DRM_FORMAT_ARGB1555:
  1841. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1842. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1843. #ifdef __BIG_ENDIAN
  1844. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1845. ENDIAN_8IN16);
  1846. #endif
  1847. break;
  1848. case DRM_FORMAT_BGRX5551:
  1849. case DRM_FORMAT_BGRA5551:
  1850. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1851. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1852. #ifdef __BIG_ENDIAN
  1853. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1854. ENDIAN_8IN16);
  1855. #endif
  1856. break;
  1857. case DRM_FORMAT_RGB565:
  1858. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1859. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1860. #ifdef __BIG_ENDIAN
  1861. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1862. ENDIAN_8IN16);
  1863. #endif
  1864. break;
  1865. case DRM_FORMAT_XRGB8888:
  1866. case DRM_FORMAT_ARGB8888:
  1867. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1868. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1869. #ifdef __BIG_ENDIAN
  1870. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1871. ENDIAN_8IN32);
  1872. #endif
  1873. break;
  1874. case DRM_FORMAT_XRGB2101010:
  1875. case DRM_FORMAT_ARGB2101010:
  1876. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1877. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1878. #ifdef __BIG_ENDIAN
  1879. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1880. ENDIAN_8IN32);
  1881. #endif
  1882. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1883. bypass_lut = true;
  1884. break;
  1885. case DRM_FORMAT_BGRX1010102:
  1886. case DRM_FORMAT_BGRA1010102:
  1887. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1888. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1889. #ifdef __BIG_ENDIAN
  1890. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1891. ENDIAN_8IN32);
  1892. #endif
  1893. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1894. bypass_lut = true;
  1895. break;
  1896. default:
  1897. DRM_ERROR("Unsupported screen format %s\n",
  1898. drm_get_format_name(target_fb->pixel_format));
  1899. return -EINVAL;
  1900. }
  1901. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1902. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1903. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1904. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1905. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1906. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1907. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1908. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1909. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1910. ARRAY_2D_TILED_THIN1);
  1911. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1912. tile_split);
  1913. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1914. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1915. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1916. mtaspect);
  1917. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1918. ADDR_SURF_MICRO_TILING_DISPLAY);
  1919. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1920. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1921. ARRAY_1D_TILED_THIN1);
  1922. }
  1923. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1924. pipe_config);
  1925. dce_v11_0_vga_enable(crtc, false);
  1926. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1927. upper_32_bits(fb_location));
  1928. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1929. upper_32_bits(fb_location));
  1930. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1931. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1932. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1933. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1934. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1935. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1936. /*
  1937. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1938. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1939. * retain the full precision throughout the pipeline.
  1940. */
  1941. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1942. if (bypass_lut)
  1943. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1944. else
  1945. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1946. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1947. if (bypass_lut)
  1948. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1949. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1950. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1951. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1952. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1953. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1954. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1955. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1956. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1957. dce_v11_0_grph_enable(crtc, true);
  1958. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1959. target_fb->height);
  1960. x &= ~3;
  1961. y &= ~1;
  1962. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1963. (x << 16) | y);
  1964. viewport_w = crtc->mode.hdisplay;
  1965. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1966. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1967. (viewport_w << 16) | viewport_h);
  1968. /* pageflip setup */
  1969. /* make sure flip is at vb rather than hb */
  1970. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1971. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1972. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1973. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1974. /* set pageflip to happen only at start of vblank interval (front porch) */
  1975. WREG32(mmCRTC_MASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1976. if (!atomic && fb && fb != crtc->primary->fb) {
  1977. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1978. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1979. r = amdgpu_bo_reserve(rbo, false);
  1980. if (unlikely(r != 0))
  1981. return r;
  1982. amdgpu_bo_unpin(rbo);
  1983. amdgpu_bo_unreserve(rbo);
  1984. }
  1985. /* Bytes per pixel may have changed */
  1986. dce_v11_0_bandwidth_update(adev);
  1987. return 0;
  1988. }
  1989. static void dce_v11_0_set_interleave(struct drm_crtc *crtc,
  1990. struct drm_display_mode *mode)
  1991. {
  1992. struct drm_device *dev = crtc->dev;
  1993. struct amdgpu_device *adev = dev->dev_private;
  1994. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1995. u32 tmp;
  1996. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  1997. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1998. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  1999. else
  2000. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2001. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2002. }
  2003. static void dce_v11_0_crtc_load_lut(struct drm_crtc *crtc)
  2004. {
  2005. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2006. struct drm_device *dev = crtc->dev;
  2007. struct amdgpu_device *adev = dev->dev_private;
  2008. int i;
  2009. u32 tmp;
  2010. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2011. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2012. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2013. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2014. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2015. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2016. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2017. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2018. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2019. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2020. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2021. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2022. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2023. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2024. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2025. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2026. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2027. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2028. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2029. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2030. for (i = 0; i < 256; i++) {
  2031. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2032. (amdgpu_crtc->lut_r[i] << 20) |
  2033. (amdgpu_crtc->lut_g[i] << 10) |
  2034. (amdgpu_crtc->lut_b[i] << 0));
  2035. }
  2036. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2037. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2038. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2039. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, 0);
  2040. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2041. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2042. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2043. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2044. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2045. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2046. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2047. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2048. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2049. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2050. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2051. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2052. /* XXX this only needs to be programmed once per crtc at startup,
  2053. * not sure where the best place for it is
  2054. */
  2055. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2056. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2057. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2058. }
  2059. static int dce_v11_0_pick_dig_encoder(struct drm_encoder *encoder)
  2060. {
  2061. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2062. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2063. switch (amdgpu_encoder->encoder_id) {
  2064. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2065. if (dig->linkb)
  2066. return 1;
  2067. else
  2068. return 0;
  2069. break;
  2070. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2071. if (dig->linkb)
  2072. return 3;
  2073. else
  2074. return 2;
  2075. break;
  2076. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2077. if (dig->linkb)
  2078. return 5;
  2079. else
  2080. return 4;
  2081. break;
  2082. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2083. return 6;
  2084. break;
  2085. default:
  2086. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2087. return 0;
  2088. }
  2089. }
  2090. /**
  2091. * dce_v11_0_pick_pll - Allocate a PPLL for use by the crtc.
  2092. *
  2093. * @crtc: drm crtc
  2094. *
  2095. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2096. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2097. * monitors a dedicated PPLL must be used. If a particular board has
  2098. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2099. * as there is no need to program the PLL itself. If we are not able to
  2100. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2101. * avoid messing up an existing monitor.
  2102. *
  2103. * Asic specific PLL information
  2104. *
  2105. * DCE 10.x
  2106. * Tonga
  2107. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2108. * CI
  2109. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2110. *
  2111. */
  2112. static u32 dce_v11_0_pick_pll(struct drm_crtc *crtc)
  2113. {
  2114. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2115. struct drm_device *dev = crtc->dev;
  2116. struct amdgpu_device *adev = dev->dev_private;
  2117. u32 pll_in_use;
  2118. int pll;
  2119. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2120. if (adev->clock.dp_extclk)
  2121. /* skip PPLL programming if using ext clock */
  2122. return ATOM_PPLL_INVALID;
  2123. else {
  2124. /* use the same PPLL for all DP monitors */
  2125. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2126. if (pll != ATOM_PPLL_INVALID)
  2127. return pll;
  2128. }
  2129. } else {
  2130. /* use the same PPLL for all monitors with the same clock */
  2131. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2132. if (pll != ATOM_PPLL_INVALID)
  2133. return pll;
  2134. }
  2135. /* XXX need to determine what plls are available on each DCE11 part */
  2136. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2137. if (adev->asic_type == CHIP_CARRIZO) {
  2138. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2139. return ATOM_PPLL1;
  2140. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2141. return ATOM_PPLL0;
  2142. DRM_ERROR("unable to allocate a PPLL\n");
  2143. return ATOM_PPLL_INVALID;
  2144. } else {
  2145. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2146. return ATOM_PPLL2;
  2147. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2148. return ATOM_PPLL1;
  2149. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2150. return ATOM_PPLL0;
  2151. DRM_ERROR("unable to allocate a PPLL\n");
  2152. return ATOM_PPLL_INVALID;
  2153. }
  2154. return ATOM_PPLL_INVALID;
  2155. }
  2156. static void dce_v11_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2157. {
  2158. struct amdgpu_device *adev = crtc->dev->dev_private;
  2159. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2160. uint32_t cur_lock;
  2161. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2162. if (lock)
  2163. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2164. else
  2165. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2166. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2167. }
  2168. static void dce_v11_0_hide_cursor(struct drm_crtc *crtc)
  2169. {
  2170. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2171. struct amdgpu_device *adev = crtc->dev->dev_private;
  2172. u32 tmp;
  2173. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2174. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2175. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2176. }
  2177. static void dce_v11_0_show_cursor(struct drm_crtc *crtc)
  2178. {
  2179. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2180. struct amdgpu_device *adev = crtc->dev->dev_private;
  2181. u32 tmp;
  2182. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2183. upper_32_bits(amdgpu_crtc->cursor_addr));
  2184. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2185. lower_32_bits(amdgpu_crtc->cursor_addr));
  2186. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2187. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2188. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2189. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2190. }
  2191. static int dce_v11_0_cursor_move_locked(struct drm_crtc *crtc,
  2192. int x, int y)
  2193. {
  2194. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2195. struct amdgpu_device *adev = crtc->dev->dev_private;
  2196. int xorigin = 0, yorigin = 0;
  2197. /* avivo cursor are offset into the total surface */
  2198. x += crtc->x;
  2199. y += crtc->y;
  2200. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2201. if (x < 0) {
  2202. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2203. x = 0;
  2204. }
  2205. if (y < 0) {
  2206. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2207. y = 0;
  2208. }
  2209. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2210. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2211. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2212. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2213. amdgpu_crtc->cursor_x = x;
  2214. amdgpu_crtc->cursor_y = y;
  2215. return 0;
  2216. }
  2217. static int dce_v11_0_crtc_cursor_move(struct drm_crtc *crtc,
  2218. int x, int y)
  2219. {
  2220. int ret;
  2221. dce_v11_0_lock_cursor(crtc, true);
  2222. ret = dce_v11_0_cursor_move_locked(crtc, x, y);
  2223. dce_v11_0_lock_cursor(crtc, false);
  2224. return ret;
  2225. }
  2226. static int dce_v11_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2227. struct drm_file *file_priv,
  2228. uint32_t handle,
  2229. uint32_t width,
  2230. uint32_t height,
  2231. int32_t hot_x,
  2232. int32_t hot_y)
  2233. {
  2234. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2235. struct drm_gem_object *obj;
  2236. struct amdgpu_bo *aobj;
  2237. int ret;
  2238. if (!handle) {
  2239. /* turn off cursor */
  2240. dce_v11_0_hide_cursor(crtc);
  2241. obj = NULL;
  2242. goto unpin;
  2243. }
  2244. if ((width > amdgpu_crtc->max_cursor_width) ||
  2245. (height > amdgpu_crtc->max_cursor_height)) {
  2246. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2247. return -EINVAL;
  2248. }
  2249. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2250. if (!obj) {
  2251. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2252. return -ENOENT;
  2253. }
  2254. aobj = gem_to_amdgpu_bo(obj);
  2255. ret = amdgpu_bo_reserve(aobj, false);
  2256. if (ret != 0) {
  2257. drm_gem_object_unreference_unlocked(obj);
  2258. return ret;
  2259. }
  2260. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2261. amdgpu_bo_unreserve(aobj);
  2262. if (ret) {
  2263. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2264. drm_gem_object_unreference_unlocked(obj);
  2265. return ret;
  2266. }
  2267. amdgpu_crtc->cursor_width = width;
  2268. amdgpu_crtc->cursor_height = height;
  2269. dce_v11_0_lock_cursor(crtc, true);
  2270. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2271. hot_y != amdgpu_crtc->cursor_hot_y) {
  2272. int x, y;
  2273. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2274. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2275. dce_v11_0_cursor_move_locked(crtc, x, y);
  2276. amdgpu_crtc->cursor_hot_x = hot_x;
  2277. amdgpu_crtc->cursor_hot_y = hot_y;
  2278. }
  2279. dce_v11_0_show_cursor(crtc);
  2280. dce_v11_0_lock_cursor(crtc, false);
  2281. unpin:
  2282. if (amdgpu_crtc->cursor_bo) {
  2283. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2284. ret = amdgpu_bo_reserve(aobj, false);
  2285. if (likely(ret == 0)) {
  2286. amdgpu_bo_unpin(aobj);
  2287. amdgpu_bo_unreserve(aobj);
  2288. }
  2289. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2290. }
  2291. amdgpu_crtc->cursor_bo = obj;
  2292. return 0;
  2293. }
  2294. static void dce_v11_0_cursor_reset(struct drm_crtc *crtc)
  2295. {
  2296. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2297. if (amdgpu_crtc->cursor_bo) {
  2298. dce_v11_0_lock_cursor(crtc, true);
  2299. dce_v11_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2300. amdgpu_crtc->cursor_y);
  2301. dce_v11_0_show_cursor(crtc);
  2302. dce_v11_0_lock_cursor(crtc, false);
  2303. }
  2304. }
  2305. static void dce_v11_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2306. u16 *blue, uint32_t start, uint32_t size)
  2307. {
  2308. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2309. int end = (start + size > 256) ? 256 : start + size, i;
  2310. /* userspace palettes are always correct as is */
  2311. for (i = start; i < end; i++) {
  2312. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2313. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2314. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2315. }
  2316. dce_v11_0_crtc_load_lut(crtc);
  2317. }
  2318. static void dce_v11_0_crtc_destroy(struct drm_crtc *crtc)
  2319. {
  2320. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2321. drm_crtc_cleanup(crtc);
  2322. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2323. kfree(amdgpu_crtc);
  2324. }
  2325. static const struct drm_crtc_funcs dce_v11_0_crtc_funcs = {
  2326. .cursor_set2 = dce_v11_0_crtc_cursor_set2,
  2327. .cursor_move = dce_v11_0_crtc_cursor_move,
  2328. .gamma_set = dce_v11_0_crtc_gamma_set,
  2329. .set_config = amdgpu_crtc_set_config,
  2330. .destroy = dce_v11_0_crtc_destroy,
  2331. .page_flip = amdgpu_crtc_page_flip,
  2332. };
  2333. static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2334. {
  2335. struct drm_device *dev = crtc->dev;
  2336. struct amdgpu_device *adev = dev->dev_private;
  2337. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2338. unsigned type;
  2339. switch (mode) {
  2340. case DRM_MODE_DPMS_ON:
  2341. amdgpu_crtc->enabled = true;
  2342. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2343. dce_v11_0_vga_enable(crtc, true);
  2344. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2345. dce_v11_0_vga_enable(crtc, false);
  2346. /* Make sure VBLANK interrupt is still enabled */
  2347. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2348. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2349. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2350. dce_v11_0_crtc_load_lut(crtc);
  2351. break;
  2352. case DRM_MODE_DPMS_STANDBY:
  2353. case DRM_MODE_DPMS_SUSPEND:
  2354. case DRM_MODE_DPMS_OFF:
  2355. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2356. if (amdgpu_crtc->enabled) {
  2357. dce_v11_0_vga_enable(crtc, true);
  2358. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2359. dce_v11_0_vga_enable(crtc, false);
  2360. }
  2361. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2362. amdgpu_crtc->enabled = false;
  2363. break;
  2364. }
  2365. /* adjust pm to dpms */
  2366. amdgpu_pm_compute_clocks(adev);
  2367. }
  2368. static void dce_v11_0_crtc_prepare(struct drm_crtc *crtc)
  2369. {
  2370. /* disable crtc pair power gating before programming */
  2371. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2372. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2373. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2374. }
  2375. static void dce_v11_0_crtc_commit(struct drm_crtc *crtc)
  2376. {
  2377. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2378. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2379. }
  2380. static void dce_v11_0_crtc_disable(struct drm_crtc *crtc)
  2381. {
  2382. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2383. struct drm_device *dev = crtc->dev;
  2384. struct amdgpu_device *adev = dev->dev_private;
  2385. struct amdgpu_atom_ss ss;
  2386. int i;
  2387. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2388. if (crtc->primary->fb) {
  2389. int r;
  2390. struct amdgpu_framebuffer *amdgpu_fb;
  2391. struct amdgpu_bo *rbo;
  2392. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2393. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2394. r = amdgpu_bo_reserve(rbo, false);
  2395. if (unlikely(r))
  2396. DRM_ERROR("failed to reserve rbo before unpin\n");
  2397. else {
  2398. amdgpu_bo_unpin(rbo);
  2399. amdgpu_bo_unreserve(rbo);
  2400. }
  2401. }
  2402. /* disable the GRPH */
  2403. dce_v11_0_grph_enable(crtc, false);
  2404. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2405. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2406. if (adev->mode_info.crtcs[i] &&
  2407. adev->mode_info.crtcs[i]->enabled &&
  2408. i != amdgpu_crtc->crtc_id &&
  2409. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2410. /* one other crtc is using this pll don't turn
  2411. * off the pll
  2412. */
  2413. goto done;
  2414. }
  2415. }
  2416. switch (amdgpu_crtc->pll_id) {
  2417. case ATOM_PPLL0:
  2418. case ATOM_PPLL1:
  2419. case ATOM_PPLL2:
  2420. /* disable the ppll */
  2421. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2422. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2423. break;
  2424. default:
  2425. break;
  2426. }
  2427. done:
  2428. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2429. amdgpu_crtc->adjusted_clock = 0;
  2430. amdgpu_crtc->encoder = NULL;
  2431. amdgpu_crtc->connector = NULL;
  2432. }
  2433. static int dce_v11_0_crtc_mode_set(struct drm_crtc *crtc,
  2434. struct drm_display_mode *mode,
  2435. struct drm_display_mode *adjusted_mode,
  2436. int x, int y, struct drm_framebuffer *old_fb)
  2437. {
  2438. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2439. if (!amdgpu_crtc->adjusted_clock)
  2440. return -EINVAL;
  2441. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2442. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2443. dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2444. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2445. amdgpu_atombios_crtc_scaler_setup(crtc);
  2446. dce_v11_0_cursor_reset(crtc);
  2447. /* update the hw version fpr dpm */
  2448. amdgpu_crtc->hw_mode = *adjusted_mode;
  2449. return 0;
  2450. }
  2451. static bool dce_v11_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2452. const struct drm_display_mode *mode,
  2453. struct drm_display_mode *adjusted_mode)
  2454. {
  2455. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2456. struct drm_device *dev = crtc->dev;
  2457. struct drm_encoder *encoder;
  2458. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2459. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2460. if (encoder->crtc == crtc) {
  2461. amdgpu_crtc->encoder = encoder;
  2462. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2463. break;
  2464. }
  2465. }
  2466. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2467. amdgpu_crtc->encoder = NULL;
  2468. amdgpu_crtc->connector = NULL;
  2469. return false;
  2470. }
  2471. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2472. return false;
  2473. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2474. return false;
  2475. /* pick pll */
  2476. amdgpu_crtc->pll_id = dce_v11_0_pick_pll(crtc);
  2477. /* if we can't get a PPLL for a non-DP encoder, fail */
  2478. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2479. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2480. return false;
  2481. return true;
  2482. }
  2483. static int dce_v11_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2484. struct drm_framebuffer *old_fb)
  2485. {
  2486. return dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2487. }
  2488. static int dce_v11_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2489. struct drm_framebuffer *fb,
  2490. int x, int y, enum mode_set_atomic state)
  2491. {
  2492. return dce_v11_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2493. }
  2494. static const struct drm_crtc_helper_funcs dce_v11_0_crtc_helper_funcs = {
  2495. .dpms = dce_v11_0_crtc_dpms,
  2496. .mode_fixup = dce_v11_0_crtc_mode_fixup,
  2497. .mode_set = dce_v11_0_crtc_mode_set,
  2498. .mode_set_base = dce_v11_0_crtc_set_base,
  2499. .mode_set_base_atomic = dce_v11_0_crtc_set_base_atomic,
  2500. .prepare = dce_v11_0_crtc_prepare,
  2501. .commit = dce_v11_0_crtc_commit,
  2502. .load_lut = dce_v11_0_crtc_load_lut,
  2503. .disable = dce_v11_0_crtc_disable,
  2504. };
  2505. static int dce_v11_0_crtc_init(struct amdgpu_device *adev, int index)
  2506. {
  2507. struct amdgpu_crtc *amdgpu_crtc;
  2508. int i;
  2509. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2510. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2511. if (amdgpu_crtc == NULL)
  2512. return -ENOMEM;
  2513. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v11_0_crtc_funcs);
  2514. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2515. amdgpu_crtc->crtc_id = index;
  2516. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2517. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2518. amdgpu_crtc->max_cursor_width = 128;
  2519. amdgpu_crtc->max_cursor_height = 128;
  2520. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2521. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2522. for (i = 0; i < 256; i++) {
  2523. amdgpu_crtc->lut_r[i] = i << 2;
  2524. amdgpu_crtc->lut_g[i] = i << 2;
  2525. amdgpu_crtc->lut_b[i] = i << 2;
  2526. }
  2527. switch (amdgpu_crtc->crtc_id) {
  2528. case 0:
  2529. default:
  2530. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2531. break;
  2532. case 1:
  2533. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2534. break;
  2535. case 2:
  2536. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2537. break;
  2538. case 3:
  2539. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2540. break;
  2541. case 4:
  2542. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2543. break;
  2544. case 5:
  2545. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2546. break;
  2547. }
  2548. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2549. amdgpu_crtc->adjusted_clock = 0;
  2550. amdgpu_crtc->encoder = NULL;
  2551. amdgpu_crtc->connector = NULL;
  2552. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v11_0_crtc_helper_funcs);
  2553. return 0;
  2554. }
  2555. static int dce_v11_0_early_init(void *handle)
  2556. {
  2557. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2558. adev->audio_endpt_rreg = &dce_v11_0_audio_endpt_rreg;
  2559. adev->audio_endpt_wreg = &dce_v11_0_audio_endpt_wreg;
  2560. dce_v11_0_set_display_funcs(adev);
  2561. dce_v11_0_set_irq_funcs(adev);
  2562. switch (adev->asic_type) {
  2563. case CHIP_CARRIZO:
  2564. adev->mode_info.num_crtc = 4;
  2565. adev->mode_info.num_hpd = 6;
  2566. adev->mode_info.num_dig = 9;
  2567. break;
  2568. default:
  2569. /* FIXME: not supported yet */
  2570. return -EINVAL;
  2571. }
  2572. return 0;
  2573. }
  2574. static int dce_v11_0_sw_init(void *handle)
  2575. {
  2576. int r, i;
  2577. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2578. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2579. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2580. if (r)
  2581. return r;
  2582. }
  2583. for (i = 8; i < 20; i += 2) {
  2584. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2585. if (r)
  2586. return r;
  2587. }
  2588. /* HPD hotplug */
  2589. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2590. if (r)
  2591. return r;
  2592. adev->mode_info.mode_config_initialized = true;
  2593. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2594. adev->ddev->mode_config.max_width = 16384;
  2595. adev->ddev->mode_config.max_height = 16384;
  2596. adev->ddev->mode_config.preferred_depth = 24;
  2597. adev->ddev->mode_config.prefer_shadow = 1;
  2598. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2599. r = amdgpu_modeset_create_props(adev);
  2600. if (r)
  2601. return r;
  2602. adev->ddev->mode_config.max_width = 16384;
  2603. adev->ddev->mode_config.max_height = 16384;
  2604. /* allocate crtcs */
  2605. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2606. r = dce_v11_0_crtc_init(adev, i);
  2607. if (r)
  2608. return r;
  2609. }
  2610. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2611. amdgpu_print_display_setup(adev->ddev);
  2612. else
  2613. return -EINVAL;
  2614. /* setup afmt */
  2615. dce_v11_0_afmt_init(adev);
  2616. r = dce_v11_0_audio_init(adev);
  2617. if (r)
  2618. return r;
  2619. drm_kms_helper_poll_init(adev->ddev);
  2620. return r;
  2621. }
  2622. static int dce_v11_0_sw_fini(void *handle)
  2623. {
  2624. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2625. kfree(adev->mode_info.bios_hardcoded_edid);
  2626. drm_kms_helper_poll_fini(adev->ddev);
  2627. dce_v11_0_audio_fini(adev);
  2628. dce_v11_0_afmt_fini(adev);
  2629. adev->mode_info.mode_config_initialized = false;
  2630. return 0;
  2631. }
  2632. static int dce_v11_0_hw_init(void *handle)
  2633. {
  2634. int i;
  2635. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2636. dce_v11_0_init_golden_registers(adev);
  2637. /* init dig PHYs, disp eng pll */
  2638. amdgpu_atombios_encoder_init_dig(adev);
  2639. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2640. /* initialize hpd */
  2641. dce_v11_0_hpd_init(adev);
  2642. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2643. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2644. }
  2645. return 0;
  2646. }
  2647. static int dce_v11_0_hw_fini(void *handle)
  2648. {
  2649. int i;
  2650. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2651. dce_v11_0_hpd_fini(adev);
  2652. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2653. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2654. }
  2655. return 0;
  2656. }
  2657. static int dce_v11_0_suspend(void *handle)
  2658. {
  2659. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2660. amdgpu_atombios_scratch_regs_save(adev);
  2661. dce_v11_0_hpd_fini(adev);
  2662. return 0;
  2663. }
  2664. static int dce_v11_0_resume(void *handle)
  2665. {
  2666. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2667. dce_v11_0_init_golden_registers(adev);
  2668. amdgpu_atombios_scratch_regs_restore(adev);
  2669. /* init dig PHYs, disp eng pll */
  2670. amdgpu_atombios_crtc_powergate_init(adev);
  2671. amdgpu_atombios_encoder_init_dig(adev);
  2672. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2673. /* turn on the BL */
  2674. if (adev->mode_info.bl_encoder) {
  2675. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2676. adev->mode_info.bl_encoder);
  2677. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2678. bl_level);
  2679. }
  2680. /* initialize hpd */
  2681. dce_v11_0_hpd_init(adev);
  2682. return 0;
  2683. }
  2684. static bool dce_v11_0_is_idle(void *handle)
  2685. {
  2686. return true;
  2687. }
  2688. static int dce_v11_0_wait_for_idle(void *handle)
  2689. {
  2690. return 0;
  2691. }
  2692. static void dce_v11_0_print_status(void *handle)
  2693. {
  2694. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2695. dev_info(adev->dev, "DCE 10.x registers\n");
  2696. /* XXX todo */
  2697. }
  2698. static int dce_v11_0_soft_reset(void *handle)
  2699. {
  2700. u32 srbm_soft_reset = 0, tmp;
  2701. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2702. if (dce_v11_0_is_display_hung(adev))
  2703. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2704. if (srbm_soft_reset) {
  2705. dce_v11_0_print_status((void *)adev);
  2706. tmp = RREG32(mmSRBM_SOFT_RESET);
  2707. tmp |= srbm_soft_reset;
  2708. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2709. WREG32(mmSRBM_SOFT_RESET, tmp);
  2710. tmp = RREG32(mmSRBM_SOFT_RESET);
  2711. udelay(50);
  2712. tmp &= ~srbm_soft_reset;
  2713. WREG32(mmSRBM_SOFT_RESET, tmp);
  2714. tmp = RREG32(mmSRBM_SOFT_RESET);
  2715. /* Wait a little for things to settle down */
  2716. udelay(50);
  2717. dce_v11_0_print_status((void *)adev);
  2718. }
  2719. return 0;
  2720. }
  2721. static void dce_v11_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2722. int crtc,
  2723. enum amdgpu_interrupt_state state)
  2724. {
  2725. u32 lb_interrupt_mask;
  2726. if (crtc >= adev->mode_info.num_crtc) {
  2727. DRM_DEBUG("invalid crtc %d\n", crtc);
  2728. return;
  2729. }
  2730. switch (state) {
  2731. case AMDGPU_IRQ_STATE_DISABLE:
  2732. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2733. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2734. VBLANK_INTERRUPT_MASK, 0);
  2735. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2736. break;
  2737. case AMDGPU_IRQ_STATE_ENABLE:
  2738. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2739. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2740. VBLANK_INTERRUPT_MASK, 1);
  2741. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2742. break;
  2743. default:
  2744. break;
  2745. }
  2746. }
  2747. static void dce_v11_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2748. int crtc,
  2749. enum amdgpu_interrupt_state state)
  2750. {
  2751. u32 lb_interrupt_mask;
  2752. if (crtc >= adev->mode_info.num_crtc) {
  2753. DRM_DEBUG("invalid crtc %d\n", crtc);
  2754. return;
  2755. }
  2756. switch (state) {
  2757. case AMDGPU_IRQ_STATE_DISABLE:
  2758. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2759. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2760. VLINE_INTERRUPT_MASK, 0);
  2761. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2762. break;
  2763. case AMDGPU_IRQ_STATE_ENABLE:
  2764. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2765. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2766. VLINE_INTERRUPT_MASK, 1);
  2767. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2768. break;
  2769. default:
  2770. break;
  2771. }
  2772. }
  2773. static int dce_v11_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2774. struct amdgpu_irq_src *source,
  2775. unsigned hpd,
  2776. enum amdgpu_interrupt_state state)
  2777. {
  2778. u32 tmp;
  2779. if (hpd >= adev->mode_info.num_hpd) {
  2780. DRM_DEBUG("invalid hdp %d\n", hpd);
  2781. return 0;
  2782. }
  2783. switch (state) {
  2784. case AMDGPU_IRQ_STATE_DISABLE:
  2785. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2786. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2787. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2788. break;
  2789. case AMDGPU_IRQ_STATE_ENABLE:
  2790. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2791. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2792. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2793. break;
  2794. default:
  2795. break;
  2796. }
  2797. return 0;
  2798. }
  2799. static int dce_v11_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2800. struct amdgpu_irq_src *source,
  2801. unsigned type,
  2802. enum amdgpu_interrupt_state state)
  2803. {
  2804. switch (type) {
  2805. case AMDGPU_CRTC_IRQ_VBLANK1:
  2806. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2807. break;
  2808. case AMDGPU_CRTC_IRQ_VBLANK2:
  2809. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2810. break;
  2811. case AMDGPU_CRTC_IRQ_VBLANK3:
  2812. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2813. break;
  2814. case AMDGPU_CRTC_IRQ_VBLANK4:
  2815. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2816. break;
  2817. case AMDGPU_CRTC_IRQ_VBLANK5:
  2818. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2819. break;
  2820. case AMDGPU_CRTC_IRQ_VBLANK6:
  2821. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2822. break;
  2823. case AMDGPU_CRTC_IRQ_VLINE1:
  2824. dce_v11_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2825. break;
  2826. case AMDGPU_CRTC_IRQ_VLINE2:
  2827. dce_v11_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2828. break;
  2829. case AMDGPU_CRTC_IRQ_VLINE3:
  2830. dce_v11_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2831. break;
  2832. case AMDGPU_CRTC_IRQ_VLINE4:
  2833. dce_v11_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2834. break;
  2835. case AMDGPU_CRTC_IRQ_VLINE5:
  2836. dce_v11_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2837. break;
  2838. case AMDGPU_CRTC_IRQ_VLINE6:
  2839. dce_v11_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2840. break;
  2841. default:
  2842. break;
  2843. }
  2844. return 0;
  2845. }
  2846. static int dce_v11_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2847. struct amdgpu_irq_src *src,
  2848. unsigned type,
  2849. enum amdgpu_interrupt_state state)
  2850. {
  2851. u32 reg, reg_block;
  2852. /* now deal with page flip IRQ */
  2853. switch (type) {
  2854. case AMDGPU_PAGEFLIP_IRQ_D1:
  2855. reg_block = CRTC0_REGISTER_OFFSET;
  2856. break;
  2857. case AMDGPU_PAGEFLIP_IRQ_D2:
  2858. reg_block = CRTC1_REGISTER_OFFSET;
  2859. break;
  2860. case AMDGPU_PAGEFLIP_IRQ_D3:
  2861. reg_block = CRTC2_REGISTER_OFFSET;
  2862. break;
  2863. case AMDGPU_PAGEFLIP_IRQ_D4:
  2864. reg_block = CRTC3_REGISTER_OFFSET;
  2865. break;
  2866. case AMDGPU_PAGEFLIP_IRQ_D5:
  2867. reg_block = CRTC4_REGISTER_OFFSET;
  2868. break;
  2869. case AMDGPU_PAGEFLIP_IRQ_D6:
  2870. reg_block = CRTC5_REGISTER_OFFSET;
  2871. break;
  2872. default:
  2873. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2874. return -EINVAL;
  2875. }
  2876. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + reg_block);
  2877. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2878. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2879. else
  2880. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2881. return 0;
  2882. }
  2883. static int dce_v11_0_pageflip_irq(struct amdgpu_device *adev,
  2884. struct amdgpu_irq_src *source,
  2885. struct amdgpu_iv_entry *entry)
  2886. {
  2887. int reg_block;
  2888. unsigned long flags;
  2889. unsigned crtc_id;
  2890. struct amdgpu_crtc *amdgpu_crtc;
  2891. struct amdgpu_flip_work *works;
  2892. crtc_id = (entry->src_id - 8) >> 1;
  2893. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2894. /* ack the interrupt */
  2895. switch(crtc_id){
  2896. case AMDGPU_PAGEFLIP_IRQ_D1:
  2897. reg_block = CRTC0_REGISTER_OFFSET;
  2898. break;
  2899. case AMDGPU_PAGEFLIP_IRQ_D2:
  2900. reg_block = CRTC1_REGISTER_OFFSET;
  2901. break;
  2902. case AMDGPU_PAGEFLIP_IRQ_D3:
  2903. reg_block = CRTC2_REGISTER_OFFSET;
  2904. break;
  2905. case AMDGPU_PAGEFLIP_IRQ_D4:
  2906. reg_block = CRTC3_REGISTER_OFFSET;
  2907. break;
  2908. case AMDGPU_PAGEFLIP_IRQ_D5:
  2909. reg_block = CRTC4_REGISTER_OFFSET;
  2910. break;
  2911. case AMDGPU_PAGEFLIP_IRQ_D6:
  2912. reg_block = CRTC5_REGISTER_OFFSET;
  2913. break;
  2914. default:
  2915. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2916. return -EINVAL;
  2917. }
  2918. if (RREG32(mmGRPH_INTERRUPT_STATUS + reg_block) & GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2919. WREG32(mmGRPH_INTERRUPT_STATUS + reg_block, GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2920. /* IRQ could occur when in initial stage */
  2921. if(amdgpu_crtc == NULL)
  2922. return 0;
  2923. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2924. works = amdgpu_crtc->pflip_works;
  2925. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2926. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2927. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2928. amdgpu_crtc->pflip_status,
  2929. AMDGPU_FLIP_SUBMITTED);
  2930. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2931. return 0;
  2932. }
  2933. /* page flip completed. clean up */
  2934. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2935. amdgpu_crtc->pflip_works = NULL;
  2936. /* wakeup usersapce */
  2937. if(works->event)
  2938. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2939. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2940. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2941. amdgpu_irq_put(adev, &adev->pageflip_irq, crtc_id);
  2942. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2943. return 0;
  2944. }
  2945. static void dce_v11_0_hpd_int_ack(struct amdgpu_device *adev,
  2946. int hpd)
  2947. {
  2948. u32 tmp;
  2949. if (hpd >= adev->mode_info.num_hpd) {
  2950. DRM_DEBUG("invalid hdp %d\n", hpd);
  2951. return;
  2952. }
  2953. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2954. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2955. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2956. }
  2957. static void dce_v11_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2958. int crtc)
  2959. {
  2960. u32 tmp;
  2961. if (crtc >= adev->mode_info.num_crtc) {
  2962. DRM_DEBUG("invalid crtc %d\n", crtc);
  2963. return;
  2964. }
  2965. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2966. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2967. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2968. }
  2969. static void dce_v11_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2970. int crtc)
  2971. {
  2972. u32 tmp;
  2973. if (crtc >= adev->mode_info.num_crtc) {
  2974. DRM_DEBUG("invalid crtc %d\n", crtc);
  2975. return;
  2976. }
  2977. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2978. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2979. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2980. }
  2981. static int dce_v11_0_crtc_irq(struct amdgpu_device *adev,
  2982. struct amdgpu_irq_src *source,
  2983. struct amdgpu_iv_entry *entry)
  2984. {
  2985. unsigned crtc = entry->src_id - 1;
  2986. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2987. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2988. switch (entry->src_data) {
  2989. case 0: /* vblank */
  2990. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2991. dce_v11_0_crtc_vblank_int_ack(adev, crtc);
  2992. else
  2993. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2994. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2995. drm_handle_vblank(adev->ddev, crtc);
  2996. }
  2997. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2998. break;
  2999. case 1: /* vline */
  3000. if (disp_int & interrupt_status_offsets[crtc].vline)
  3001. dce_v11_0_crtc_vline_int_ack(adev, crtc);
  3002. else
  3003. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3004. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  3005. break;
  3006. default:
  3007. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3008. break;
  3009. }
  3010. return 0;
  3011. }
  3012. static int dce_v11_0_hpd_irq(struct amdgpu_device *adev,
  3013. struct amdgpu_irq_src *source,
  3014. struct amdgpu_iv_entry *entry)
  3015. {
  3016. uint32_t disp_int, mask;
  3017. unsigned hpd;
  3018. if (entry->src_data >= adev->mode_info.num_hpd) {
  3019. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3020. return 0;
  3021. }
  3022. hpd = entry->src_data;
  3023. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3024. mask = interrupt_status_offsets[hpd].hpd;
  3025. if (disp_int & mask) {
  3026. dce_v11_0_hpd_int_ack(adev, hpd);
  3027. schedule_work(&adev->hotplug_work);
  3028. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3029. }
  3030. return 0;
  3031. }
  3032. static int dce_v11_0_set_clockgating_state(void *handle,
  3033. enum amd_clockgating_state state)
  3034. {
  3035. return 0;
  3036. }
  3037. static int dce_v11_0_set_powergating_state(void *handle,
  3038. enum amd_powergating_state state)
  3039. {
  3040. return 0;
  3041. }
  3042. const struct amd_ip_funcs dce_v11_0_ip_funcs = {
  3043. .early_init = dce_v11_0_early_init,
  3044. .late_init = NULL,
  3045. .sw_init = dce_v11_0_sw_init,
  3046. .sw_fini = dce_v11_0_sw_fini,
  3047. .hw_init = dce_v11_0_hw_init,
  3048. .hw_fini = dce_v11_0_hw_fini,
  3049. .suspend = dce_v11_0_suspend,
  3050. .resume = dce_v11_0_resume,
  3051. .is_idle = dce_v11_0_is_idle,
  3052. .wait_for_idle = dce_v11_0_wait_for_idle,
  3053. .soft_reset = dce_v11_0_soft_reset,
  3054. .print_status = dce_v11_0_print_status,
  3055. .set_clockgating_state = dce_v11_0_set_clockgating_state,
  3056. .set_powergating_state = dce_v11_0_set_powergating_state,
  3057. };
  3058. static void
  3059. dce_v11_0_encoder_mode_set(struct drm_encoder *encoder,
  3060. struct drm_display_mode *mode,
  3061. struct drm_display_mode *adjusted_mode)
  3062. {
  3063. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3064. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3065. /* need to call this here rather than in prepare() since we need some crtc info */
  3066. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3067. /* set scaler clears this on some chips */
  3068. dce_v11_0_set_interleave(encoder->crtc, mode);
  3069. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3070. dce_v11_0_afmt_enable(encoder, true);
  3071. dce_v11_0_afmt_setmode(encoder, adjusted_mode);
  3072. }
  3073. }
  3074. static void dce_v11_0_encoder_prepare(struct drm_encoder *encoder)
  3075. {
  3076. struct amdgpu_device *adev = encoder->dev->dev_private;
  3077. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3078. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3079. if ((amdgpu_encoder->active_device &
  3080. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3081. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3082. ENCODER_OBJECT_ID_NONE)) {
  3083. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3084. if (dig) {
  3085. dig->dig_encoder = dce_v11_0_pick_dig_encoder(encoder);
  3086. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3087. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3088. }
  3089. }
  3090. amdgpu_atombios_scratch_regs_lock(adev, true);
  3091. if (connector) {
  3092. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3093. /* select the clock/data port if it uses a router */
  3094. if (amdgpu_connector->router.cd_valid)
  3095. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3096. /* turn eDP panel on for mode set */
  3097. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3098. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3099. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3100. }
  3101. /* this is needed for the pll/ss setup to work correctly in some cases */
  3102. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3103. /* set up the FMT blocks */
  3104. dce_v11_0_program_fmt(encoder);
  3105. }
  3106. static void dce_v11_0_encoder_commit(struct drm_encoder *encoder)
  3107. {
  3108. struct drm_device *dev = encoder->dev;
  3109. struct amdgpu_device *adev = dev->dev_private;
  3110. /* need to call this here as we need the crtc set up */
  3111. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3112. amdgpu_atombios_scratch_regs_lock(adev, false);
  3113. }
  3114. static void dce_v11_0_encoder_disable(struct drm_encoder *encoder)
  3115. {
  3116. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3117. struct amdgpu_encoder_atom_dig *dig;
  3118. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3119. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3120. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3121. dce_v11_0_afmt_enable(encoder, false);
  3122. dig = amdgpu_encoder->enc_priv;
  3123. dig->dig_encoder = -1;
  3124. }
  3125. amdgpu_encoder->active_device = 0;
  3126. }
  3127. /* these are handled by the primary encoders */
  3128. static void dce_v11_0_ext_prepare(struct drm_encoder *encoder)
  3129. {
  3130. }
  3131. static void dce_v11_0_ext_commit(struct drm_encoder *encoder)
  3132. {
  3133. }
  3134. static void
  3135. dce_v11_0_ext_mode_set(struct drm_encoder *encoder,
  3136. struct drm_display_mode *mode,
  3137. struct drm_display_mode *adjusted_mode)
  3138. {
  3139. }
  3140. static void dce_v11_0_ext_disable(struct drm_encoder *encoder)
  3141. {
  3142. }
  3143. static void
  3144. dce_v11_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3145. {
  3146. }
  3147. static bool dce_v11_0_ext_mode_fixup(struct drm_encoder *encoder,
  3148. const struct drm_display_mode *mode,
  3149. struct drm_display_mode *adjusted_mode)
  3150. {
  3151. return true;
  3152. }
  3153. static const struct drm_encoder_helper_funcs dce_v11_0_ext_helper_funcs = {
  3154. .dpms = dce_v11_0_ext_dpms,
  3155. .mode_fixup = dce_v11_0_ext_mode_fixup,
  3156. .prepare = dce_v11_0_ext_prepare,
  3157. .mode_set = dce_v11_0_ext_mode_set,
  3158. .commit = dce_v11_0_ext_commit,
  3159. .disable = dce_v11_0_ext_disable,
  3160. /* no detect for TMDS/LVDS yet */
  3161. };
  3162. static const struct drm_encoder_helper_funcs dce_v11_0_dig_helper_funcs = {
  3163. .dpms = amdgpu_atombios_encoder_dpms,
  3164. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3165. .prepare = dce_v11_0_encoder_prepare,
  3166. .mode_set = dce_v11_0_encoder_mode_set,
  3167. .commit = dce_v11_0_encoder_commit,
  3168. .disable = dce_v11_0_encoder_disable,
  3169. .detect = amdgpu_atombios_encoder_dig_detect,
  3170. };
  3171. static const struct drm_encoder_helper_funcs dce_v11_0_dac_helper_funcs = {
  3172. .dpms = amdgpu_atombios_encoder_dpms,
  3173. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3174. .prepare = dce_v11_0_encoder_prepare,
  3175. .mode_set = dce_v11_0_encoder_mode_set,
  3176. .commit = dce_v11_0_encoder_commit,
  3177. .detect = amdgpu_atombios_encoder_dac_detect,
  3178. };
  3179. static void dce_v11_0_encoder_destroy(struct drm_encoder *encoder)
  3180. {
  3181. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3182. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3183. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3184. kfree(amdgpu_encoder->enc_priv);
  3185. drm_encoder_cleanup(encoder);
  3186. kfree(amdgpu_encoder);
  3187. }
  3188. static const struct drm_encoder_funcs dce_v11_0_encoder_funcs = {
  3189. .destroy = dce_v11_0_encoder_destroy,
  3190. };
  3191. static void dce_v11_0_encoder_add(struct amdgpu_device *adev,
  3192. uint32_t encoder_enum,
  3193. uint32_t supported_device,
  3194. u16 caps)
  3195. {
  3196. struct drm_device *dev = adev->ddev;
  3197. struct drm_encoder *encoder;
  3198. struct amdgpu_encoder *amdgpu_encoder;
  3199. /* see if we already added it */
  3200. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3201. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3202. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3203. amdgpu_encoder->devices |= supported_device;
  3204. return;
  3205. }
  3206. }
  3207. /* add a new one */
  3208. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3209. if (!amdgpu_encoder)
  3210. return;
  3211. encoder = &amdgpu_encoder->base;
  3212. switch (adev->mode_info.num_crtc) {
  3213. case 1:
  3214. encoder->possible_crtcs = 0x1;
  3215. break;
  3216. case 2:
  3217. default:
  3218. encoder->possible_crtcs = 0x3;
  3219. break;
  3220. case 4:
  3221. encoder->possible_crtcs = 0xf;
  3222. break;
  3223. case 6:
  3224. encoder->possible_crtcs = 0x3f;
  3225. break;
  3226. }
  3227. amdgpu_encoder->enc_priv = NULL;
  3228. amdgpu_encoder->encoder_enum = encoder_enum;
  3229. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3230. amdgpu_encoder->devices = supported_device;
  3231. amdgpu_encoder->rmx_type = RMX_OFF;
  3232. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3233. amdgpu_encoder->is_ext_encoder = false;
  3234. amdgpu_encoder->caps = caps;
  3235. switch (amdgpu_encoder->encoder_id) {
  3236. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3237. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3238. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3239. DRM_MODE_ENCODER_DAC);
  3240. drm_encoder_helper_add(encoder, &dce_v11_0_dac_helper_funcs);
  3241. break;
  3242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3243. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3244. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3245. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3246. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3247. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3248. amdgpu_encoder->rmx_type = RMX_FULL;
  3249. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3250. DRM_MODE_ENCODER_LVDS);
  3251. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3252. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3253. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3254. DRM_MODE_ENCODER_DAC);
  3255. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3256. } else {
  3257. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3258. DRM_MODE_ENCODER_TMDS);
  3259. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3260. }
  3261. drm_encoder_helper_add(encoder, &dce_v11_0_dig_helper_funcs);
  3262. break;
  3263. case ENCODER_OBJECT_ID_SI170B:
  3264. case ENCODER_OBJECT_ID_CH7303:
  3265. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3266. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3267. case ENCODER_OBJECT_ID_TITFP513:
  3268. case ENCODER_OBJECT_ID_VT1623:
  3269. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3270. case ENCODER_OBJECT_ID_TRAVIS:
  3271. case ENCODER_OBJECT_ID_NUTMEG:
  3272. /* these are handled by the primary encoders */
  3273. amdgpu_encoder->is_ext_encoder = true;
  3274. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3275. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3276. DRM_MODE_ENCODER_LVDS);
  3277. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3278. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3279. DRM_MODE_ENCODER_DAC);
  3280. else
  3281. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3282. DRM_MODE_ENCODER_TMDS);
  3283. drm_encoder_helper_add(encoder, &dce_v11_0_ext_helper_funcs);
  3284. break;
  3285. }
  3286. }
  3287. static const struct amdgpu_display_funcs dce_v11_0_display_funcs = {
  3288. .set_vga_render_state = &dce_v11_0_set_vga_render_state,
  3289. .bandwidth_update = &dce_v11_0_bandwidth_update,
  3290. .vblank_get_counter = &dce_v11_0_vblank_get_counter,
  3291. .vblank_wait = &dce_v11_0_vblank_wait,
  3292. .is_display_hung = &dce_v11_0_is_display_hung,
  3293. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3294. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3295. .hpd_sense = &dce_v11_0_hpd_sense,
  3296. .hpd_set_polarity = &dce_v11_0_hpd_set_polarity,
  3297. .hpd_get_gpio_reg = &dce_v11_0_hpd_get_gpio_reg,
  3298. .page_flip = &dce_v11_0_page_flip,
  3299. .page_flip_get_scanoutpos = &dce_v11_0_crtc_get_scanoutpos,
  3300. .add_encoder = &dce_v11_0_encoder_add,
  3301. .add_connector = &amdgpu_connector_add,
  3302. .stop_mc_access = &dce_v11_0_stop_mc_access,
  3303. .resume_mc_access = &dce_v11_0_resume_mc_access,
  3304. };
  3305. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev)
  3306. {
  3307. if (adev->mode_info.funcs == NULL)
  3308. adev->mode_info.funcs = &dce_v11_0_display_funcs;
  3309. }
  3310. static const struct amdgpu_irq_src_funcs dce_v11_0_crtc_irq_funcs = {
  3311. .set = dce_v11_0_set_crtc_irq_state,
  3312. .process = dce_v11_0_crtc_irq,
  3313. };
  3314. static const struct amdgpu_irq_src_funcs dce_v11_0_pageflip_irq_funcs = {
  3315. .set = dce_v11_0_set_pageflip_irq_state,
  3316. .process = dce_v11_0_pageflip_irq,
  3317. };
  3318. static const struct amdgpu_irq_src_funcs dce_v11_0_hpd_irq_funcs = {
  3319. .set = dce_v11_0_set_hpd_irq_state,
  3320. .process = dce_v11_0_hpd_irq,
  3321. };
  3322. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev)
  3323. {
  3324. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3325. adev->crtc_irq.funcs = &dce_v11_0_crtc_irq_funcs;
  3326. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3327. adev->pageflip_irq.funcs = &dce_v11_0_pageflip_irq_funcs;
  3328. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3329. adev->hpd_irq.funcs = &dce_v11_0_hpd_irq_funcs;
  3330. }