core.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255
  1. /**
  2. * core.h - DesignWare USB3 DRD Core Header
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef __DRIVERS_USB_DWC3_CORE_H
  19. #define __DRIVERS_USB_DWC3_CORE_H
  20. #include <linux/device.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/ioport.h>
  23. #include <linux/list.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/mm.h>
  26. #include <linux/debugfs.h>
  27. #include <linux/wait.h>
  28. #include <linux/usb/ch9.h>
  29. #include <linux/usb/gadget.h>
  30. #include <linux/usb/otg.h>
  31. #include <linux/ulpi/interface.h>
  32. #include <linux/phy/phy.h>
  33. #define DWC3_MSG_MAX 500
  34. /* Global constants */
  35. #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
  36. #define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
  37. #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
  38. #define DWC3_EP0_BOUNCE_SIZE 512
  39. #define DWC3_ENDPOINTS_NUM 32
  40. #define DWC3_XHCI_RESOURCES_NUM 2
  41. #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
  42. #define DWC3_EVENT_BUFFERS_SIZE 4096
  43. #define DWC3_EVENT_TYPE_MASK 0xfe
  44. #define DWC3_EVENT_TYPE_DEV 0
  45. #define DWC3_EVENT_TYPE_CARKIT 3
  46. #define DWC3_EVENT_TYPE_I2C 4
  47. #define DWC3_DEVICE_EVENT_DISCONNECT 0
  48. #define DWC3_DEVICE_EVENT_RESET 1
  49. #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
  50. #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
  51. #define DWC3_DEVICE_EVENT_WAKEUP 4
  52. #define DWC3_DEVICE_EVENT_HIBER_REQ 5
  53. #define DWC3_DEVICE_EVENT_EOPF 6
  54. #define DWC3_DEVICE_EVENT_SOF 7
  55. #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
  56. #define DWC3_DEVICE_EVENT_CMD_CMPL 10
  57. #define DWC3_DEVICE_EVENT_OVERFLOW 11
  58. #define DWC3_GEVNTCOUNT_MASK 0xfffc
  59. #define DWC3_GEVNTCOUNT_EHB (1 << 31)
  60. #define DWC3_GSNPSID_MASK 0xffff0000
  61. #define DWC3_GSNPSREV_MASK 0xffff
  62. /* DWC3 registers memory space boundries */
  63. #define DWC3_XHCI_REGS_START 0x0
  64. #define DWC3_XHCI_REGS_END 0x7fff
  65. #define DWC3_GLOBALS_REGS_START 0xc100
  66. #define DWC3_GLOBALS_REGS_END 0xc6ff
  67. #define DWC3_DEVICE_REGS_START 0xc700
  68. #define DWC3_DEVICE_REGS_END 0xcbff
  69. #define DWC3_OTG_REGS_START 0xcc00
  70. #define DWC3_OTG_REGS_END 0xccff
  71. /* Global Registers */
  72. #define DWC3_GSBUSCFG0 0xc100
  73. #define DWC3_GSBUSCFG1 0xc104
  74. #define DWC3_GTXTHRCFG 0xc108
  75. #define DWC3_GRXTHRCFG 0xc10c
  76. #define DWC3_GCTL 0xc110
  77. #define DWC3_GEVTEN 0xc114
  78. #define DWC3_GSTS 0xc118
  79. #define DWC3_GUCTL1 0xc11c
  80. #define DWC3_GSNPSID 0xc120
  81. #define DWC3_GGPIO 0xc124
  82. #define DWC3_GUID 0xc128
  83. #define DWC3_GUCTL 0xc12c
  84. #define DWC3_GBUSERRADDR0 0xc130
  85. #define DWC3_GBUSERRADDR1 0xc134
  86. #define DWC3_GPRTBIMAP0 0xc138
  87. #define DWC3_GPRTBIMAP1 0xc13c
  88. #define DWC3_GHWPARAMS0 0xc140
  89. #define DWC3_GHWPARAMS1 0xc144
  90. #define DWC3_GHWPARAMS2 0xc148
  91. #define DWC3_GHWPARAMS3 0xc14c
  92. #define DWC3_GHWPARAMS4 0xc150
  93. #define DWC3_GHWPARAMS5 0xc154
  94. #define DWC3_GHWPARAMS6 0xc158
  95. #define DWC3_GHWPARAMS7 0xc15c
  96. #define DWC3_GDBGFIFOSPACE 0xc160
  97. #define DWC3_GDBGLTSSM 0xc164
  98. #define DWC3_GPRTBIMAP_HS0 0xc180
  99. #define DWC3_GPRTBIMAP_HS1 0xc184
  100. #define DWC3_GPRTBIMAP_FS0 0xc188
  101. #define DWC3_GPRTBIMAP_FS1 0xc18c
  102. #define DWC3_GUCTL2 0xc19c
  103. #define DWC3_VER_NUMBER 0xc1a0
  104. #define DWC3_VER_TYPE 0xc1a4
  105. #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
  106. #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
  107. #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
  108. #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
  109. #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
  110. #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
  111. #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
  112. #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
  113. #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
  114. #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
  115. #define DWC3_GHWPARAMS8 0xc600
  116. #define DWC3_GFLADJ 0xc630
  117. /* Device Registers */
  118. #define DWC3_DCFG 0xc700
  119. #define DWC3_DCTL 0xc704
  120. #define DWC3_DEVTEN 0xc708
  121. #define DWC3_DSTS 0xc70c
  122. #define DWC3_DGCMDPAR 0xc710
  123. #define DWC3_DGCMD 0xc714
  124. #define DWC3_DALEPENA 0xc720
  125. #define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
  126. #define DWC3_DEPCMDPAR2 0x00
  127. #define DWC3_DEPCMDPAR1 0x04
  128. #define DWC3_DEPCMDPAR0 0x08
  129. #define DWC3_DEPCMD 0x0c
  130. #define DWC3_DEV_IMOD(n) (0xca00 + (n * 0x4))
  131. /* OTG Registers */
  132. #define DWC3_OCFG 0xcc00
  133. #define DWC3_OCTL 0xcc04
  134. #define DWC3_OEVT 0xcc08
  135. #define DWC3_OEVTEN 0xcc0C
  136. #define DWC3_OSTS 0xcc10
  137. /* Bit fields */
  138. /* Global Debug Queue/FIFO Space Available Register */
  139. #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
  140. #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
  141. #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
  142. #define DWC3_TXFIFOQ 1
  143. #define DWC3_RXFIFOQ 3
  144. #define DWC3_TXREQQ 5
  145. #define DWC3_RXREQQ 7
  146. #define DWC3_RXINFOQ 9
  147. #define DWC3_DESCFETCHQ 13
  148. #define DWC3_EVENTQ 15
  149. /* Global RX Threshold Configuration Register */
  150. #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
  151. #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
  152. #define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
  153. /* Global Configuration Register */
  154. #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
  155. #define DWC3_GCTL_U2RSTECN (1 << 16)
  156. #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
  157. #define DWC3_GCTL_CLK_BUS (0)
  158. #define DWC3_GCTL_CLK_PIPE (1)
  159. #define DWC3_GCTL_CLK_PIPEHALF (2)
  160. #define DWC3_GCTL_CLK_MASK (3)
  161. #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
  162. #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
  163. #define DWC3_GCTL_PRTCAP_HOST 1
  164. #define DWC3_GCTL_PRTCAP_DEVICE 2
  165. #define DWC3_GCTL_PRTCAP_OTG 3
  166. #define DWC3_GCTL_CORESOFTRESET (1 << 11)
  167. #define DWC3_GCTL_SOFITPSYNC (1 << 10)
  168. #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
  169. #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
  170. #define DWC3_GCTL_DISSCRAMBLE (1 << 3)
  171. #define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
  172. #define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
  173. #define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
  174. /* Global User Control 1 Register */
  175. #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW (1 << 24)
  176. /* Global USB2 PHY Configuration Register */
  177. #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
  178. #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30)
  179. #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
  180. #define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
  181. #define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
  182. #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
  183. #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
  184. #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
  185. #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
  186. #define USBTRDTIM_UTMI_8_BIT 9
  187. #define USBTRDTIM_UTMI_16_BIT 5
  188. #define UTMI_PHYIF_16_BIT 1
  189. #define UTMI_PHYIF_8_BIT 0
  190. /* Global USB2 PHY Vendor Control Register */
  191. #define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
  192. #define DWC3_GUSB2PHYACC_BUSY (1 << 23)
  193. #define DWC3_GUSB2PHYACC_WRITE (1 << 22)
  194. #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
  195. #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
  196. #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
  197. /* Global USB3 PIPE Control Register */
  198. #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
  199. #define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
  200. #define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
  201. #define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
  202. #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
  203. #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
  204. #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
  205. #define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
  206. #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
  207. #define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
  208. #define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
  209. #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
  210. #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
  211. /* Global TX Fifo Size Register */
  212. #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
  213. #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
  214. /* Global Event Size Registers */
  215. #define DWC3_GEVNTSIZ_INTMASK (1 << 31)
  216. #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
  217. /* Global HWPARAMS0 Register */
  218. #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
  219. #define DWC3_GHWPARAMS0_MODE_GADGET 0
  220. #define DWC3_GHWPARAMS0_MODE_HOST 1
  221. #define DWC3_GHWPARAMS0_MODE_DRD 2
  222. #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
  223. #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
  224. #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
  225. #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
  226. #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
  227. /* Global HWPARAMS1 Register */
  228. #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
  229. #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
  230. #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
  231. #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
  232. #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
  233. #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
  234. /* Global HWPARAMS3 Register */
  235. #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
  236. #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
  237. #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
  238. #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
  239. #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
  240. #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
  241. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
  242. #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
  243. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
  244. #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
  245. #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
  246. #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
  247. /* Global HWPARAMS4 Register */
  248. #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
  249. #define DWC3_MAX_HIBER_SCRATCHBUFS 15
  250. /* Global HWPARAMS6 Register */
  251. #define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
  252. /* Global HWPARAMS7 Register */
  253. #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
  254. #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
  255. /* Global Frame Length Adjustment Register */
  256. #define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
  257. #define DWC3_GFLADJ_30MHZ_MASK 0x3f
  258. /* Global User Control Register 2 */
  259. #define DWC3_GUCTL2_RST_ACTBITLATER (1 << 14)
  260. /* Device Configuration Register */
  261. #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
  262. #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
  263. #define DWC3_DCFG_SPEED_MASK (7 << 0)
  264. #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
  265. #define DWC3_DCFG_SUPERSPEED (4 << 0)
  266. #define DWC3_DCFG_HIGHSPEED (0 << 0)
  267. #define DWC3_DCFG_FULLSPEED (1 << 0)
  268. #define DWC3_DCFG_LOWSPEED (2 << 0)
  269. #define DWC3_DCFG_NUMP_SHIFT 17
  270. #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
  271. #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
  272. #define DWC3_DCFG_LPM_CAP (1 << 22)
  273. /* Device Control Register */
  274. #define DWC3_DCTL_RUN_STOP (1 << 31)
  275. #define DWC3_DCTL_CSFTRST (1 << 30)
  276. #define DWC3_DCTL_LSFTRST (1 << 29)
  277. #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
  278. #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
  279. #define DWC3_DCTL_APPL1RES (1 << 23)
  280. /* These apply for core versions 1.87a and earlier */
  281. #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
  282. #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
  283. #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
  284. #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
  285. #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
  286. #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
  287. #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
  288. /* These apply for core versions 1.94a and later */
  289. #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
  290. #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
  291. #define DWC3_DCTL_KEEP_CONNECT (1 << 19)
  292. #define DWC3_DCTL_L1_HIBER_EN (1 << 18)
  293. #define DWC3_DCTL_CRS (1 << 17)
  294. #define DWC3_DCTL_CSS (1 << 16)
  295. #define DWC3_DCTL_INITU2ENA (1 << 12)
  296. #define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
  297. #define DWC3_DCTL_INITU1ENA (1 << 10)
  298. #define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
  299. #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
  300. #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
  301. #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
  302. #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
  303. #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
  304. #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
  305. #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
  306. #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
  307. #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
  308. #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
  309. /* Device Event Enable Register */
  310. #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
  311. #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
  312. #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
  313. #define DWC3_DEVTEN_ERRTICERREN (1 << 9)
  314. #define DWC3_DEVTEN_SOFEN (1 << 7)
  315. #define DWC3_DEVTEN_EOPFEN (1 << 6)
  316. #define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
  317. #define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
  318. #define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
  319. #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
  320. #define DWC3_DEVTEN_USBRSTEN (1 << 1)
  321. #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
  322. /* Device Status Register */
  323. #define DWC3_DSTS_DCNRD (1 << 29)
  324. /* This applies for core versions 1.87a and earlier */
  325. #define DWC3_DSTS_PWRUPREQ (1 << 24)
  326. /* These apply for core versions 1.94a and later */
  327. #define DWC3_DSTS_RSS (1 << 25)
  328. #define DWC3_DSTS_SSS (1 << 24)
  329. #define DWC3_DSTS_COREIDLE (1 << 23)
  330. #define DWC3_DSTS_DEVCTRLHLT (1 << 22)
  331. #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
  332. #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
  333. #define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
  334. #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
  335. #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
  336. #define DWC3_DSTS_CONNECTSPD (7 << 0)
  337. #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
  338. #define DWC3_DSTS_SUPERSPEED (4 << 0)
  339. #define DWC3_DSTS_HIGHSPEED (0 << 0)
  340. #define DWC3_DSTS_FULLSPEED (1 << 0)
  341. #define DWC3_DSTS_LOWSPEED (2 << 0)
  342. /* Device Generic Command Register */
  343. #define DWC3_DGCMD_SET_LMP 0x01
  344. #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
  345. #define DWC3_DGCMD_XMIT_FUNCTION 0x03
  346. /* These apply for core versions 1.94a and later */
  347. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
  348. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
  349. #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
  350. #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
  351. #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
  352. #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
  353. #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
  354. #define DWC3_DGCMD_CMDACT (1 << 10)
  355. #define DWC3_DGCMD_CMDIOC (1 << 8)
  356. /* Device Generic Command Parameter Register */
  357. #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
  358. #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
  359. #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
  360. #define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
  361. #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
  362. #define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
  363. /* Device Endpoint Command Register */
  364. #define DWC3_DEPCMD_PARAM_SHIFT 16
  365. #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
  366. #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
  367. #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
  368. #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
  369. #define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
  370. #define DWC3_DEPCMD_CMDACT (1 << 10)
  371. #define DWC3_DEPCMD_CMDIOC (1 << 8)
  372. #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
  373. #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
  374. #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
  375. #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
  376. #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
  377. #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
  378. /* This applies for core versions 1.90a and earlier */
  379. #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
  380. /* This applies for core versions 1.94a and later */
  381. #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
  382. #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
  383. #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
  384. #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
  385. /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
  386. #define DWC3_DALEPENA_EP(n) (1 << n)
  387. #define DWC3_DEPCMD_TYPE_CONTROL 0
  388. #define DWC3_DEPCMD_TYPE_ISOC 1
  389. #define DWC3_DEPCMD_TYPE_BULK 2
  390. #define DWC3_DEPCMD_TYPE_INTR 3
  391. #define DWC3_DEV_IMOD_COUNT_SHIFT 16
  392. #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
  393. #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
  394. #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
  395. /* Structures */
  396. struct dwc3_trb;
  397. /**
  398. * struct dwc3_event_buffer - Software event buffer representation
  399. * @buf: _THE_ buffer
  400. * @cache: The buffer cache used in the threaded interrupt
  401. * @length: size of this buffer
  402. * @lpos: event offset
  403. * @count: cache of last read event count register
  404. * @flags: flags related to this event buffer
  405. * @dma: dma_addr_t
  406. * @dwc: pointer to DWC controller
  407. */
  408. struct dwc3_event_buffer {
  409. void *buf;
  410. void *cache;
  411. unsigned length;
  412. unsigned int lpos;
  413. unsigned int count;
  414. unsigned int flags;
  415. #define DWC3_EVENT_PENDING BIT(0)
  416. dma_addr_t dma;
  417. struct dwc3 *dwc;
  418. };
  419. #define DWC3_EP_FLAG_STALLED (1 << 0)
  420. #define DWC3_EP_FLAG_WEDGED (1 << 1)
  421. #define DWC3_EP_DIRECTION_TX true
  422. #define DWC3_EP_DIRECTION_RX false
  423. #define DWC3_TRB_NUM 256
  424. /**
  425. * struct dwc3_ep - device side endpoint representation
  426. * @endpoint: usb endpoint
  427. * @pending_list: list of pending requests for this endpoint
  428. * @started_list: list of started requests on this endpoint
  429. * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
  430. * @lock: spinlock for endpoint request queue traversal
  431. * @regs: pointer to first endpoint register
  432. * @trb_pool: array of transaction buffers
  433. * @trb_pool_dma: dma address of @trb_pool
  434. * @trb_enqueue: enqueue 'pointer' into TRB array
  435. * @trb_dequeue: dequeue 'pointer' into TRB array
  436. * @desc: usb_endpoint_descriptor pointer
  437. * @dwc: pointer to DWC controller
  438. * @saved_state: ep state saved during hibernation
  439. * @flags: endpoint flags (wedged, stalled, ...)
  440. * @number: endpoint number (1 - 15)
  441. * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
  442. * @resource_index: Resource transfer index
  443. * @interval: the interval on which the ISOC transfer is started
  444. * @allocated_requests: number of requests allocated
  445. * @queued_requests: number of requests queued for transfer
  446. * @name: a human readable name e.g. ep1out-bulk
  447. * @direction: true for TX, false for RX
  448. * @stream_capable: true when streams are enabled
  449. */
  450. struct dwc3_ep {
  451. struct usb_ep endpoint;
  452. struct list_head pending_list;
  453. struct list_head started_list;
  454. wait_queue_head_t wait_end_transfer;
  455. spinlock_t lock;
  456. void __iomem *regs;
  457. struct dwc3_trb *trb_pool;
  458. dma_addr_t trb_pool_dma;
  459. struct dwc3 *dwc;
  460. u32 saved_state;
  461. unsigned flags;
  462. #define DWC3_EP_ENABLED (1 << 0)
  463. #define DWC3_EP_STALL (1 << 1)
  464. #define DWC3_EP_WEDGE (1 << 2)
  465. #define DWC3_EP_BUSY (1 << 4)
  466. #define DWC3_EP_PENDING_REQUEST (1 << 5)
  467. #define DWC3_EP_MISSED_ISOC (1 << 6)
  468. #define DWC3_EP_END_TRANSFER_PENDING (1 << 7)
  469. #define DWC3_EP_TRANSFER_STARTED (1 << 8)
  470. /* This last one is specific to EP0 */
  471. #define DWC3_EP0_DIR_IN (1 << 31)
  472. /*
  473. * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
  474. * use a u8 type here. If anybody decides to increase number of TRBs to
  475. * anything larger than 256 - I can't see why people would want to do
  476. * this though - then this type needs to be changed.
  477. *
  478. * By using u8 types we ensure that our % operator when incrementing
  479. * enqueue and dequeue get optimized away by the compiler.
  480. */
  481. u8 trb_enqueue;
  482. u8 trb_dequeue;
  483. u8 number;
  484. u8 type;
  485. u8 resource_index;
  486. u32 allocated_requests;
  487. u32 queued_requests;
  488. u32 interval;
  489. char name[20];
  490. unsigned direction:1;
  491. unsigned stream_capable:1;
  492. };
  493. enum dwc3_phy {
  494. DWC3_PHY_UNKNOWN = 0,
  495. DWC3_PHY_USB3,
  496. DWC3_PHY_USB2,
  497. };
  498. enum dwc3_ep0_next {
  499. DWC3_EP0_UNKNOWN = 0,
  500. DWC3_EP0_COMPLETE,
  501. DWC3_EP0_NRDY_DATA,
  502. DWC3_EP0_NRDY_STATUS,
  503. };
  504. enum dwc3_ep0_state {
  505. EP0_UNCONNECTED = 0,
  506. EP0_SETUP_PHASE,
  507. EP0_DATA_PHASE,
  508. EP0_STATUS_PHASE,
  509. };
  510. enum dwc3_link_state {
  511. /* In SuperSpeed */
  512. DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
  513. DWC3_LINK_STATE_U1 = 0x01,
  514. DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
  515. DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
  516. DWC3_LINK_STATE_SS_DIS = 0x04,
  517. DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
  518. DWC3_LINK_STATE_SS_INACT = 0x06,
  519. DWC3_LINK_STATE_POLL = 0x07,
  520. DWC3_LINK_STATE_RECOV = 0x08,
  521. DWC3_LINK_STATE_HRESET = 0x09,
  522. DWC3_LINK_STATE_CMPLY = 0x0a,
  523. DWC3_LINK_STATE_LPBK = 0x0b,
  524. DWC3_LINK_STATE_RESET = 0x0e,
  525. DWC3_LINK_STATE_RESUME = 0x0f,
  526. DWC3_LINK_STATE_MASK = 0x0f,
  527. };
  528. /* TRB Length, PCM and Status */
  529. #define DWC3_TRB_SIZE_MASK (0x00ffffff)
  530. #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
  531. #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
  532. #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
  533. #define DWC3_TRBSTS_OK 0
  534. #define DWC3_TRBSTS_MISSED_ISOC 1
  535. #define DWC3_TRBSTS_SETUP_PENDING 2
  536. #define DWC3_TRB_STS_XFER_IN_PROG 4
  537. /* TRB Control */
  538. #define DWC3_TRB_CTRL_HWO (1 << 0)
  539. #define DWC3_TRB_CTRL_LST (1 << 1)
  540. #define DWC3_TRB_CTRL_CHN (1 << 2)
  541. #define DWC3_TRB_CTRL_CSP (1 << 3)
  542. #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
  543. #define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
  544. #define DWC3_TRB_CTRL_IOC (1 << 11)
  545. #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
  546. #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
  547. #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
  548. #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
  549. #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
  550. #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
  551. #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
  552. #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
  553. #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
  554. #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
  555. /**
  556. * struct dwc3_trb - transfer request block (hw format)
  557. * @bpl: DW0-3
  558. * @bph: DW4-7
  559. * @size: DW8-B
  560. * @trl: DWC-F
  561. */
  562. struct dwc3_trb {
  563. u32 bpl;
  564. u32 bph;
  565. u32 size;
  566. u32 ctrl;
  567. } __packed;
  568. /**
  569. * dwc3_hwparams - copy of HWPARAMS registers
  570. * @hwparams0 - GHWPARAMS0
  571. * @hwparams1 - GHWPARAMS1
  572. * @hwparams2 - GHWPARAMS2
  573. * @hwparams3 - GHWPARAMS3
  574. * @hwparams4 - GHWPARAMS4
  575. * @hwparams5 - GHWPARAMS5
  576. * @hwparams6 - GHWPARAMS6
  577. * @hwparams7 - GHWPARAMS7
  578. * @hwparams8 - GHWPARAMS8
  579. */
  580. struct dwc3_hwparams {
  581. u32 hwparams0;
  582. u32 hwparams1;
  583. u32 hwparams2;
  584. u32 hwparams3;
  585. u32 hwparams4;
  586. u32 hwparams5;
  587. u32 hwparams6;
  588. u32 hwparams7;
  589. u32 hwparams8;
  590. };
  591. /* HWPARAMS0 */
  592. #define DWC3_MODE(n) ((n) & 0x7)
  593. #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
  594. /* HWPARAMS1 */
  595. #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
  596. /* HWPARAMS3 */
  597. #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
  598. #define DWC3_NUM_EPS_MASK (0x3f << 12)
  599. #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
  600. (DWC3_NUM_EPS_MASK)) >> 12)
  601. #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
  602. (DWC3_NUM_IN_EPS_MASK)) >> 18)
  603. /* HWPARAMS7 */
  604. #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
  605. /**
  606. * struct dwc3_request - representation of a transfer request
  607. * @request: struct usb_request to be transferred
  608. * @list: a list_head used for request queueing
  609. * @dep: struct dwc3_ep owning this request
  610. * @sg: pointer to first incomplete sg
  611. * @num_pending_sgs: counter to pending sgs
  612. * @remaining: amount of data remaining
  613. * @epnum: endpoint number to which this request refers
  614. * @trb: pointer to struct dwc3_trb
  615. * @trb_dma: DMA address of @trb
  616. * @unaligned: true for OUT endpoints with length not divisible by maxp
  617. * @direction: IN or OUT direction flag
  618. * @mapped: true when request has been dma-mapped
  619. * @queued: true when request has been queued to HW
  620. */
  621. struct dwc3_request {
  622. struct usb_request request;
  623. struct list_head list;
  624. struct dwc3_ep *dep;
  625. struct scatterlist *sg;
  626. unsigned num_pending_sgs;
  627. unsigned remaining;
  628. u8 epnum;
  629. struct dwc3_trb *trb;
  630. dma_addr_t trb_dma;
  631. unsigned unaligned:1;
  632. unsigned direction:1;
  633. unsigned mapped:1;
  634. unsigned started:1;
  635. };
  636. /*
  637. * struct dwc3_scratchpad_array - hibernation scratchpad array
  638. * (format defined by hw)
  639. */
  640. struct dwc3_scratchpad_array {
  641. __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
  642. };
  643. /**
  644. * struct dwc3 - representation of our controller
  645. * @ctrl_req: usb control request which is used for ep0
  646. * @ep0_trb: trb which is used for the ctrl_req
  647. * @ep0_bounce: bounce buffer for ep0
  648. * @zlp_buf: used when request->zero is set
  649. * @setup_buf: used while precessing STD USB requests
  650. * @ctrl_req_addr: dma address of ctrl_req
  651. * @ep0_trb: dma address of ep0_trb
  652. * @ep0_usb_req: dummy req used while handling STD USB requests
  653. * @ep0_bounce_addr: dma address of ep0_bounce
  654. * @scratch_addr: dma address of scratchbuf
  655. * @ep0_in_setup: one control transfer is completed and enter setup phase
  656. * @lock: for synchronizing
  657. * @dev: pointer to our struct device
  658. * @xhci: pointer to our xHCI child
  659. * @event_buffer_list: a list of event buffers
  660. * @gadget: device side representation of the peripheral controller
  661. * @gadget_driver: pointer to the gadget driver
  662. * @regs: base address for our registers
  663. * @regs_size: address space size
  664. * @fladj: frame length adjustment
  665. * @irq_gadget: peripheral controller's IRQ number
  666. * @nr_scratch: number of scratch buffers
  667. * @u1u2: only used on revisions <1.83a for workaround
  668. * @maximum_speed: maximum speed requested (mainly for testing purposes)
  669. * @revision: revision register contents
  670. * @dr_mode: requested mode of operation
  671. * @hsphy_mode: UTMI phy mode, one of following:
  672. * - USBPHY_INTERFACE_MODE_UTMI
  673. * - USBPHY_INTERFACE_MODE_UTMIW
  674. * @usb2_phy: pointer to USB2 PHY
  675. * @usb3_phy: pointer to USB3 PHY
  676. * @usb2_generic_phy: pointer to USB2 PHY
  677. * @usb3_generic_phy: pointer to USB3 PHY
  678. * @ulpi: pointer to ulpi interface
  679. * @dcfg: saved contents of DCFG register
  680. * @gctl: saved contents of GCTL register
  681. * @isoch_delay: wValue from Set Isochronous Delay request;
  682. * @u2sel: parameter from Set SEL request.
  683. * @u2pel: parameter from Set SEL request.
  684. * @u1sel: parameter from Set SEL request.
  685. * @u1pel: parameter from Set SEL request.
  686. * @num_out_eps: number of out endpoints
  687. * @num_in_eps: number of in endpoints
  688. * @ep0_next_event: hold the next expected event
  689. * @ep0state: state of endpoint zero
  690. * @link_state: link state
  691. * @speed: device speed (super, high, full, low)
  692. * @hwparams: copy of hwparams registers
  693. * @root: debugfs root folder pointer
  694. * @regset: debugfs pointer to regdump file
  695. * @test_mode: true when we're entering a USB test mode
  696. * @test_mode_nr: test feature selector
  697. * @lpm_nyet_threshold: LPM NYET response threshold
  698. * @hird_threshold: HIRD threshold
  699. * @hsphy_interface: "utmi" or "ulpi"
  700. * @connected: true when we're connected to a host, false otherwise
  701. * @delayed_status: true when gadget driver asks for delayed status
  702. * @ep0_bounced: true when we used bounce buffer
  703. * @ep0_expect_in: true when we expect a DATA IN transfer
  704. * @has_hibernation: true when dwc3 was configured with Hibernation
  705. * @sysdev_is_parent: true when dwc3 device has a parent driver
  706. * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
  707. * there's now way for software to detect this in runtime.
  708. * @is_utmi_l1_suspend: the core asserts output signal
  709. * 0 - utmi_sleep_n
  710. * 1 - utmi_l1_suspend_n
  711. * @is_fpga: true when we are using the FPGA board
  712. * @pending_events: true when we have pending IRQs to be handled
  713. * @pullups_connected: true when Run/Stop bit is set
  714. * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
  715. * @start_config_issued: true when StartConfig command has been issued
  716. * @three_stage_setup: set if we perform a three phase setup
  717. * @usb3_lpm_capable: set if hadrware supports Link Power Management
  718. * @disable_scramble_quirk: set if we enable the disable scramble quirk
  719. * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
  720. * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
  721. * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
  722. * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
  723. * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
  724. * @lfps_filter_quirk: set if we enable LFPS filter quirk
  725. * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
  726. * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
  727. * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
  728. * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
  729. * disabling the suspend signal to the PHY.
  730. * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
  731. * in GUSB2PHYCFG, specify that USB2 PHY doesn't
  732. * provide a free-running PHY clock.
  733. * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
  734. * change quirk.
  735. * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
  736. * @tx_de_emphasis: Tx de-emphasis value
  737. * 0 - -6dB de-emphasis
  738. * 1 - -3.5dB de-emphasis
  739. * 2 - No de-emphasis
  740. * 3 - Reserved
  741. * @imod_interval: set the interrupt moderation interval in 250ns
  742. * increments or 0 to disable.
  743. */
  744. struct dwc3 {
  745. struct usb_ctrlrequest *ctrl_req;
  746. struct dwc3_trb *ep0_trb;
  747. void *bounce;
  748. void *ep0_bounce;
  749. void *zlp_buf;
  750. void *scratchbuf;
  751. u8 *setup_buf;
  752. dma_addr_t ctrl_req_addr;
  753. dma_addr_t ep0_trb_addr;
  754. dma_addr_t bounce_addr;
  755. dma_addr_t ep0_bounce_addr;
  756. dma_addr_t scratch_addr;
  757. struct dwc3_request ep0_usb_req;
  758. struct completion ep0_in_setup;
  759. /* device lock */
  760. spinlock_t lock;
  761. struct device *dev;
  762. struct device *sysdev;
  763. struct platform_device *xhci;
  764. struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
  765. struct dwc3_event_buffer *ev_buf;
  766. struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
  767. struct usb_gadget gadget;
  768. struct usb_gadget_driver *gadget_driver;
  769. struct usb_phy *usb2_phy;
  770. struct usb_phy *usb3_phy;
  771. struct phy *usb2_generic_phy;
  772. struct phy *usb3_generic_phy;
  773. struct ulpi *ulpi;
  774. void __iomem *regs;
  775. size_t regs_size;
  776. enum usb_dr_mode dr_mode;
  777. enum usb_phy_interface hsphy_mode;
  778. u32 fladj;
  779. u32 irq_gadget;
  780. u32 nr_scratch;
  781. u32 u1u2;
  782. u32 maximum_speed;
  783. /*
  784. * All 3.1 IP version constants are greater than the 3.0 IP
  785. * version constants. This works for most version checks in
  786. * dwc3. However, in the future, this may not apply as
  787. * features may be developed on newer versions of the 3.0 IP
  788. * that are not in the 3.1 IP.
  789. */
  790. u32 revision;
  791. #define DWC3_REVISION_173A 0x5533173a
  792. #define DWC3_REVISION_175A 0x5533175a
  793. #define DWC3_REVISION_180A 0x5533180a
  794. #define DWC3_REVISION_183A 0x5533183a
  795. #define DWC3_REVISION_185A 0x5533185a
  796. #define DWC3_REVISION_187A 0x5533187a
  797. #define DWC3_REVISION_188A 0x5533188a
  798. #define DWC3_REVISION_190A 0x5533190a
  799. #define DWC3_REVISION_194A 0x5533194a
  800. #define DWC3_REVISION_200A 0x5533200a
  801. #define DWC3_REVISION_202A 0x5533202a
  802. #define DWC3_REVISION_210A 0x5533210a
  803. #define DWC3_REVISION_220A 0x5533220a
  804. #define DWC3_REVISION_230A 0x5533230a
  805. #define DWC3_REVISION_240A 0x5533240a
  806. #define DWC3_REVISION_250A 0x5533250a
  807. #define DWC3_REVISION_260A 0x5533260a
  808. #define DWC3_REVISION_270A 0x5533270a
  809. #define DWC3_REVISION_280A 0x5533280a
  810. #define DWC3_REVISION_290A 0x5533290a
  811. #define DWC3_REVISION_300A 0x5533300a
  812. #define DWC3_REVISION_310A 0x5533310a
  813. /*
  814. * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
  815. * just so dwc31 revisions are always larger than dwc3.
  816. */
  817. #define DWC3_REVISION_IS_DWC31 0x80000000
  818. #define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
  819. #define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31)
  820. enum dwc3_ep0_next ep0_next_event;
  821. enum dwc3_ep0_state ep0state;
  822. enum dwc3_link_state link_state;
  823. u16 isoch_delay;
  824. u16 u2sel;
  825. u16 u2pel;
  826. u8 u1sel;
  827. u8 u1pel;
  828. u8 speed;
  829. u8 num_out_eps;
  830. u8 num_in_eps;
  831. struct dwc3_hwparams hwparams;
  832. struct dentry *root;
  833. struct debugfs_regset32 *regset;
  834. u8 test_mode;
  835. u8 test_mode_nr;
  836. u8 lpm_nyet_threshold;
  837. u8 hird_threshold;
  838. const char *hsphy_interface;
  839. unsigned connected:1;
  840. unsigned delayed_status:1;
  841. unsigned ep0_bounced:1;
  842. unsigned ep0_expect_in:1;
  843. unsigned has_hibernation:1;
  844. unsigned sysdev_is_parent:1;
  845. unsigned has_lpm_erratum:1;
  846. unsigned is_utmi_l1_suspend:1;
  847. unsigned is_fpga:1;
  848. unsigned pending_events:1;
  849. unsigned pullups_connected:1;
  850. unsigned setup_packet_pending:1;
  851. unsigned three_stage_setup:1;
  852. unsigned usb3_lpm_capable:1;
  853. unsigned disable_scramble_quirk:1;
  854. unsigned u2exit_lfps_quirk:1;
  855. unsigned u2ss_inp3_quirk:1;
  856. unsigned req_p1p2p3_quirk:1;
  857. unsigned del_p1p2p3_quirk:1;
  858. unsigned del_phy_power_chg_quirk:1;
  859. unsigned lfps_filter_quirk:1;
  860. unsigned rx_detect_poll_quirk:1;
  861. unsigned dis_u3_susphy_quirk:1;
  862. unsigned dis_u2_susphy_quirk:1;
  863. unsigned dis_enblslpm_quirk:1;
  864. unsigned dis_rxdet_inp3_quirk:1;
  865. unsigned dis_u2_freeclk_exists_quirk:1;
  866. unsigned dis_del_phy_power_chg_quirk:1;
  867. unsigned tx_de_emphasis_quirk:1;
  868. unsigned tx_de_emphasis:2;
  869. u16 imod_interval;
  870. };
  871. /* -------------------------------------------------------------------------- */
  872. /* -------------------------------------------------------------------------- */
  873. struct dwc3_event_type {
  874. u32 is_devspec:1;
  875. u32 type:7;
  876. u32 reserved8_31:24;
  877. } __packed;
  878. #define DWC3_DEPEVT_XFERCOMPLETE 0x01
  879. #define DWC3_DEPEVT_XFERINPROGRESS 0x02
  880. #define DWC3_DEPEVT_XFERNOTREADY 0x03
  881. #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
  882. #define DWC3_DEPEVT_STREAMEVT 0x06
  883. #define DWC3_DEPEVT_EPCMDCMPLT 0x07
  884. /**
  885. * struct dwc3_event_depvt - Device Endpoint Events
  886. * @one_bit: indicates this is an endpoint event (not used)
  887. * @endpoint_number: number of the endpoint
  888. * @endpoint_event: The event we have:
  889. * 0x00 - Reserved
  890. * 0x01 - XferComplete
  891. * 0x02 - XferInProgress
  892. * 0x03 - XferNotReady
  893. * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
  894. * 0x05 - Reserved
  895. * 0x06 - StreamEvt
  896. * 0x07 - EPCmdCmplt
  897. * @reserved11_10: Reserved, don't use.
  898. * @status: Indicates the status of the event. Refer to databook for
  899. * more information.
  900. * @parameters: Parameters of the current event. Refer to databook for
  901. * more information.
  902. */
  903. struct dwc3_event_depevt {
  904. u32 one_bit:1;
  905. u32 endpoint_number:5;
  906. u32 endpoint_event:4;
  907. u32 reserved11_10:2;
  908. u32 status:4;
  909. /* Within XferNotReady */
  910. #define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
  911. /* Within XferComplete */
  912. #define DEPEVT_STATUS_BUSERR (1 << 0)
  913. #define DEPEVT_STATUS_SHORT (1 << 1)
  914. #define DEPEVT_STATUS_IOC (1 << 2)
  915. #define DEPEVT_STATUS_LST (1 << 3)
  916. /* Stream event only */
  917. #define DEPEVT_STREAMEVT_FOUND 1
  918. #define DEPEVT_STREAMEVT_NOTFOUND 2
  919. /* Control-only Status */
  920. #define DEPEVT_STATUS_CONTROL_DATA 1
  921. #define DEPEVT_STATUS_CONTROL_STATUS 2
  922. #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
  923. /* In response to Start Transfer */
  924. #define DEPEVT_TRANSFER_NO_RESOURCE 1
  925. #define DEPEVT_TRANSFER_BUS_EXPIRY 2
  926. u32 parameters:16;
  927. /* For Command Complete Events */
  928. #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
  929. } __packed;
  930. /**
  931. * struct dwc3_event_devt - Device Events
  932. * @one_bit: indicates this is a non-endpoint event (not used)
  933. * @device_event: indicates it's a device event. Should read as 0x00
  934. * @type: indicates the type of device event.
  935. * 0 - DisconnEvt
  936. * 1 - USBRst
  937. * 2 - ConnectDone
  938. * 3 - ULStChng
  939. * 4 - WkUpEvt
  940. * 5 - Reserved
  941. * 6 - EOPF
  942. * 7 - SOF
  943. * 8 - Reserved
  944. * 9 - ErrticErr
  945. * 10 - CmdCmplt
  946. * 11 - EvntOverflow
  947. * 12 - VndrDevTstRcved
  948. * @reserved15_12: Reserved, not used
  949. * @event_info: Information about this event
  950. * @reserved31_25: Reserved, not used
  951. */
  952. struct dwc3_event_devt {
  953. u32 one_bit:1;
  954. u32 device_event:7;
  955. u32 type:4;
  956. u32 reserved15_12:4;
  957. u32 event_info:9;
  958. u32 reserved31_25:7;
  959. } __packed;
  960. /**
  961. * struct dwc3_event_gevt - Other Core Events
  962. * @one_bit: indicates this is a non-endpoint event (not used)
  963. * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
  964. * @phy_port_number: self-explanatory
  965. * @reserved31_12: Reserved, not used.
  966. */
  967. struct dwc3_event_gevt {
  968. u32 one_bit:1;
  969. u32 device_event:7;
  970. u32 phy_port_number:4;
  971. u32 reserved31_12:20;
  972. } __packed;
  973. /**
  974. * union dwc3_event - representation of Event Buffer contents
  975. * @raw: raw 32-bit event
  976. * @type: the type of the event
  977. * @depevt: Device Endpoint Event
  978. * @devt: Device Event
  979. * @gevt: Global Event
  980. */
  981. union dwc3_event {
  982. u32 raw;
  983. struct dwc3_event_type type;
  984. struct dwc3_event_depevt depevt;
  985. struct dwc3_event_devt devt;
  986. struct dwc3_event_gevt gevt;
  987. };
  988. /**
  989. * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
  990. * parameters
  991. * @param2: third parameter
  992. * @param1: second parameter
  993. * @param0: first parameter
  994. */
  995. struct dwc3_gadget_ep_cmd_params {
  996. u32 param2;
  997. u32 param1;
  998. u32 param0;
  999. };
  1000. /*
  1001. * DWC3 Features to be used as Driver Data
  1002. */
  1003. #define DWC3_HAS_PERIPHERAL BIT(0)
  1004. #define DWC3_HAS_XHCI BIT(1)
  1005. #define DWC3_HAS_OTG BIT(3)
  1006. /* prototypes */
  1007. void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
  1008. u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
  1009. /* check whether we are on the DWC_usb3 core */
  1010. static inline bool dwc3_is_usb3(struct dwc3 *dwc)
  1011. {
  1012. return !(dwc->revision & DWC3_REVISION_IS_DWC31);
  1013. }
  1014. /* check whether we are on the DWC_usb31 core */
  1015. static inline bool dwc3_is_usb31(struct dwc3 *dwc)
  1016. {
  1017. return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
  1018. }
  1019. bool dwc3_has_imod(struct dwc3 *dwc);
  1020. #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
  1021. int dwc3_host_init(struct dwc3 *dwc);
  1022. void dwc3_host_exit(struct dwc3 *dwc);
  1023. #else
  1024. static inline int dwc3_host_init(struct dwc3 *dwc)
  1025. { return 0; }
  1026. static inline void dwc3_host_exit(struct dwc3 *dwc)
  1027. { }
  1028. #endif
  1029. #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
  1030. int dwc3_gadget_init(struct dwc3 *dwc);
  1031. void dwc3_gadget_exit(struct dwc3 *dwc);
  1032. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
  1033. int dwc3_gadget_get_link_state(struct dwc3 *dwc);
  1034. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
  1035. int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
  1036. struct dwc3_gadget_ep_cmd_params *params);
  1037. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
  1038. #else
  1039. static inline int dwc3_gadget_init(struct dwc3 *dwc)
  1040. { return 0; }
  1041. static inline void dwc3_gadget_exit(struct dwc3 *dwc)
  1042. { }
  1043. static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  1044. { return 0; }
  1045. static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  1046. { return 0; }
  1047. static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
  1048. enum dwc3_link_state state)
  1049. { return 0; }
  1050. static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
  1051. struct dwc3_gadget_ep_cmd_params *params)
  1052. { return 0; }
  1053. static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
  1054. int cmd, u32 param)
  1055. { return 0; }
  1056. #endif
  1057. /* power management interface */
  1058. #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
  1059. int dwc3_gadget_suspend(struct dwc3 *dwc);
  1060. int dwc3_gadget_resume(struct dwc3 *dwc);
  1061. void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
  1062. #else
  1063. static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
  1064. {
  1065. return 0;
  1066. }
  1067. static inline int dwc3_gadget_resume(struct dwc3 *dwc)
  1068. {
  1069. return 0;
  1070. }
  1071. static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
  1072. {
  1073. }
  1074. #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
  1075. #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
  1076. int dwc3_ulpi_init(struct dwc3 *dwc);
  1077. void dwc3_ulpi_exit(struct dwc3 *dwc);
  1078. #else
  1079. static inline int dwc3_ulpi_init(struct dwc3 *dwc)
  1080. { return 0; }
  1081. static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
  1082. { }
  1083. #endif
  1084. #endif /* __DRIVERS_USB_DWC3_CORE_H */