fsl_lpuart.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193
  1. /*
  2. * Freescale lpuart serial port driver
  3. *
  4. * Copyright 2012-2014 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #if defined(CONFIG_SERIAL_FSL_LPUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  12. #define SUPPORT_SYSRQ
  13. #endif
  14. #include <linux/clk.h>
  15. #include <linux/console.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/of_dma.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/slab.h>
  27. #include <linux/tty_flip.h>
  28. /* All registers are 8-bit width */
  29. #define UARTBDH 0x00
  30. #define UARTBDL 0x01
  31. #define UARTCR1 0x02
  32. #define UARTCR2 0x03
  33. #define UARTSR1 0x04
  34. #define UARTCR3 0x06
  35. #define UARTDR 0x07
  36. #define UARTCR4 0x0a
  37. #define UARTCR5 0x0b
  38. #define UARTMODEM 0x0d
  39. #define UARTPFIFO 0x10
  40. #define UARTCFIFO 0x11
  41. #define UARTSFIFO 0x12
  42. #define UARTTWFIFO 0x13
  43. #define UARTTCFIFO 0x14
  44. #define UARTRWFIFO 0x15
  45. #define UARTBDH_LBKDIE 0x80
  46. #define UARTBDH_RXEDGIE 0x40
  47. #define UARTBDH_SBR_MASK 0x1f
  48. #define UARTCR1_LOOPS 0x80
  49. #define UARTCR1_RSRC 0x20
  50. #define UARTCR1_M 0x10
  51. #define UARTCR1_WAKE 0x08
  52. #define UARTCR1_ILT 0x04
  53. #define UARTCR1_PE 0x02
  54. #define UARTCR1_PT 0x01
  55. #define UARTCR2_TIE 0x80
  56. #define UARTCR2_TCIE 0x40
  57. #define UARTCR2_RIE 0x20
  58. #define UARTCR2_ILIE 0x10
  59. #define UARTCR2_TE 0x08
  60. #define UARTCR2_RE 0x04
  61. #define UARTCR2_RWU 0x02
  62. #define UARTCR2_SBK 0x01
  63. #define UARTSR1_TDRE 0x80
  64. #define UARTSR1_TC 0x40
  65. #define UARTSR1_RDRF 0x20
  66. #define UARTSR1_IDLE 0x10
  67. #define UARTSR1_OR 0x08
  68. #define UARTSR1_NF 0x04
  69. #define UARTSR1_FE 0x02
  70. #define UARTSR1_PE 0x01
  71. #define UARTCR3_R8 0x80
  72. #define UARTCR3_T8 0x40
  73. #define UARTCR3_TXDIR 0x20
  74. #define UARTCR3_TXINV 0x10
  75. #define UARTCR3_ORIE 0x08
  76. #define UARTCR3_NEIE 0x04
  77. #define UARTCR3_FEIE 0x02
  78. #define UARTCR3_PEIE 0x01
  79. #define UARTCR4_MAEN1 0x80
  80. #define UARTCR4_MAEN2 0x40
  81. #define UARTCR4_M10 0x20
  82. #define UARTCR4_BRFA_MASK 0x1f
  83. #define UARTCR4_BRFA_OFF 0
  84. #define UARTCR5_TDMAS 0x80
  85. #define UARTCR5_RDMAS 0x20
  86. #define UARTMODEM_RXRTSE 0x08
  87. #define UARTMODEM_TXRTSPOL 0x04
  88. #define UARTMODEM_TXRTSE 0x02
  89. #define UARTMODEM_TXCTSE 0x01
  90. #define UARTPFIFO_TXFE 0x80
  91. #define UARTPFIFO_FIFOSIZE_MASK 0x7
  92. #define UARTPFIFO_TXSIZE_OFF 4
  93. #define UARTPFIFO_RXFE 0x08
  94. #define UARTPFIFO_RXSIZE_OFF 0
  95. #define UARTCFIFO_TXFLUSH 0x80
  96. #define UARTCFIFO_RXFLUSH 0x40
  97. #define UARTCFIFO_RXOFE 0x04
  98. #define UARTCFIFO_TXOFE 0x02
  99. #define UARTCFIFO_RXUFE 0x01
  100. #define UARTSFIFO_TXEMPT 0x80
  101. #define UARTSFIFO_RXEMPT 0x40
  102. #define UARTSFIFO_RXOF 0x04
  103. #define UARTSFIFO_TXOF 0x02
  104. #define UARTSFIFO_RXUF 0x01
  105. /* 32-bit register defination */
  106. #define UARTBAUD 0x00
  107. #define UARTSTAT 0x04
  108. #define UARTCTRL 0x08
  109. #define UARTDATA 0x0C
  110. #define UARTMATCH 0x10
  111. #define UARTMODIR 0x14
  112. #define UARTFIFO 0x18
  113. #define UARTWATER 0x1c
  114. #define UARTBAUD_MAEN1 0x80000000
  115. #define UARTBAUD_MAEN2 0x40000000
  116. #define UARTBAUD_M10 0x20000000
  117. #define UARTBAUD_TDMAE 0x00800000
  118. #define UARTBAUD_RDMAE 0x00200000
  119. #define UARTBAUD_MATCFG 0x00400000
  120. #define UARTBAUD_BOTHEDGE 0x00020000
  121. #define UARTBAUD_RESYNCDIS 0x00010000
  122. #define UARTBAUD_LBKDIE 0x00008000
  123. #define UARTBAUD_RXEDGIE 0x00004000
  124. #define UARTBAUD_SBNS 0x00002000
  125. #define UARTBAUD_SBR 0x00000000
  126. #define UARTBAUD_SBR_MASK 0x1fff
  127. #define UARTSTAT_LBKDIF 0x80000000
  128. #define UARTSTAT_RXEDGIF 0x40000000
  129. #define UARTSTAT_MSBF 0x20000000
  130. #define UARTSTAT_RXINV 0x10000000
  131. #define UARTSTAT_RWUID 0x08000000
  132. #define UARTSTAT_BRK13 0x04000000
  133. #define UARTSTAT_LBKDE 0x02000000
  134. #define UARTSTAT_RAF 0x01000000
  135. #define UARTSTAT_TDRE 0x00800000
  136. #define UARTSTAT_TC 0x00400000
  137. #define UARTSTAT_RDRF 0x00200000
  138. #define UARTSTAT_IDLE 0x00100000
  139. #define UARTSTAT_OR 0x00080000
  140. #define UARTSTAT_NF 0x00040000
  141. #define UARTSTAT_FE 0x00020000
  142. #define UARTSTAT_PE 0x00010000
  143. #define UARTSTAT_MA1F 0x00008000
  144. #define UARTSTAT_M21F 0x00004000
  145. #define UARTCTRL_R8T9 0x80000000
  146. #define UARTCTRL_R9T8 0x40000000
  147. #define UARTCTRL_TXDIR 0x20000000
  148. #define UARTCTRL_TXINV 0x10000000
  149. #define UARTCTRL_ORIE 0x08000000
  150. #define UARTCTRL_NEIE 0x04000000
  151. #define UARTCTRL_FEIE 0x02000000
  152. #define UARTCTRL_PEIE 0x01000000
  153. #define UARTCTRL_TIE 0x00800000
  154. #define UARTCTRL_TCIE 0x00400000
  155. #define UARTCTRL_RIE 0x00200000
  156. #define UARTCTRL_ILIE 0x00100000
  157. #define UARTCTRL_TE 0x00080000
  158. #define UARTCTRL_RE 0x00040000
  159. #define UARTCTRL_RWU 0x00020000
  160. #define UARTCTRL_SBK 0x00010000
  161. #define UARTCTRL_MA1IE 0x00008000
  162. #define UARTCTRL_MA2IE 0x00004000
  163. #define UARTCTRL_IDLECFG 0x00000100
  164. #define UARTCTRL_LOOPS 0x00000080
  165. #define UARTCTRL_DOZEEN 0x00000040
  166. #define UARTCTRL_RSRC 0x00000020
  167. #define UARTCTRL_M 0x00000010
  168. #define UARTCTRL_WAKE 0x00000008
  169. #define UARTCTRL_ILT 0x00000004
  170. #define UARTCTRL_PE 0x00000002
  171. #define UARTCTRL_PT 0x00000001
  172. #define UARTDATA_NOISY 0x00008000
  173. #define UARTDATA_PARITYE 0x00004000
  174. #define UARTDATA_FRETSC 0x00002000
  175. #define UARTDATA_RXEMPT 0x00001000
  176. #define UARTDATA_IDLINE 0x00000800
  177. #define UARTDATA_MASK 0x3ff
  178. #define UARTMODIR_IREN 0x00020000
  179. #define UARTMODIR_TXCTSSRC 0x00000020
  180. #define UARTMODIR_TXCTSC 0x00000010
  181. #define UARTMODIR_RXRTSE 0x00000008
  182. #define UARTMODIR_TXRTSPOL 0x00000004
  183. #define UARTMODIR_TXRTSE 0x00000002
  184. #define UARTMODIR_TXCTSE 0x00000001
  185. #define UARTFIFO_TXEMPT 0x00800000
  186. #define UARTFIFO_RXEMPT 0x00400000
  187. #define UARTFIFO_TXOF 0x00020000
  188. #define UARTFIFO_RXUF 0x00010000
  189. #define UARTFIFO_TXFLUSH 0x00008000
  190. #define UARTFIFO_RXFLUSH 0x00004000
  191. #define UARTFIFO_TXOFE 0x00000200
  192. #define UARTFIFO_RXUFE 0x00000100
  193. #define UARTFIFO_TXFE 0x00000080
  194. #define UARTFIFO_FIFOSIZE_MASK 0x7
  195. #define UARTFIFO_TXSIZE_OFF 4
  196. #define UARTFIFO_RXFE 0x00000008
  197. #define UARTFIFO_RXSIZE_OFF 0
  198. #define UARTWATER_COUNT_MASK 0xff
  199. #define UARTWATER_TXCNT_OFF 8
  200. #define UARTWATER_RXCNT_OFF 24
  201. #define UARTWATER_WATER_MASK 0xff
  202. #define UARTWATER_TXWATER_OFF 0
  203. #define UARTWATER_RXWATER_OFF 16
  204. /* Rx DMA timeout in ms, which is used to calculate Rx ring buffer size */
  205. #define DMA_RX_TIMEOUT (10)
  206. #define DRIVER_NAME "fsl-lpuart"
  207. #define DEV_NAME "ttyLP"
  208. #define UART_NR 6
  209. struct lpuart_port {
  210. struct uart_port port;
  211. struct clk *clk;
  212. unsigned int txfifo_size;
  213. unsigned int rxfifo_size;
  214. bool lpuart32;
  215. bool lpuart_dma_tx_use;
  216. bool lpuart_dma_rx_use;
  217. struct dma_chan *dma_tx_chan;
  218. struct dma_chan *dma_rx_chan;
  219. struct dma_async_tx_descriptor *dma_tx_desc;
  220. struct dma_async_tx_descriptor *dma_rx_desc;
  221. dma_cookie_t dma_tx_cookie;
  222. dma_cookie_t dma_rx_cookie;
  223. unsigned int dma_tx_bytes;
  224. unsigned int dma_rx_bytes;
  225. bool dma_tx_in_progress;
  226. unsigned int dma_rx_timeout;
  227. struct timer_list lpuart_timer;
  228. struct scatterlist rx_sgl, tx_sgl[2];
  229. struct circ_buf rx_ring;
  230. int rx_dma_rng_buf_len;
  231. unsigned int dma_tx_nents;
  232. wait_queue_head_t dma_wait;
  233. };
  234. static const struct of_device_id lpuart_dt_ids[] = {
  235. {
  236. .compatible = "fsl,vf610-lpuart",
  237. },
  238. {
  239. .compatible = "fsl,ls1021a-lpuart",
  240. },
  241. { /* sentinel */ }
  242. };
  243. MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
  244. /* Forward declare this for the dma callbacks*/
  245. static void lpuart_dma_tx_complete(void *arg);
  246. static u32 lpuart32_read(void __iomem *addr)
  247. {
  248. return ioread32be(addr);
  249. }
  250. static void lpuart32_write(u32 val, void __iomem *addr)
  251. {
  252. iowrite32be(val, addr);
  253. }
  254. static void lpuart_stop_tx(struct uart_port *port)
  255. {
  256. unsigned char temp;
  257. temp = readb(port->membase + UARTCR2);
  258. temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
  259. writeb(temp, port->membase + UARTCR2);
  260. }
  261. static void lpuart32_stop_tx(struct uart_port *port)
  262. {
  263. unsigned long temp;
  264. temp = lpuart32_read(port->membase + UARTCTRL);
  265. temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
  266. lpuart32_write(temp, port->membase + UARTCTRL);
  267. }
  268. static void lpuart_stop_rx(struct uart_port *port)
  269. {
  270. unsigned char temp;
  271. temp = readb(port->membase + UARTCR2);
  272. writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
  273. }
  274. static void lpuart32_stop_rx(struct uart_port *port)
  275. {
  276. unsigned long temp;
  277. temp = lpuart32_read(port->membase + UARTCTRL);
  278. lpuart32_write(temp & ~UARTCTRL_RE, port->membase + UARTCTRL);
  279. }
  280. static void lpuart_dma_tx(struct lpuart_port *sport)
  281. {
  282. struct circ_buf *xmit = &sport->port.state->xmit;
  283. struct scatterlist *sgl = sport->tx_sgl;
  284. struct device *dev = sport->port.dev;
  285. int ret;
  286. if (sport->dma_tx_in_progress)
  287. return;
  288. sport->dma_tx_bytes = uart_circ_chars_pending(xmit);
  289. if (xmit->tail < xmit->head || xmit->head == 0) {
  290. sport->dma_tx_nents = 1;
  291. sg_init_one(sgl, xmit->buf + xmit->tail, sport->dma_tx_bytes);
  292. } else {
  293. sport->dma_tx_nents = 2;
  294. sg_init_table(sgl, 2);
  295. sg_set_buf(sgl, xmit->buf + xmit->tail,
  296. UART_XMIT_SIZE - xmit->tail);
  297. sg_set_buf(sgl + 1, xmit->buf, xmit->head);
  298. }
  299. ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  300. if (!ret) {
  301. dev_err(dev, "DMA mapping error for TX.\n");
  302. return;
  303. }
  304. sport->dma_tx_desc = dmaengine_prep_slave_sg(sport->dma_tx_chan, sgl,
  305. sport->dma_tx_nents,
  306. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  307. if (!sport->dma_tx_desc) {
  308. dma_unmap_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  309. dev_err(dev, "Cannot prepare TX slave DMA!\n");
  310. return;
  311. }
  312. sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
  313. sport->dma_tx_desc->callback_param = sport;
  314. sport->dma_tx_in_progress = true;
  315. sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
  316. dma_async_issue_pending(sport->dma_tx_chan);
  317. }
  318. static void lpuart_dma_tx_complete(void *arg)
  319. {
  320. struct lpuart_port *sport = arg;
  321. struct scatterlist *sgl = &sport->tx_sgl[0];
  322. struct circ_buf *xmit = &sport->port.state->xmit;
  323. unsigned long flags;
  324. spin_lock_irqsave(&sport->port.lock, flags);
  325. dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  326. xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
  327. sport->port.icount.tx += sport->dma_tx_bytes;
  328. sport->dma_tx_in_progress = false;
  329. spin_unlock_irqrestore(&sport->port.lock, flags);
  330. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  331. uart_write_wakeup(&sport->port);
  332. if (waitqueue_active(&sport->dma_wait)) {
  333. wake_up(&sport->dma_wait);
  334. return;
  335. }
  336. spin_lock_irqsave(&sport->port.lock, flags);
  337. if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
  338. lpuart_dma_tx(sport);
  339. spin_unlock_irqrestore(&sport->port.lock, flags);
  340. }
  341. static int lpuart_dma_tx_request(struct uart_port *port)
  342. {
  343. struct lpuart_port *sport = container_of(port,
  344. struct lpuart_port, port);
  345. struct dma_slave_config dma_tx_sconfig = {};
  346. int ret;
  347. dma_tx_sconfig.dst_addr = sport->port.mapbase + UARTDR;
  348. dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  349. dma_tx_sconfig.dst_maxburst = 1;
  350. dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
  351. ret = dmaengine_slave_config(sport->dma_tx_chan, &dma_tx_sconfig);
  352. if (ret) {
  353. dev_err(sport->port.dev,
  354. "DMA slave config failed, err = %d\n", ret);
  355. return ret;
  356. }
  357. return 0;
  358. }
  359. static void lpuart_flush_buffer(struct uart_port *port)
  360. {
  361. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  362. if (sport->lpuart_dma_tx_use) {
  363. if (sport->dma_tx_in_progress) {
  364. dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
  365. sport->dma_tx_nents, DMA_TO_DEVICE);
  366. sport->dma_tx_in_progress = false;
  367. }
  368. dmaengine_terminate_all(sport->dma_tx_chan);
  369. }
  370. }
  371. #if defined(CONFIG_CONSOLE_POLL)
  372. static int lpuart_poll_init(struct uart_port *port)
  373. {
  374. struct lpuart_port *sport = container_of(port,
  375. struct lpuart_port, port);
  376. unsigned long flags;
  377. unsigned char temp;
  378. sport->port.fifosize = 0;
  379. spin_lock_irqsave(&sport->port.lock, flags);
  380. /* Disable Rx & Tx */
  381. writeb(0, sport->port.membase + UARTCR2);
  382. temp = readb(sport->port.membase + UARTPFIFO);
  383. /* Enable Rx and Tx FIFO */
  384. writeb(temp | UARTPFIFO_RXFE | UARTPFIFO_TXFE,
  385. sport->port.membase + UARTPFIFO);
  386. /* flush Tx and Rx FIFO */
  387. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  388. sport->port.membase + UARTCFIFO);
  389. /* explicitly clear RDRF */
  390. if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
  391. readb(sport->port.membase + UARTDR);
  392. writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
  393. }
  394. writeb(0, sport->port.membase + UARTTWFIFO);
  395. writeb(1, sport->port.membase + UARTRWFIFO);
  396. /* Enable Rx and Tx */
  397. writeb(UARTCR2_RE | UARTCR2_TE, sport->port.membase + UARTCR2);
  398. spin_unlock_irqrestore(&sport->port.lock, flags);
  399. return 0;
  400. }
  401. static void lpuart_poll_put_char(struct uart_port *port, unsigned char c)
  402. {
  403. /* drain */
  404. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  405. barrier();
  406. writeb(c, port->membase + UARTDR);
  407. }
  408. static int lpuart_poll_get_char(struct uart_port *port)
  409. {
  410. if (!(readb(port->membase + UARTSR1) & UARTSR1_RDRF))
  411. return NO_POLL_CHAR;
  412. return readb(port->membase + UARTDR);
  413. }
  414. #endif
  415. static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
  416. {
  417. struct circ_buf *xmit = &sport->port.state->xmit;
  418. while (!uart_circ_empty(xmit) &&
  419. (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
  420. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  421. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  422. sport->port.icount.tx++;
  423. }
  424. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  425. uart_write_wakeup(&sport->port);
  426. if (uart_circ_empty(xmit))
  427. lpuart_stop_tx(&sport->port);
  428. }
  429. static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
  430. {
  431. struct circ_buf *xmit = &sport->port.state->xmit;
  432. unsigned long txcnt;
  433. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  434. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  435. txcnt &= UARTWATER_COUNT_MASK;
  436. while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
  437. lpuart32_write(xmit->buf[xmit->tail], sport->port.membase + UARTDATA);
  438. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  439. sport->port.icount.tx++;
  440. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  441. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  442. txcnt &= UARTWATER_COUNT_MASK;
  443. }
  444. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  445. uart_write_wakeup(&sport->port);
  446. if (uart_circ_empty(xmit))
  447. lpuart32_stop_tx(&sport->port);
  448. }
  449. static void lpuart_start_tx(struct uart_port *port)
  450. {
  451. struct lpuart_port *sport = container_of(port,
  452. struct lpuart_port, port);
  453. struct circ_buf *xmit = &sport->port.state->xmit;
  454. unsigned char temp;
  455. temp = readb(port->membase + UARTCR2);
  456. writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
  457. if (sport->lpuart_dma_tx_use) {
  458. if (!uart_circ_empty(xmit) && !uart_tx_stopped(port))
  459. lpuart_dma_tx(sport);
  460. } else {
  461. if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
  462. lpuart_transmit_buffer(sport);
  463. }
  464. }
  465. static void lpuart32_start_tx(struct uart_port *port)
  466. {
  467. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  468. unsigned long temp;
  469. temp = lpuart32_read(port->membase + UARTCTRL);
  470. lpuart32_write(temp | UARTCTRL_TIE, port->membase + UARTCTRL);
  471. if (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE)
  472. lpuart32_transmit_buffer(sport);
  473. }
  474. /* return TIOCSER_TEMT when transmitter is not busy */
  475. static unsigned int lpuart_tx_empty(struct uart_port *port)
  476. {
  477. struct lpuart_port *sport = container_of(port,
  478. struct lpuart_port, port);
  479. unsigned char sr1 = readb(port->membase + UARTSR1);
  480. unsigned char sfifo = readb(port->membase + UARTSFIFO);
  481. if (sport->dma_tx_in_progress)
  482. return 0;
  483. if (sr1 & UARTSR1_TC && sfifo & UARTSFIFO_TXEMPT)
  484. return TIOCSER_TEMT;
  485. return 0;
  486. }
  487. static unsigned int lpuart32_tx_empty(struct uart_port *port)
  488. {
  489. return (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TC) ?
  490. TIOCSER_TEMT : 0;
  491. }
  492. static irqreturn_t lpuart_txint(int irq, void *dev_id)
  493. {
  494. struct lpuart_port *sport = dev_id;
  495. struct circ_buf *xmit = &sport->port.state->xmit;
  496. unsigned long flags;
  497. spin_lock_irqsave(&sport->port.lock, flags);
  498. if (sport->port.x_char) {
  499. if (sport->lpuart32)
  500. lpuart32_write(sport->port.x_char, sport->port.membase + UARTDATA);
  501. else
  502. writeb(sport->port.x_char, sport->port.membase + UARTDR);
  503. goto out;
  504. }
  505. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  506. if (sport->lpuart32)
  507. lpuart32_stop_tx(&sport->port);
  508. else
  509. lpuart_stop_tx(&sport->port);
  510. goto out;
  511. }
  512. if (sport->lpuart32)
  513. lpuart32_transmit_buffer(sport);
  514. else
  515. lpuart_transmit_buffer(sport);
  516. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  517. uart_write_wakeup(&sport->port);
  518. out:
  519. spin_unlock_irqrestore(&sport->port.lock, flags);
  520. return IRQ_HANDLED;
  521. }
  522. static irqreturn_t lpuart_rxint(int irq, void *dev_id)
  523. {
  524. struct lpuart_port *sport = dev_id;
  525. unsigned int flg, ignored = 0;
  526. struct tty_port *port = &sport->port.state->port;
  527. unsigned long flags;
  528. unsigned char rx, sr;
  529. spin_lock_irqsave(&sport->port.lock, flags);
  530. while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
  531. flg = TTY_NORMAL;
  532. sport->port.icount.rx++;
  533. /*
  534. * to clear the FE, OR, NF, FE, PE flags,
  535. * read SR1 then read DR
  536. */
  537. sr = readb(sport->port.membase + UARTSR1);
  538. rx = readb(sport->port.membase + UARTDR);
  539. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  540. continue;
  541. if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
  542. if (sr & UARTSR1_PE)
  543. sport->port.icount.parity++;
  544. else if (sr & UARTSR1_FE)
  545. sport->port.icount.frame++;
  546. if (sr & UARTSR1_OR)
  547. sport->port.icount.overrun++;
  548. if (sr & sport->port.ignore_status_mask) {
  549. if (++ignored > 100)
  550. goto out;
  551. continue;
  552. }
  553. sr &= sport->port.read_status_mask;
  554. if (sr & UARTSR1_PE)
  555. flg = TTY_PARITY;
  556. else if (sr & UARTSR1_FE)
  557. flg = TTY_FRAME;
  558. if (sr & UARTSR1_OR)
  559. flg = TTY_OVERRUN;
  560. #ifdef SUPPORT_SYSRQ
  561. sport->port.sysrq = 0;
  562. #endif
  563. }
  564. tty_insert_flip_char(port, rx, flg);
  565. }
  566. out:
  567. spin_unlock_irqrestore(&sport->port.lock, flags);
  568. tty_flip_buffer_push(port);
  569. return IRQ_HANDLED;
  570. }
  571. static irqreturn_t lpuart32_rxint(int irq, void *dev_id)
  572. {
  573. struct lpuart_port *sport = dev_id;
  574. unsigned int flg, ignored = 0;
  575. struct tty_port *port = &sport->port.state->port;
  576. unsigned long flags;
  577. unsigned long rx, sr;
  578. spin_lock_irqsave(&sport->port.lock, flags);
  579. while (!(lpuart32_read(sport->port.membase + UARTFIFO) & UARTFIFO_RXEMPT)) {
  580. flg = TTY_NORMAL;
  581. sport->port.icount.rx++;
  582. /*
  583. * to clear the FE, OR, NF, FE, PE flags,
  584. * read STAT then read DATA reg
  585. */
  586. sr = lpuart32_read(sport->port.membase + UARTSTAT);
  587. rx = lpuart32_read(sport->port.membase + UARTDATA);
  588. rx &= 0x3ff;
  589. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  590. continue;
  591. if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
  592. if (sr & UARTSTAT_PE)
  593. sport->port.icount.parity++;
  594. else if (sr & UARTSTAT_FE)
  595. sport->port.icount.frame++;
  596. if (sr & UARTSTAT_OR)
  597. sport->port.icount.overrun++;
  598. if (sr & sport->port.ignore_status_mask) {
  599. if (++ignored > 100)
  600. goto out;
  601. continue;
  602. }
  603. sr &= sport->port.read_status_mask;
  604. if (sr & UARTSTAT_PE)
  605. flg = TTY_PARITY;
  606. else if (sr & UARTSTAT_FE)
  607. flg = TTY_FRAME;
  608. if (sr & UARTSTAT_OR)
  609. flg = TTY_OVERRUN;
  610. #ifdef SUPPORT_SYSRQ
  611. sport->port.sysrq = 0;
  612. #endif
  613. }
  614. tty_insert_flip_char(port, rx, flg);
  615. }
  616. out:
  617. spin_unlock_irqrestore(&sport->port.lock, flags);
  618. tty_flip_buffer_push(port);
  619. return IRQ_HANDLED;
  620. }
  621. static irqreturn_t lpuart_int(int irq, void *dev_id)
  622. {
  623. struct lpuart_port *sport = dev_id;
  624. unsigned char sts;
  625. sts = readb(sport->port.membase + UARTSR1);
  626. if (sts & UARTSR1_RDRF)
  627. lpuart_rxint(irq, dev_id);
  628. if (sts & UARTSR1_TDRE)
  629. lpuart_txint(irq, dev_id);
  630. return IRQ_HANDLED;
  631. }
  632. static irqreturn_t lpuart32_int(int irq, void *dev_id)
  633. {
  634. struct lpuart_port *sport = dev_id;
  635. unsigned long sts, rxcount;
  636. sts = lpuart32_read(sport->port.membase + UARTSTAT);
  637. rxcount = lpuart32_read(sport->port.membase + UARTWATER);
  638. rxcount = rxcount >> UARTWATER_RXCNT_OFF;
  639. if (sts & UARTSTAT_RDRF || rxcount > 0)
  640. lpuart32_rxint(irq, dev_id);
  641. if ((sts & UARTSTAT_TDRE) &&
  642. !(lpuart32_read(sport->port.membase + UARTBAUD) & UARTBAUD_TDMAE))
  643. lpuart_txint(irq, dev_id);
  644. lpuart32_write(sts, sport->port.membase + UARTSTAT);
  645. return IRQ_HANDLED;
  646. }
  647. static void lpuart_copy_rx_to_tty(struct lpuart_port *sport)
  648. {
  649. struct tty_port *port = &sport->port.state->port;
  650. struct dma_tx_state state;
  651. enum dma_status dmastat;
  652. struct circ_buf *ring = &sport->rx_ring;
  653. unsigned long flags;
  654. int count = 0;
  655. unsigned char sr;
  656. sr = readb(sport->port.membase + UARTSR1);
  657. if (sr & (UARTSR1_PE | UARTSR1_FE)) {
  658. /* Read DR to clear the error flags */
  659. readb(sport->port.membase + UARTDR);
  660. if (sr & UARTSR1_PE)
  661. sport->port.icount.parity++;
  662. else if (sr & UARTSR1_FE)
  663. sport->port.icount.frame++;
  664. }
  665. async_tx_ack(sport->dma_rx_desc);
  666. spin_lock_irqsave(&sport->port.lock, flags);
  667. dmastat = dmaengine_tx_status(sport->dma_rx_chan,
  668. sport->dma_rx_cookie,
  669. &state);
  670. if (dmastat == DMA_ERROR) {
  671. dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
  672. spin_unlock_irqrestore(&sport->port.lock, flags);
  673. return;
  674. }
  675. /* CPU claims ownership of RX DMA buffer */
  676. dma_sync_sg_for_cpu(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  677. /*
  678. * ring->head points to the end of data already written by the DMA.
  679. * ring->tail points to the beginning of data to be read by the
  680. * framework.
  681. * The current transfer size should not be larger than the dma buffer
  682. * length.
  683. */
  684. ring->head = sport->rx_sgl.length - state.residue;
  685. BUG_ON(ring->head > sport->rx_sgl.length);
  686. /*
  687. * At this point ring->head may point to the first byte right after the
  688. * last byte of the dma buffer:
  689. * 0 <= ring->head <= sport->rx_sgl.length
  690. *
  691. * However ring->tail must always points inside the dma buffer:
  692. * 0 <= ring->tail <= sport->rx_sgl.length - 1
  693. *
  694. * Since we use a ring buffer, we have to handle the case
  695. * where head is lower than tail. In such a case, we first read from
  696. * tail to the end of the buffer then reset tail.
  697. */
  698. if (ring->head < ring->tail) {
  699. count = sport->rx_sgl.length - ring->tail;
  700. tty_insert_flip_string(port, ring->buf + ring->tail, count);
  701. ring->tail = 0;
  702. sport->port.icount.rx += count;
  703. }
  704. /* Finally we read data from tail to head */
  705. if (ring->tail < ring->head) {
  706. count = ring->head - ring->tail;
  707. tty_insert_flip_string(port, ring->buf + ring->tail, count);
  708. /* Wrap ring->head if needed */
  709. if (ring->head >= sport->rx_sgl.length)
  710. ring->head = 0;
  711. ring->tail = ring->head;
  712. sport->port.icount.rx += count;
  713. }
  714. dma_sync_sg_for_device(sport->port.dev, &sport->rx_sgl, 1,
  715. DMA_FROM_DEVICE);
  716. spin_unlock_irqrestore(&sport->port.lock, flags);
  717. tty_flip_buffer_push(port);
  718. mod_timer(&sport->lpuart_timer, jiffies + sport->dma_rx_timeout);
  719. }
  720. static void lpuart_dma_rx_complete(void *arg)
  721. {
  722. struct lpuart_port *sport = arg;
  723. lpuart_copy_rx_to_tty(sport);
  724. }
  725. static void lpuart_timer_func(unsigned long data)
  726. {
  727. struct lpuart_port *sport = (struct lpuart_port *)data;
  728. lpuart_copy_rx_to_tty(sport);
  729. }
  730. static inline int lpuart_start_rx_dma(struct lpuart_port *sport)
  731. {
  732. struct dma_slave_config dma_rx_sconfig = {};
  733. struct circ_buf *ring = &sport->rx_ring;
  734. int ret, nent;
  735. int bits, baud;
  736. struct tty_struct *tty = tty_port_tty_get(&sport->port.state->port);
  737. struct ktermios *termios = &tty->termios;
  738. baud = tty_get_baud_rate(tty);
  739. bits = (termios->c_cflag & CSIZE) == CS7 ? 9 : 10;
  740. if (termios->c_cflag & PARENB)
  741. bits++;
  742. /*
  743. * Calculate length of one DMA buffer size to keep latency below
  744. * 10ms at any baud rate.
  745. */
  746. sport->rx_dma_rng_buf_len = (DMA_RX_TIMEOUT * baud / bits / 1000) * 2;
  747. sport->rx_dma_rng_buf_len = (1 << (fls(sport->rx_dma_rng_buf_len) - 1));
  748. if (sport->rx_dma_rng_buf_len < 16)
  749. sport->rx_dma_rng_buf_len = 16;
  750. ring->buf = kmalloc(sport->rx_dma_rng_buf_len, GFP_ATOMIC);
  751. if (!ring->buf) {
  752. dev_err(sport->port.dev, "Ring buf alloc failed\n");
  753. return -ENOMEM;
  754. }
  755. sg_init_one(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
  756. sg_set_buf(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
  757. nent = dma_map_sg(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  758. if (!nent) {
  759. dev_err(sport->port.dev, "DMA Rx mapping error\n");
  760. return -EINVAL;
  761. }
  762. dma_rx_sconfig.src_addr = sport->port.mapbase + UARTDR;
  763. dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  764. dma_rx_sconfig.src_maxburst = 1;
  765. dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
  766. ret = dmaengine_slave_config(sport->dma_rx_chan, &dma_rx_sconfig);
  767. if (ret < 0) {
  768. dev_err(sport->port.dev,
  769. "DMA Rx slave config failed, err = %d\n", ret);
  770. return ret;
  771. }
  772. sport->dma_rx_desc = dmaengine_prep_dma_cyclic(sport->dma_rx_chan,
  773. sg_dma_address(&sport->rx_sgl),
  774. sport->rx_sgl.length,
  775. sport->rx_sgl.length / 2,
  776. DMA_DEV_TO_MEM,
  777. DMA_PREP_INTERRUPT);
  778. if (!sport->dma_rx_desc) {
  779. dev_err(sport->port.dev, "Cannot prepare cyclic DMA\n");
  780. return -EFAULT;
  781. }
  782. sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
  783. sport->dma_rx_desc->callback_param = sport;
  784. sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
  785. dma_async_issue_pending(sport->dma_rx_chan);
  786. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_RDMAS,
  787. sport->port.membase + UARTCR5);
  788. return 0;
  789. }
  790. static void lpuart_dma_rx_free(struct uart_port *port)
  791. {
  792. struct lpuart_port *sport = container_of(port,
  793. struct lpuart_port, port);
  794. if (sport->dma_rx_chan)
  795. dmaengine_terminate_all(sport->dma_rx_chan);
  796. dma_unmap_sg(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  797. kfree(sport->rx_ring.buf);
  798. sport->rx_ring.tail = 0;
  799. sport->rx_ring.head = 0;
  800. sport->dma_rx_desc = NULL;
  801. sport->dma_rx_cookie = -EINVAL;
  802. }
  803. static int lpuart_config_rs485(struct uart_port *port,
  804. struct serial_rs485 *rs485)
  805. {
  806. struct lpuart_port *sport = container_of(port,
  807. struct lpuart_port, port);
  808. u8 modem = readb(sport->port.membase + UARTMODEM) &
  809. ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
  810. writeb(modem, sport->port.membase + UARTMODEM);
  811. if (rs485->flags & SER_RS485_ENABLED) {
  812. /* Enable auto RS-485 RTS mode */
  813. modem |= UARTMODEM_TXRTSE;
  814. /*
  815. * RTS needs to be logic HIGH either during transer _or_ after
  816. * transfer, other variants are not supported by the hardware.
  817. */
  818. if (!(rs485->flags & (SER_RS485_RTS_ON_SEND |
  819. SER_RS485_RTS_AFTER_SEND)))
  820. rs485->flags |= SER_RS485_RTS_ON_SEND;
  821. if (rs485->flags & SER_RS485_RTS_ON_SEND &&
  822. rs485->flags & SER_RS485_RTS_AFTER_SEND)
  823. rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
  824. /*
  825. * The hardware defaults to RTS logic HIGH while transfer.
  826. * Switch polarity in case RTS shall be logic HIGH
  827. * after transfer.
  828. * Note: UART is assumed to be active high.
  829. */
  830. if (rs485->flags & SER_RS485_RTS_ON_SEND)
  831. modem &= ~UARTMODEM_TXRTSPOL;
  832. else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
  833. modem |= UARTMODEM_TXRTSPOL;
  834. }
  835. /* Store the new configuration */
  836. sport->port.rs485 = *rs485;
  837. writeb(modem, sport->port.membase + UARTMODEM);
  838. return 0;
  839. }
  840. static unsigned int lpuart_get_mctrl(struct uart_port *port)
  841. {
  842. unsigned int temp = 0;
  843. unsigned char reg;
  844. reg = readb(port->membase + UARTMODEM);
  845. if (reg & UARTMODEM_TXCTSE)
  846. temp |= TIOCM_CTS;
  847. if (reg & UARTMODEM_RXRTSE)
  848. temp |= TIOCM_RTS;
  849. return temp;
  850. }
  851. static unsigned int lpuart32_get_mctrl(struct uart_port *port)
  852. {
  853. unsigned int temp = 0;
  854. unsigned long reg;
  855. reg = lpuart32_read(port->membase + UARTMODIR);
  856. if (reg & UARTMODIR_TXCTSE)
  857. temp |= TIOCM_CTS;
  858. if (reg & UARTMODIR_RXRTSE)
  859. temp |= TIOCM_RTS;
  860. return temp;
  861. }
  862. static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  863. {
  864. unsigned char temp;
  865. struct lpuart_port *sport = container_of(port,
  866. struct lpuart_port, port);
  867. /* Make sure RXRTSE bit is not set when RS485 is enabled */
  868. if (!(sport->port.rs485.flags & SER_RS485_ENABLED)) {
  869. temp = readb(sport->port.membase + UARTMODEM) &
  870. ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  871. if (mctrl & TIOCM_RTS)
  872. temp |= UARTMODEM_RXRTSE;
  873. if (mctrl & TIOCM_CTS)
  874. temp |= UARTMODEM_TXCTSE;
  875. writeb(temp, port->membase + UARTMODEM);
  876. }
  877. }
  878. static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
  879. {
  880. unsigned long temp;
  881. temp = lpuart32_read(port->membase + UARTMODIR) &
  882. ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
  883. if (mctrl & TIOCM_RTS)
  884. temp |= UARTMODIR_RXRTSE;
  885. if (mctrl & TIOCM_CTS)
  886. temp |= UARTMODIR_TXCTSE;
  887. lpuart32_write(temp, port->membase + UARTMODIR);
  888. }
  889. static void lpuart_break_ctl(struct uart_port *port, int break_state)
  890. {
  891. unsigned char temp;
  892. temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
  893. if (break_state != 0)
  894. temp |= UARTCR2_SBK;
  895. writeb(temp, port->membase + UARTCR2);
  896. }
  897. static void lpuart32_break_ctl(struct uart_port *port, int break_state)
  898. {
  899. unsigned long temp;
  900. temp = lpuart32_read(port->membase + UARTCTRL) & ~UARTCTRL_SBK;
  901. if (break_state != 0)
  902. temp |= UARTCTRL_SBK;
  903. lpuart32_write(temp, port->membase + UARTCTRL);
  904. }
  905. static void lpuart_setup_watermark(struct lpuart_port *sport)
  906. {
  907. unsigned char val, cr2;
  908. unsigned char cr2_saved;
  909. cr2 = readb(sport->port.membase + UARTCR2);
  910. cr2_saved = cr2;
  911. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
  912. UARTCR2_RIE | UARTCR2_RE);
  913. writeb(cr2, sport->port.membase + UARTCR2);
  914. val = readb(sport->port.membase + UARTPFIFO);
  915. writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
  916. sport->port.membase + UARTPFIFO);
  917. /* flush Tx and Rx FIFO */
  918. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  919. sport->port.membase + UARTCFIFO);
  920. /* explicitly clear RDRF */
  921. if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
  922. readb(sport->port.membase + UARTDR);
  923. writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
  924. }
  925. writeb(0, sport->port.membase + UARTTWFIFO);
  926. writeb(1, sport->port.membase + UARTRWFIFO);
  927. /* Restore cr2 */
  928. writeb(cr2_saved, sport->port.membase + UARTCR2);
  929. }
  930. static void lpuart32_setup_watermark(struct lpuart_port *sport)
  931. {
  932. unsigned long val, ctrl;
  933. unsigned long ctrl_saved;
  934. ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  935. ctrl_saved = ctrl;
  936. ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
  937. UARTCTRL_RIE | UARTCTRL_RE);
  938. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  939. /* enable FIFO mode */
  940. val = lpuart32_read(sport->port.membase + UARTFIFO);
  941. val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
  942. val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
  943. lpuart32_write(val, sport->port.membase + UARTFIFO);
  944. /* set the watermark */
  945. val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
  946. lpuart32_write(val, sport->port.membase + UARTWATER);
  947. /* Restore cr2 */
  948. lpuart32_write(ctrl_saved, sport->port.membase + UARTCTRL);
  949. }
  950. static void rx_dma_timer_init(struct lpuart_port *sport)
  951. {
  952. setup_timer(&sport->lpuart_timer, lpuart_timer_func,
  953. (unsigned long)sport);
  954. sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
  955. add_timer(&sport->lpuart_timer);
  956. }
  957. static int lpuart_startup(struct uart_port *port)
  958. {
  959. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  960. int ret;
  961. unsigned long flags;
  962. unsigned char temp;
  963. /* determine FIFO size and enable FIFO mode */
  964. temp = readb(sport->port.membase + UARTPFIFO);
  965. sport->txfifo_size = 0x1 << (((temp >> UARTPFIFO_TXSIZE_OFF) &
  966. UARTPFIFO_FIFOSIZE_MASK) + 1);
  967. sport->port.fifosize = sport->txfifo_size;
  968. sport->rxfifo_size = 0x1 << (((temp >> UARTPFIFO_RXSIZE_OFF) &
  969. UARTPFIFO_FIFOSIZE_MASK) + 1);
  970. ret = devm_request_irq(port->dev, port->irq, lpuart_int, 0,
  971. DRIVER_NAME, sport);
  972. if (ret)
  973. return ret;
  974. spin_lock_irqsave(&sport->port.lock, flags);
  975. lpuart_setup_watermark(sport);
  976. temp = readb(sport->port.membase + UARTCR2);
  977. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  978. writeb(temp, sport->port.membase + UARTCR2);
  979. if (sport->dma_rx_chan && !lpuart_start_rx_dma(sport)) {
  980. /* set Rx DMA timeout */
  981. sport->dma_rx_timeout = msecs_to_jiffies(DMA_RX_TIMEOUT);
  982. if (!sport->dma_rx_timeout)
  983. sport->dma_rx_timeout = 1;
  984. sport->lpuart_dma_rx_use = true;
  985. rx_dma_timer_init(sport);
  986. } else {
  987. sport->lpuart_dma_rx_use = false;
  988. }
  989. if (sport->dma_tx_chan && !lpuart_dma_tx_request(port)) {
  990. init_waitqueue_head(&sport->dma_wait);
  991. sport->lpuart_dma_tx_use = true;
  992. temp = readb(port->membase + UARTCR5);
  993. writeb(temp | UARTCR5_TDMAS, port->membase + UARTCR5);
  994. } else {
  995. sport->lpuart_dma_tx_use = false;
  996. }
  997. spin_unlock_irqrestore(&sport->port.lock, flags);
  998. return 0;
  999. }
  1000. static int lpuart32_startup(struct uart_port *port)
  1001. {
  1002. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1003. int ret;
  1004. unsigned long flags;
  1005. unsigned long temp;
  1006. /* determine FIFO size */
  1007. temp = lpuart32_read(sport->port.membase + UARTFIFO);
  1008. sport->txfifo_size = 0x1 << (((temp >> UARTFIFO_TXSIZE_OFF) &
  1009. UARTFIFO_FIFOSIZE_MASK) - 1);
  1010. sport->rxfifo_size = 0x1 << (((temp >> UARTFIFO_RXSIZE_OFF) &
  1011. UARTFIFO_FIFOSIZE_MASK) - 1);
  1012. ret = devm_request_irq(port->dev, port->irq, lpuart32_int, 0,
  1013. DRIVER_NAME, sport);
  1014. if (ret)
  1015. return ret;
  1016. spin_lock_irqsave(&sport->port.lock, flags);
  1017. lpuart32_setup_watermark(sport);
  1018. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  1019. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE | UARTCTRL_TE);
  1020. temp |= UARTCTRL_ILIE;
  1021. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  1022. spin_unlock_irqrestore(&sport->port.lock, flags);
  1023. return 0;
  1024. }
  1025. static void lpuart_shutdown(struct uart_port *port)
  1026. {
  1027. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1028. unsigned char temp;
  1029. unsigned long flags;
  1030. spin_lock_irqsave(&port->lock, flags);
  1031. /* disable Rx/Tx and interrupts */
  1032. temp = readb(port->membase + UARTCR2);
  1033. temp &= ~(UARTCR2_TE | UARTCR2_RE |
  1034. UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1035. writeb(temp, port->membase + UARTCR2);
  1036. spin_unlock_irqrestore(&port->lock, flags);
  1037. devm_free_irq(port->dev, port->irq, sport);
  1038. if (sport->lpuart_dma_rx_use) {
  1039. del_timer_sync(&sport->lpuart_timer);
  1040. lpuart_dma_rx_free(&sport->port);
  1041. }
  1042. if (sport->lpuart_dma_tx_use) {
  1043. if (wait_event_interruptible(sport->dma_wait,
  1044. !sport->dma_tx_in_progress) != false) {
  1045. sport->dma_tx_in_progress = false;
  1046. dmaengine_terminate_all(sport->dma_tx_chan);
  1047. }
  1048. lpuart_stop_tx(port);
  1049. }
  1050. }
  1051. static void lpuart32_shutdown(struct uart_port *port)
  1052. {
  1053. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1054. unsigned long temp;
  1055. unsigned long flags;
  1056. spin_lock_irqsave(&port->lock, flags);
  1057. /* disable Rx/Tx and interrupts */
  1058. temp = lpuart32_read(port->membase + UARTCTRL);
  1059. temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
  1060. UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1061. lpuart32_write(temp, port->membase + UARTCTRL);
  1062. spin_unlock_irqrestore(&port->lock, flags);
  1063. devm_free_irq(port->dev, port->irq, sport);
  1064. }
  1065. static void
  1066. lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
  1067. struct ktermios *old)
  1068. {
  1069. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1070. unsigned long flags;
  1071. unsigned char cr1, old_cr1, old_cr2, cr3, cr4, bdh, modem;
  1072. unsigned int baud;
  1073. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1074. unsigned int sbr, brfa;
  1075. cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
  1076. old_cr2 = readb(sport->port.membase + UARTCR2);
  1077. cr3 = readb(sport->port.membase + UARTCR3);
  1078. cr4 = readb(sport->port.membase + UARTCR4);
  1079. bdh = readb(sport->port.membase + UARTBDH);
  1080. modem = readb(sport->port.membase + UARTMODEM);
  1081. /*
  1082. * only support CS8 and CS7, and for CS7 must enable PE.
  1083. * supported mode:
  1084. * - (7,e/o,1)
  1085. * - (8,n,1)
  1086. * - (8,m/s,1)
  1087. * - (8,e/o,1)
  1088. */
  1089. while ((termios->c_cflag & CSIZE) != CS8 &&
  1090. (termios->c_cflag & CSIZE) != CS7) {
  1091. termios->c_cflag &= ~CSIZE;
  1092. termios->c_cflag |= old_csize;
  1093. old_csize = CS8;
  1094. }
  1095. if ((termios->c_cflag & CSIZE) == CS8 ||
  1096. (termios->c_cflag & CSIZE) == CS7)
  1097. cr1 = old_cr1 & ~UARTCR1_M;
  1098. if (termios->c_cflag & CMSPAR) {
  1099. if ((termios->c_cflag & CSIZE) != CS8) {
  1100. termios->c_cflag &= ~CSIZE;
  1101. termios->c_cflag |= CS8;
  1102. }
  1103. cr1 |= UARTCR1_M;
  1104. }
  1105. /*
  1106. * When auto RS-485 RTS mode is enabled,
  1107. * hardware flow control need to be disabled.
  1108. */
  1109. if (sport->port.rs485.flags & SER_RS485_ENABLED)
  1110. termios->c_cflag &= ~CRTSCTS;
  1111. if (termios->c_cflag & CRTSCTS) {
  1112. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1113. } else {
  1114. termios->c_cflag &= ~CRTSCTS;
  1115. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1116. }
  1117. if (termios->c_cflag & CSTOPB)
  1118. termios->c_cflag &= ~CSTOPB;
  1119. /* parity must be enabled when CS7 to match 8-bits format */
  1120. if ((termios->c_cflag & CSIZE) == CS7)
  1121. termios->c_cflag |= PARENB;
  1122. if ((termios->c_cflag & PARENB)) {
  1123. if (termios->c_cflag & CMSPAR) {
  1124. cr1 &= ~UARTCR1_PE;
  1125. if (termios->c_cflag & PARODD)
  1126. cr3 |= UARTCR3_T8;
  1127. else
  1128. cr3 &= ~UARTCR3_T8;
  1129. } else {
  1130. cr1 |= UARTCR1_PE;
  1131. if ((termios->c_cflag & CSIZE) == CS8)
  1132. cr1 |= UARTCR1_M;
  1133. if (termios->c_cflag & PARODD)
  1134. cr1 |= UARTCR1_PT;
  1135. else
  1136. cr1 &= ~UARTCR1_PT;
  1137. }
  1138. }
  1139. /* ask the core to calculate the divisor */
  1140. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1141. /*
  1142. * Need to update the Ring buffer length according to the selected
  1143. * baud rate and restart Rx DMA path.
  1144. *
  1145. * Since timer function acqures sport->port.lock, need to stop before
  1146. * acquring same lock because otherwise del_timer_sync() can deadlock.
  1147. */
  1148. if (old && sport->lpuart_dma_rx_use) {
  1149. del_timer_sync(&sport->lpuart_timer);
  1150. lpuart_dma_rx_free(&sport->port);
  1151. }
  1152. spin_lock_irqsave(&sport->port.lock, flags);
  1153. sport->port.read_status_mask = 0;
  1154. if (termios->c_iflag & INPCK)
  1155. sport->port.read_status_mask |= (UARTSR1_FE | UARTSR1_PE);
  1156. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1157. sport->port.read_status_mask |= UARTSR1_FE;
  1158. /* characters to ignore */
  1159. sport->port.ignore_status_mask = 0;
  1160. if (termios->c_iflag & IGNPAR)
  1161. sport->port.ignore_status_mask |= UARTSR1_PE;
  1162. if (termios->c_iflag & IGNBRK) {
  1163. sport->port.ignore_status_mask |= UARTSR1_FE;
  1164. /*
  1165. * if we're ignoring parity and break indicators,
  1166. * ignore overruns too (for real raw support).
  1167. */
  1168. if (termios->c_iflag & IGNPAR)
  1169. sport->port.ignore_status_mask |= UARTSR1_OR;
  1170. }
  1171. /* update the per-port timeout */
  1172. uart_update_timeout(port, termios->c_cflag, baud);
  1173. /* wait transmit engin complete */
  1174. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1175. barrier();
  1176. /* disable transmit and receive */
  1177. writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
  1178. sport->port.membase + UARTCR2);
  1179. sbr = sport->port.uartclk / (16 * baud);
  1180. brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
  1181. bdh &= ~UARTBDH_SBR_MASK;
  1182. bdh |= (sbr >> 8) & 0x1F;
  1183. cr4 &= ~UARTCR4_BRFA_MASK;
  1184. brfa &= UARTCR4_BRFA_MASK;
  1185. writeb(cr4 | brfa, sport->port.membase + UARTCR4);
  1186. writeb(bdh, sport->port.membase + UARTBDH);
  1187. writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
  1188. writeb(cr3, sport->port.membase + UARTCR3);
  1189. writeb(cr1, sport->port.membase + UARTCR1);
  1190. writeb(modem, sport->port.membase + UARTMODEM);
  1191. /* restore control register */
  1192. writeb(old_cr2, sport->port.membase + UARTCR2);
  1193. if (old && sport->lpuart_dma_rx_use) {
  1194. if (!lpuart_start_rx_dma(sport))
  1195. rx_dma_timer_init(sport);
  1196. else
  1197. sport->lpuart_dma_rx_use = false;
  1198. }
  1199. spin_unlock_irqrestore(&sport->port.lock, flags);
  1200. }
  1201. static void
  1202. lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
  1203. struct ktermios *old)
  1204. {
  1205. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1206. unsigned long flags;
  1207. unsigned long ctrl, old_ctrl, bd, modem;
  1208. unsigned int baud;
  1209. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1210. unsigned int sbr;
  1211. ctrl = old_ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  1212. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1213. modem = lpuart32_read(sport->port.membase + UARTMODIR);
  1214. /*
  1215. * only support CS8 and CS7, and for CS7 must enable PE.
  1216. * supported mode:
  1217. * - (7,e/o,1)
  1218. * - (8,n,1)
  1219. * - (8,m/s,1)
  1220. * - (8,e/o,1)
  1221. */
  1222. while ((termios->c_cflag & CSIZE) != CS8 &&
  1223. (termios->c_cflag & CSIZE) != CS7) {
  1224. termios->c_cflag &= ~CSIZE;
  1225. termios->c_cflag |= old_csize;
  1226. old_csize = CS8;
  1227. }
  1228. if ((termios->c_cflag & CSIZE) == CS8 ||
  1229. (termios->c_cflag & CSIZE) == CS7)
  1230. ctrl = old_ctrl & ~UARTCTRL_M;
  1231. if (termios->c_cflag & CMSPAR) {
  1232. if ((termios->c_cflag & CSIZE) != CS8) {
  1233. termios->c_cflag &= ~CSIZE;
  1234. termios->c_cflag |= CS8;
  1235. }
  1236. ctrl |= UARTCTRL_M;
  1237. }
  1238. if (termios->c_cflag & CRTSCTS) {
  1239. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1240. } else {
  1241. termios->c_cflag &= ~CRTSCTS;
  1242. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1243. }
  1244. if (termios->c_cflag & CSTOPB)
  1245. termios->c_cflag &= ~CSTOPB;
  1246. /* parity must be enabled when CS7 to match 8-bits format */
  1247. if ((termios->c_cflag & CSIZE) == CS7)
  1248. termios->c_cflag |= PARENB;
  1249. if ((termios->c_cflag & PARENB)) {
  1250. if (termios->c_cflag & CMSPAR) {
  1251. ctrl &= ~UARTCTRL_PE;
  1252. ctrl |= UARTCTRL_M;
  1253. } else {
  1254. ctrl |= UARTCR1_PE;
  1255. if ((termios->c_cflag & CSIZE) == CS8)
  1256. ctrl |= UARTCTRL_M;
  1257. if (termios->c_cflag & PARODD)
  1258. ctrl |= UARTCTRL_PT;
  1259. else
  1260. ctrl &= ~UARTCTRL_PT;
  1261. }
  1262. }
  1263. /* ask the core to calculate the divisor */
  1264. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1265. spin_lock_irqsave(&sport->port.lock, flags);
  1266. sport->port.read_status_mask = 0;
  1267. if (termios->c_iflag & INPCK)
  1268. sport->port.read_status_mask |= (UARTSTAT_FE | UARTSTAT_PE);
  1269. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1270. sport->port.read_status_mask |= UARTSTAT_FE;
  1271. /* characters to ignore */
  1272. sport->port.ignore_status_mask = 0;
  1273. if (termios->c_iflag & IGNPAR)
  1274. sport->port.ignore_status_mask |= UARTSTAT_PE;
  1275. if (termios->c_iflag & IGNBRK) {
  1276. sport->port.ignore_status_mask |= UARTSTAT_FE;
  1277. /*
  1278. * if we're ignoring parity and break indicators,
  1279. * ignore overruns too (for real raw support).
  1280. */
  1281. if (termios->c_iflag & IGNPAR)
  1282. sport->port.ignore_status_mask |= UARTSTAT_OR;
  1283. }
  1284. /* update the per-port timeout */
  1285. uart_update_timeout(port, termios->c_cflag, baud);
  1286. /* wait transmit engin complete */
  1287. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1288. barrier();
  1289. /* disable transmit and receive */
  1290. lpuart32_write(old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
  1291. sport->port.membase + UARTCTRL);
  1292. sbr = sport->port.uartclk / (16 * baud);
  1293. bd &= ~UARTBAUD_SBR_MASK;
  1294. bd |= sbr & UARTBAUD_SBR_MASK;
  1295. bd |= UARTBAUD_BOTHEDGE;
  1296. bd &= ~(UARTBAUD_TDMAE | UARTBAUD_RDMAE);
  1297. lpuart32_write(bd, sport->port.membase + UARTBAUD);
  1298. lpuart32_write(modem, sport->port.membase + UARTMODIR);
  1299. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  1300. /* restore control register */
  1301. spin_unlock_irqrestore(&sport->port.lock, flags);
  1302. }
  1303. static const char *lpuart_type(struct uart_port *port)
  1304. {
  1305. return "FSL_LPUART";
  1306. }
  1307. static void lpuart_release_port(struct uart_port *port)
  1308. {
  1309. /* nothing to do */
  1310. }
  1311. static int lpuart_request_port(struct uart_port *port)
  1312. {
  1313. return 0;
  1314. }
  1315. /* configure/autoconfigure the port */
  1316. static void lpuart_config_port(struct uart_port *port, int flags)
  1317. {
  1318. if (flags & UART_CONFIG_TYPE)
  1319. port->type = PORT_LPUART;
  1320. }
  1321. static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
  1322. {
  1323. int ret = 0;
  1324. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
  1325. ret = -EINVAL;
  1326. if (port->irq != ser->irq)
  1327. ret = -EINVAL;
  1328. if (ser->io_type != UPIO_MEM)
  1329. ret = -EINVAL;
  1330. if (port->uartclk / 16 != ser->baud_base)
  1331. ret = -EINVAL;
  1332. if (port->iobase != ser->port)
  1333. ret = -EINVAL;
  1334. if (ser->hub6 != 0)
  1335. ret = -EINVAL;
  1336. return ret;
  1337. }
  1338. static const struct uart_ops lpuart_pops = {
  1339. .tx_empty = lpuart_tx_empty,
  1340. .set_mctrl = lpuart_set_mctrl,
  1341. .get_mctrl = lpuart_get_mctrl,
  1342. .stop_tx = lpuart_stop_tx,
  1343. .start_tx = lpuart_start_tx,
  1344. .stop_rx = lpuart_stop_rx,
  1345. .break_ctl = lpuart_break_ctl,
  1346. .startup = lpuart_startup,
  1347. .shutdown = lpuart_shutdown,
  1348. .set_termios = lpuart_set_termios,
  1349. .type = lpuart_type,
  1350. .request_port = lpuart_request_port,
  1351. .release_port = lpuart_release_port,
  1352. .config_port = lpuart_config_port,
  1353. .verify_port = lpuart_verify_port,
  1354. .flush_buffer = lpuart_flush_buffer,
  1355. #if defined(CONFIG_CONSOLE_POLL)
  1356. .poll_init = lpuart_poll_init,
  1357. .poll_get_char = lpuart_poll_get_char,
  1358. .poll_put_char = lpuart_poll_put_char,
  1359. #endif
  1360. };
  1361. static const struct uart_ops lpuart32_pops = {
  1362. .tx_empty = lpuart32_tx_empty,
  1363. .set_mctrl = lpuart32_set_mctrl,
  1364. .get_mctrl = lpuart32_get_mctrl,
  1365. .stop_tx = lpuart32_stop_tx,
  1366. .start_tx = lpuart32_start_tx,
  1367. .stop_rx = lpuart32_stop_rx,
  1368. .break_ctl = lpuart32_break_ctl,
  1369. .startup = lpuart32_startup,
  1370. .shutdown = lpuart32_shutdown,
  1371. .set_termios = lpuart32_set_termios,
  1372. .type = lpuart_type,
  1373. .request_port = lpuart_request_port,
  1374. .release_port = lpuart_release_port,
  1375. .config_port = lpuart_config_port,
  1376. .verify_port = lpuart_verify_port,
  1377. .flush_buffer = lpuart_flush_buffer,
  1378. };
  1379. static struct lpuart_port *lpuart_ports[UART_NR];
  1380. #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
  1381. static void lpuart_console_putchar(struct uart_port *port, int ch)
  1382. {
  1383. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  1384. barrier();
  1385. writeb(ch, port->membase + UARTDR);
  1386. }
  1387. static void lpuart32_console_putchar(struct uart_port *port, int ch)
  1388. {
  1389. while (!(lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE))
  1390. barrier();
  1391. lpuart32_write(ch, port->membase + UARTDATA);
  1392. }
  1393. static void
  1394. lpuart_console_write(struct console *co, const char *s, unsigned int count)
  1395. {
  1396. struct lpuart_port *sport = lpuart_ports[co->index];
  1397. unsigned char old_cr2, cr2;
  1398. /* first save CR2 and then disable interrupts */
  1399. cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
  1400. cr2 |= (UARTCR2_TE | UARTCR2_RE);
  1401. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1402. writeb(cr2, sport->port.membase + UARTCR2);
  1403. uart_console_write(&sport->port, s, count, lpuart_console_putchar);
  1404. /* wait for transmitter finish complete and restore CR2 */
  1405. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1406. barrier();
  1407. writeb(old_cr2, sport->port.membase + UARTCR2);
  1408. }
  1409. static void
  1410. lpuart32_console_write(struct console *co, const char *s, unsigned int count)
  1411. {
  1412. struct lpuart_port *sport = lpuart_ports[co->index];
  1413. unsigned long old_cr, cr;
  1414. /* first save CR2 and then disable interrupts */
  1415. cr = old_cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1416. cr |= (UARTCTRL_TE | UARTCTRL_RE);
  1417. cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1418. lpuart32_write(cr, sport->port.membase + UARTCTRL);
  1419. uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
  1420. /* wait for transmitter finish complete and restore CR2 */
  1421. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1422. barrier();
  1423. lpuart32_write(old_cr, sport->port.membase + UARTCTRL);
  1424. }
  1425. /*
  1426. * if the port was already initialised (eg, by a boot loader),
  1427. * try to determine the current setup.
  1428. */
  1429. static void __init
  1430. lpuart_console_get_options(struct lpuart_port *sport, int *baud,
  1431. int *parity, int *bits)
  1432. {
  1433. unsigned char cr, bdh, bdl, brfa;
  1434. unsigned int sbr, uartclk, baud_raw;
  1435. cr = readb(sport->port.membase + UARTCR2);
  1436. cr &= UARTCR2_TE | UARTCR2_RE;
  1437. if (!cr)
  1438. return;
  1439. /* ok, the port was enabled */
  1440. cr = readb(sport->port.membase + UARTCR1);
  1441. *parity = 'n';
  1442. if (cr & UARTCR1_PE) {
  1443. if (cr & UARTCR1_PT)
  1444. *parity = 'o';
  1445. else
  1446. *parity = 'e';
  1447. }
  1448. if (cr & UARTCR1_M)
  1449. *bits = 9;
  1450. else
  1451. *bits = 8;
  1452. bdh = readb(sport->port.membase + UARTBDH);
  1453. bdh &= UARTBDH_SBR_MASK;
  1454. bdl = readb(sport->port.membase + UARTBDL);
  1455. sbr = bdh;
  1456. sbr <<= 8;
  1457. sbr |= bdl;
  1458. brfa = readb(sport->port.membase + UARTCR4);
  1459. brfa &= UARTCR4_BRFA_MASK;
  1460. uartclk = clk_get_rate(sport->clk);
  1461. /*
  1462. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1463. */
  1464. baud_raw = uartclk / (16 * (sbr + brfa / 32));
  1465. if (*baud != baud_raw)
  1466. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1467. "from %d to %d\n", baud_raw, *baud);
  1468. }
  1469. static void __init
  1470. lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
  1471. int *parity, int *bits)
  1472. {
  1473. unsigned long cr, bd;
  1474. unsigned int sbr, uartclk, baud_raw;
  1475. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1476. cr &= UARTCTRL_TE | UARTCTRL_RE;
  1477. if (!cr)
  1478. return;
  1479. /* ok, the port was enabled */
  1480. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1481. *parity = 'n';
  1482. if (cr & UARTCTRL_PE) {
  1483. if (cr & UARTCTRL_PT)
  1484. *parity = 'o';
  1485. else
  1486. *parity = 'e';
  1487. }
  1488. if (cr & UARTCTRL_M)
  1489. *bits = 9;
  1490. else
  1491. *bits = 8;
  1492. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1493. bd &= UARTBAUD_SBR_MASK;
  1494. sbr = bd;
  1495. uartclk = clk_get_rate(sport->clk);
  1496. /*
  1497. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1498. */
  1499. baud_raw = uartclk / (16 * sbr);
  1500. if (*baud != baud_raw)
  1501. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1502. "from %d to %d\n", baud_raw, *baud);
  1503. }
  1504. static int __init lpuart_console_setup(struct console *co, char *options)
  1505. {
  1506. struct lpuart_port *sport;
  1507. int baud = 115200;
  1508. int bits = 8;
  1509. int parity = 'n';
  1510. int flow = 'n';
  1511. /*
  1512. * check whether an invalid uart number has been specified, and
  1513. * if so, search for the first available port that does have
  1514. * console support.
  1515. */
  1516. if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
  1517. co->index = 0;
  1518. sport = lpuart_ports[co->index];
  1519. if (sport == NULL)
  1520. return -ENODEV;
  1521. if (options)
  1522. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1523. else
  1524. if (sport->lpuart32)
  1525. lpuart32_console_get_options(sport, &baud, &parity, &bits);
  1526. else
  1527. lpuart_console_get_options(sport, &baud, &parity, &bits);
  1528. if (sport->lpuart32)
  1529. lpuart32_setup_watermark(sport);
  1530. else
  1531. lpuart_setup_watermark(sport);
  1532. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  1533. }
  1534. static struct uart_driver lpuart_reg;
  1535. static struct console lpuart_console = {
  1536. .name = DEV_NAME,
  1537. .write = lpuart_console_write,
  1538. .device = uart_console_device,
  1539. .setup = lpuart_console_setup,
  1540. .flags = CON_PRINTBUFFER,
  1541. .index = -1,
  1542. .data = &lpuart_reg,
  1543. };
  1544. static struct console lpuart32_console = {
  1545. .name = DEV_NAME,
  1546. .write = lpuart32_console_write,
  1547. .device = uart_console_device,
  1548. .setup = lpuart_console_setup,
  1549. .flags = CON_PRINTBUFFER,
  1550. .index = -1,
  1551. .data = &lpuart_reg,
  1552. };
  1553. static void lpuart_early_write(struct console *con, const char *s, unsigned n)
  1554. {
  1555. struct earlycon_device *dev = con->data;
  1556. uart_console_write(&dev->port, s, n, lpuart_console_putchar);
  1557. }
  1558. static void lpuart32_early_write(struct console *con, const char *s, unsigned n)
  1559. {
  1560. struct earlycon_device *dev = con->data;
  1561. uart_console_write(&dev->port, s, n, lpuart32_console_putchar);
  1562. }
  1563. static int __init lpuart_early_console_setup(struct earlycon_device *device,
  1564. const char *opt)
  1565. {
  1566. if (!device->port.membase)
  1567. return -ENODEV;
  1568. device->con->write = lpuart_early_write;
  1569. return 0;
  1570. }
  1571. static int __init lpuart32_early_console_setup(struct earlycon_device *device,
  1572. const char *opt)
  1573. {
  1574. if (!device->port.membase)
  1575. return -ENODEV;
  1576. device->con->write = lpuart32_early_write;
  1577. return 0;
  1578. }
  1579. OF_EARLYCON_DECLARE(lpuart, "fsl,vf610-lpuart", lpuart_early_console_setup);
  1580. OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1021a-lpuart", lpuart32_early_console_setup);
  1581. EARLYCON_DECLARE(lpuart, lpuart_early_console_setup);
  1582. EARLYCON_DECLARE(lpuart32, lpuart32_early_console_setup);
  1583. #define LPUART_CONSOLE (&lpuart_console)
  1584. #define LPUART32_CONSOLE (&lpuart32_console)
  1585. #else
  1586. #define LPUART_CONSOLE NULL
  1587. #define LPUART32_CONSOLE NULL
  1588. #endif
  1589. static struct uart_driver lpuart_reg = {
  1590. .owner = THIS_MODULE,
  1591. .driver_name = DRIVER_NAME,
  1592. .dev_name = DEV_NAME,
  1593. .nr = ARRAY_SIZE(lpuart_ports),
  1594. .cons = LPUART_CONSOLE,
  1595. };
  1596. static int lpuart_probe(struct platform_device *pdev)
  1597. {
  1598. struct device_node *np = pdev->dev.of_node;
  1599. struct lpuart_port *sport;
  1600. struct resource *res;
  1601. int ret;
  1602. sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
  1603. if (!sport)
  1604. return -ENOMEM;
  1605. pdev->dev.coherent_dma_mask = 0;
  1606. ret = of_alias_get_id(np, "serial");
  1607. if (ret < 0) {
  1608. dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  1609. return ret;
  1610. }
  1611. sport->port.line = ret;
  1612. sport->lpuart32 = of_device_is_compatible(np, "fsl,ls1021a-lpuart");
  1613. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1614. sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
  1615. if (IS_ERR(sport->port.membase))
  1616. return PTR_ERR(sport->port.membase);
  1617. sport->port.mapbase = res->start;
  1618. sport->port.dev = &pdev->dev;
  1619. sport->port.type = PORT_LPUART;
  1620. sport->port.iotype = UPIO_MEM;
  1621. ret = platform_get_irq(pdev, 0);
  1622. if (ret < 0) {
  1623. dev_err(&pdev->dev, "cannot obtain irq\n");
  1624. return ret;
  1625. }
  1626. sport->port.irq = ret;
  1627. if (sport->lpuart32)
  1628. sport->port.ops = &lpuart32_pops;
  1629. else
  1630. sport->port.ops = &lpuart_pops;
  1631. sport->port.flags = UPF_BOOT_AUTOCONF;
  1632. sport->port.rs485_config = lpuart_config_rs485;
  1633. sport->clk = devm_clk_get(&pdev->dev, "ipg");
  1634. if (IS_ERR(sport->clk)) {
  1635. ret = PTR_ERR(sport->clk);
  1636. dev_err(&pdev->dev, "failed to get uart clk: %d\n", ret);
  1637. return ret;
  1638. }
  1639. ret = clk_prepare_enable(sport->clk);
  1640. if (ret) {
  1641. dev_err(&pdev->dev, "failed to enable uart clk: %d\n", ret);
  1642. return ret;
  1643. }
  1644. sport->port.uartclk = clk_get_rate(sport->clk);
  1645. lpuart_ports[sport->port.line] = sport;
  1646. platform_set_drvdata(pdev, &sport->port);
  1647. if (sport->lpuart32)
  1648. lpuart_reg.cons = LPUART32_CONSOLE;
  1649. else
  1650. lpuart_reg.cons = LPUART_CONSOLE;
  1651. ret = uart_add_one_port(&lpuart_reg, &sport->port);
  1652. if (ret) {
  1653. clk_disable_unprepare(sport->clk);
  1654. return ret;
  1655. }
  1656. sport->dma_tx_chan = dma_request_slave_channel(sport->port.dev, "tx");
  1657. if (!sport->dma_tx_chan)
  1658. dev_info(sport->port.dev, "DMA tx channel request failed, "
  1659. "operating without tx DMA\n");
  1660. sport->dma_rx_chan = dma_request_slave_channel(sport->port.dev, "rx");
  1661. if (!sport->dma_rx_chan)
  1662. dev_info(sport->port.dev, "DMA rx channel request failed, "
  1663. "operating without rx DMA\n");
  1664. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time")) {
  1665. sport->port.rs485.flags |= SER_RS485_ENABLED;
  1666. sport->port.rs485.flags |= SER_RS485_RTS_ON_SEND;
  1667. writeb(UARTMODEM_TXRTSE, sport->port.membase + UARTMODEM);
  1668. }
  1669. return 0;
  1670. }
  1671. static int lpuart_remove(struct platform_device *pdev)
  1672. {
  1673. struct lpuart_port *sport = platform_get_drvdata(pdev);
  1674. uart_remove_one_port(&lpuart_reg, &sport->port);
  1675. clk_disable_unprepare(sport->clk);
  1676. if (sport->dma_tx_chan)
  1677. dma_release_channel(sport->dma_tx_chan);
  1678. if (sport->dma_rx_chan)
  1679. dma_release_channel(sport->dma_rx_chan);
  1680. return 0;
  1681. }
  1682. #ifdef CONFIG_PM_SLEEP
  1683. static int lpuart_suspend(struct device *dev)
  1684. {
  1685. struct lpuart_port *sport = dev_get_drvdata(dev);
  1686. unsigned long temp;
  1687. if (sport->lpuart32) {
  1688. /* disable Rx/Tx and interrupts */
  1689. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  1690. temp &= ~(UARTCTRL_TE | UARTCTRL_TIE | UARTCTRL_TCIE);
  1691. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  1692. } else {
  1693. /* disable Rx/Tx and interrupts */
  1694. temp = readb(sport->port.membase + UARTCR2);
  1695. temp &= ~(UARTCR2_TE | UARTCR2_TIE | UARTCR2_TCIE);
  1696. writeb(temp, sport->port.membase + UARTCR2);
  1697. }
  1698. uart_suspend_port(&lpuart_reg, &sport->port);
  1699. if (sport->lpuart_dma_rx_use) {
  1700. /*
  1701. * EDMA driver during suspend will forcefully release any
  1702. * non-idle DMA channels. If port wakeup is enabled or if port
  1703. * is console port or 'no_console_suspend' is set the Rx DMA
  1704. * cannot resume as as expected, hence gracefully release the
  1705. * Rx DMA path before suspend and start Rx DMA path on resume.
  1706. */
  1707. if (sport->port.irq_wake) {
  1708. del_timer_sync(&sport->lpuart_timer);
  1709. lpuart_dma_rx_free(&sport->port);
  1710. }
  1711. /* Disable Rx DMA to use UART port as wakeup source */
  1712. writeb(readb(sport->port.membase + UARTCR5) & ~UARTCR5_RDMAS,
  1713. sport->port.membase + UARTCR5);
  1714. }
  1715. if (sport->lpuart_dma_tx_use) {
  1716. sport->dma_tx_in_progress = false;
  1717. dmaengine_terminate_all(sport->dma_tx_chan);
  1718. }
  1719. if (sport->port.suspended && !sport->port.irq_wake)
  1720. clk_disable_unprepare(sport->clk);
  1721. return 0;
  1722. }
  1723. static int lpuart_resume(struct device *dev)
  1724. {
  1725. struct lpuart_port *sport = dev_get_drvdata(dev);
  1726. unsigned long temp;
  1727. if (sport->port.suspended && !sport->port.irq_wake)
  1728. clk_prepare_enable(sport->clk);
  1729. if (sport->lpuart32) {
  1730. lpuart32_setup_watermark(sport);
  1731. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  1732. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE |
  1733. UARTCTRL_TE | UARTCTRL_ILIE);
  1734. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  1735. } else {
  1736. lpuart_setup_watermark(sport);
  1737. temp = readb(sport->port.membase + UARTCR2);
  1738. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  1739. writeb(temp, sport->port.membase + UARTCR2);
  1740. }
  1741. if (sport->lpuart_dma_rx_use) {
  1742. if (sport->port.irq_wake) {
  1743. if (!lpuart_start_rx_dma(sport))
  1744. rx_dma_timer_init(sport);
  1745. else
  1746. sport->lpuart_dma_rx_use = false;
  1747. }
  1748. }
  1749. if (sport->dma_tx_chan && !lpuart_dma_tx_request(&sport->port)) {
  1750. init_waitqueue_head(&sport->dma_wait);
  1751. sport->lpuart_dma_tx_use = true;
  1752. writeb(readb(sport->port.membase + UARTCR5) |
  1753. UARTCR5_TDMAS, sport->port.membase + UARTCR5);
  1754. } else {
  1755. sport->lpuart_dma_tx_use = false;
  1756. }
  1757. uart_resume_port(&lpuart_reg, &sport->port);
  1758. return 0;
  1759. }
  1760. #endif
  1761. static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
  1762. static struct platform_driver lpuart_driver = {
  1763. .probe = lpuart_probe,
  1764. .remove = lpuart_remove,
  1765. .driver = {
  1766. .name = "fsl-lpuart",
  1767. .of_match_table = lpuart_dt_ids,
  1768. .pm = &lpuart_pm_ops,
  1769. },
  1770. };
  1771. static int __init lpuart_serial_init(void)
  1772. {
  1773. int ret = uart_register_driver(&lpuart_reg);
  1774. if (ret)
  1775. return ret;
  1776. ret = platform_driver_register(&lpuart_driver);
  1777. if (ret)
  1778. uart_unregister_driver(&lpuart_reg);
  1779. return ret;
  1780. }
  1781. static void __exit lpuart_serial_exit(void)
  1782. {
  1783. platform_driver_unregister(&lpuart_driver);
  1784. uart_unregister_driver(&lpuart_reg);
  1785. }
  1786. module_init(lpuart_serial_init);
  1787. module_exit(lpuart_serial_exit);
  1788. MODULE_DESCRIPTION("Freescale lpuart serial port driver");
  1789. MODULE_LICENSE("GPL v2");