8250_exar.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * Probe module for 8250/16550-type Exar chips PCI serial ports.
  3. *
  4. * Based on drivers/tty/serial/8250/8250_pci.c,
  5. *
  6. * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/io.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/pci.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial_reg.h>
  18. #include <linux/slab.h>
  19. #include <linux/string.h>
  20. #include <linux/tty.h>
  21. #include <linux/8250_pci.h>
  22. #include <asm/byteorder.h>
  23. #include "8250.h"
  24. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  25. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  26. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  27. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  28. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  29. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  30. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  31. #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
  32. #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
  33. #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */
  34. #define UART_EXAR_FCTR 0x08 /* Feature Control Register */
  35. #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */
  36. #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */
  37. #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */
  38. #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */
  39. #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */
  40. #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */
  41. #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */
  42. #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */
  43. #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
  44. #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
  45. #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
  46. #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
  47. #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
  48. #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
  49. #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
  50. #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
  51. #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
  52. #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
  53. #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
  54. #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
  55. struct exar8250;
  56. /**
  57. * struct exar8250_board - board information
  58. * @num_ports: number of serial ports
  59. * @reg_shift: describes UART register mapping in PCI memory
  60. */
  61. struct exar8250_board {
  62. unsigned int num_ports;
  63. unsigned int reg_shift;
  64. bool has_slave;
  65. int (*setup)(struct exar8250 *, struct pci_dev *,
  66. struct uart_8250_port *, int);
  67. void (*exit)(struct pci_dev *pcidev);
  68. };
  69. struct exar8250 {
  70. unsigned int nr;
  71. struct exar8250_board *board;
  72. int line[0];
  73. };
  74. static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  75. int idx, unsigned int offset,
  76. struct uart_8250_port *port)
  77. {
  78. const struct exar8250_board *board = priv->board;
  79. unsigned int bar = 0;
  80. if (!pcim_iomap_table(pcidev)[bar] && !pcim_iomap(pcidev, bar, 0))
  81. return -ENOMEM;
  82. port->port.iotype = UPIO_MEM;
  83. port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
  84. port->port.membase = pcim_iomap_table(pcidev)[bar] + offset;
  85. port->port.regshift = board->reg_shift;
  86. return 0;
  87. }
  88. static int
  89. pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  90. struct uart_8250_port *port, int idx)
  91. {
  92. unsigned int offset = idx * 0x200;
  93. unsigned int baud = 1843200;
  94. u8 __iomem *p;
  95. int err;
  96. port->port.flags |= UPF_EXAR_EFR;
  97. port->port.uartclk = baud * 16;
  98. err = default_setup(priv, pcidev, idx, offset, port);
  99. if (err)
  100. return err;
  101. p = port->port.membase;
  102. writeb(0x00, p + UART_EXAR_8XMODE);
  103. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  104. writeb(32, p + UART_EXAR_TXTRG);
  105. writeb(32, p + UART_EXAR_RXTRG);
  106. /*
  107. * Setup Multipurpose Input/Output pins.
  108. */
  109. if (idx == 0) {
  110. switch (pcidev->device) {
  111. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  112. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  113. writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
  114. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  115. writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
  116. break;
  117. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  118. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  119. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  120. writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
  121. writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
  122. break;
  123. }
  124. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  125. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  126. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  127. }
  128. return 0;
  129. }
  130. static int
  131. pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  132. struct uart_8250_port *port, int idx)
  133. {
  134. unsigned int offset = idx * 0x200;
  135. unsigned int baud = 1843200;
  136. port->port.uartclk = baud * 16;
  137. return default_setup(priv, pcidev, idx, offset, port);
  138. }
  139. static int
  140. pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  141. struct uart_8250_port *port, int idx)
  142. {
  143. unsigned int offset = idx * 0x200;
  144. unsigned int baud = 921600;
  145. port->port.uartclk = baud * 16;
  146. return default_setup(priv, pcidev, idx, offset, port);
  147. }
  148. static void setup_gpio(u8 __iomem *p)
  149. {
  150. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  151. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  152. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  153. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  154. writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
  155. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  156. writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
  157. writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
  158. writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
  159. writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
  160. writeb(0x00, p + UART_EXAR_MPIOSEL_15_8);
  161. writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
  162. }
  163. static void *
  164. xr17v35x_register_gpio(struct pci_dev *pcidev)
  165. {
  166. struct platform_device *pdev;
  167. pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
  168. if (!pdev)
  169. return NULL;
  170. platform_set_drvdata(pdev, pcidev);
  171. if (platform_device_add(pdev) < 0) {
  172. platform_device_put(pdev);
  173. return NULL;
  174. }
  175. return pdev;
  176. }
  177. static int
  178. pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  179. struct uart_8250_port *port, int idx)
  180. {
  181. const struct exar8250_board *board = priv->board;
  182. unsigned int offset = idx * 0x400;
  183. unsigned int baud = 7812500;
  184. u8 __iomem *p;
  185. int ret;
  186. port->port.uartclk = baud * 16;
  187. /*
  188. * Setup the uart clock for the devices on expansion slot to
  189. * half the clock speed of the main chip (which is 125MHz)
  190. */
  191. if (board->has_slave && idx >= 8)
  192. port->port.uartclk /= 2;
  193. ret = default_setup(priv, pcidev, idx, offset, port);
  194. if (ret)
  195. return ret;
  196. p = port->port.membase;
  197. writeb(0x00, p + UART_EXAR_8XMODE);
  198. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  199. writeb(128, p + UART_EXAR_TXTRG);
  200. writeb(128, p + UART_EXAR_RXTRG);
  201. if (idx == 0) {
  202. /* Setup Multipurpose Input/Output pins. */
  203. setup_gpio(p);
  204. port->port.private_data = xr17v35x_register_gpio(pcidev);
  205. }
  206. return 0;
  207. }
  208. static void pci_xr17v35x_exit(struct pci_dev *pcidev)
  209. {
  210. struct exar8250 *priv = pci_get_drvdata(pcidev);
  211. struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
  212. struct platform_device *pdev = port->port.private_data;
  213. platform_device_unregister(pdev);
  214. port->port.private_data = NULL;
  215. }
  216. static int
  217. exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
  218. {
  219. unsigned int nr_ports, i, bar = 0, maxnr;
  220. struct exar8250_board *board;
  221. struct uart_8250_port uart;
  222. struct exar8250 *priv;
  223. int rc;
  224. board = (struct exar8250_board *)ent->driver_data;
  225. if (!board)
  226. return -EINVAL;
  227. rc = pcim_enable_device(pcidev);
  228. if (rc)
  229. return rc;
  230. maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
  231. nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f;
  232. priv = devm_kzalloc(&pcidev->dev, sizeof(*priv) +
  233. sizeof(unsigned int) * nr_ports,
  234. GFP_KERNEL);
  235. if (!priv)
  236. return -ENOMEM;
  237. priv->board = board;
  238. pci_set_master(pcidev);
  239. rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
  240. if (rc < 0)
  241. return rc;
  242. memset(&uart, 0, sizeof(uart));
  243. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ
  244. | UPF_EXAR_EFR;
  245. uart.port.irq = pci_irq_vector(pcidev, 0);
  246. uart.port.dev = &pcidev->dev;
  247. for (i = 0; i < nr_ports && i < maxnr; i++) {
  248. rc = board->setup(priv, pcidev, &uart, i);
  249. if (rc) {
  250. dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
  251. break;
  252. }
  253. dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  254. uart.port.iobase, uart.port.irq, uart.port.iotype);
  255. priv->line[i] = serial8250_register_8250_port(&uart);
  256. if (priv->line[i] < 0) {
  257. dev_err(&pcidev->dev,
  258. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  259. uart.port.iobase, uart.port.irq,
  260. uart.port.iotype, priv->line[i]);
  261. break;
  262. }
  263. }
  264. priv->nr = i;
  265. pci_set_drvdata(pcidev, priv);
  266. return 0;
  267. }
  268. static void exar_pci_remove(struct pci_dev *pcidev)
  269. {
  270. struct exar8250 *priv = pci_get_drvdata(pcidev);
  271. unsigned int i;
  272. for (i = 0; i < priv->nr; i++)
  273. serial8250_unregister_port(priv->line[i]);
  274. if (priv->board->exit)
  275. priv->board->exit(pcidev);
  276. }
  277. static int __maybe_unused exar_suspend(struct device *dev)
  278. {
  279. struct pci_dev *pcidev = to_pci_dev(dev);
  280. struct exar8250 *priv = pci_get_drvdata(pcidev);
  281. unsigned int i;
  282. for (i = 0; i < priv->nr; i++)
  283. if (priv->line[i] >= 0)
  284. serial8250_suspend_port(priv->line[i]);
  285. /* Ensure that every init quirk is properly torn down */
  286. if (priv->board->exit)
  287. priv->board->exit(pcidev);
  288. return 0;
  289. }
  290. static int __maybe_unused exar_resume(struct device *dev)
  291. {
  292. struct pci_dev *pcidev = to_pci_dev(dev);
  293. struct exar8250 *priv = pci_get_drvdata(pcidev);
  294. unsigned int i;
  295. for (i = 0; i < priv->nr; i++)
  296. if (priv->line[i] >= 0)
  297. serial8250_resume_port(priv->line[i]);
  298. return 0;
  299. }
  300. static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
  301. static const struct exar8250_board pbn_fastcom335_2 = {
  302. .num_ports = 2,
  303. .setup = pci_fastcom335_setup,
  304. };
  305. static const struct exar8250_board pbn_fastcom335_4 = {
  306. .num_ports = 4,
  307. .setup = pci_fastcom335_setup,
  308. };
  309. static const struct exar8250_board pbn_fastcom335_8 = {
  310. .num_ports = 8,
  311. .setup = pci_fastcom335_setup,
  312. };
  313. static const struct exar8250_board pbn_connect = {
  314. .setup = pci_connect_tech_setup,
  315. };
  316. static const struct exar8250_board pbn_exar_ibm_saturn = {
  317. .num_ports = 1,
  318. .setup = pci_xr17c154_setup,
  319. };
  320. static const struct exar8250_board pbn_exar_XR17C15x = {
  321. .setup = pci_xr17c154_setup,
  322. };
  323. static const struct exar8250_board pbn_exar_XR17V35x = {
  324. .setup = pci_xr17v35x_setup,
  325. .exit = pci_xr17v35x_exit,
  326. };
  327. static const struct exar8250_board pbn_exar_XR17V4358 = {
  328. .num_ports = 12,
  329. .has_slave = true,
  330. .setup = pci_xr17v35x_setup,
  331. .exit = pci_xr17v35x_exit,
  332. };
  333. static const struct exar8250_board pbn_exar_XR17V8358 = {
  334. .num_ports = 16,
  335. .has_slave = true,
  336. .setup = pci_xr17v35x_setup,
  337. .exit = pci_xr17v35x_exit,
  338. };
  339. #define CONNECT_DEVICE(devid, sdevid, bd) { \
  340. PCI_DEVICE_SUB( \
  341. PCI_VENDOR_ID_EXAR, \
  342. PCI_DEVICE_ID_EXAR_##devid, \
  343. PCI_SUBVENDOR_ID_CONNECT_TECH, \
  344. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \
  345. (kernel_ulong_t)&bd \
  346. }
  347. #define EXAR_DEVICE(vend, devid, bd) { \
  348. PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \
  349. }
  350. #define IBM_DEVICE(devid, sdevid, bd) { \
  351. PCI_DEVICE_SUB( \
  352. PCI_VENDOR_ID_EXAR, \
  353. PCI_DEVICE_ID_EXAR_##devid, \
  354. PCI_VENDOR_ID_IBM, \
  355. PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \
  356. (kernel_ulong_t)&bd \
  357. }
  358. static struct pci_device_id exar_pci_tbl[] = {
  359. CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
  360. CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
  361. CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
  362. CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
  363. CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
  364. CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
  365. CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
  366. CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
  367. CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
  368. CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
  369. CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
  370. CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
  371. IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
  372. /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
  373. EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x),
  374. EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x),
  375. EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x),
  376. /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
  377. EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x),
  378. EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x),
  379. EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x),
  380. EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358),
  381. EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358),
  382. EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x),
  383. EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x),
  384. EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x),
  385. EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2),
  386. EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4),
  387. EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4),
  388. EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8),
  389. { 0, }
  390. };
  391. MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
  392. static struct pci_driver exar_pci_driver = {
  393. .name = "exar_serial",
  394. .probe = exar_pci_probe,
  395. .remove = exar_pci_remove,
  396. .driver = {
  397. .pm = &exar_pci_pm,
  398. },
  399. .id_table = exar_pci_tbl,
  400. };
  401. module_pci_driver(exar_pci_driver);
  402. MODULE_LICENSE("GPL");
  403. MODULE_DESCRIPTION("Exar Serial Dricer");
  404. MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");