pm_domains.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * Exynos Generic power domain support.
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * Implementation of Exynos specific power domain control which is used in
  8. * conjunction with runtime-pm. Support for both device-tree and non-device-tree
  9. * based power domain support is included.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/io.h>
  16. #include <linux/err.h>
  17. #include <linux/slab.h>
  18. #include <linux/pm_domain.h>
  19. #include <linux/clk.h>
  20. #include <linux/delay.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/sched.h>
  24. #define MAX_CLK_PER_DOMAIN 4
  25. struct exynos_pm_domain_config {
  26. /* Value for LOCAL_PWR_CFG and STATUS fields for each domain */
  27. u32 local_pwr_cfg;
  28. };
  29. /*
  30. * Exynos specific wrapper around the generic power domain
  31. */
  32. struct exynos_pm_domain {
  33. void __iomem *base;
  34. bool is_off;
  35. struct generic_pm_domain pd;
  36. struct clk *oscclk;
  37. struct clk *clk[MAX_CLK_PER_DOMAIN];
  38. struct clk *pclk[MAX_CLK_PER_DOMAIN];
  39. struct clk *asb_clk[MAX_CLK_PER_DOMAIN];
  40. u32 local_pwr_cfg;
  41. };
  42. static int exynos_pd_power(struct generic_pm_domain *domain, bool power_on)
  43. {
  44. struct exynos_pm_domain *pd;
  45. void __iomem *base;
  46. u32 timeout, pwr;
  47. char *op;
  48. int i;
  49. pd = container_of(domain, struct exynos_pm_domain, pd);
  50. base = pd->base;
  51. for (i = 0; i < MAX_CLK_PER_DOMAIN; i++) {
  52. if (IS_ERR(pd->asb_clk[i]))
  53. break;
  54. clk_prepare_enable(pd->asb_clk[i]);
  55. }
  56. /* Set oscclk before powering off a domain*/
  57. if (!power_on) {
  58. for (i = 0; i < MAX_CLK_PER_DOMAIN; i++) {
  59. if (IS_ERR(pd->clk[i]))
  60. break;
  61. pd->pclk[i] = clk_get_parent(pd->clk[i]);
  62. if (clk_set_parent(pd->clk[i], pd->oscclk))
  63. pr_err("%s: error setting oscclk as parent to clock %d\n",
  64. domain->name, i);
  65. }
  66. }
  67. pwr = power_on ? pd->local_pwr_cfg : 0;
  68. writel_relaxed(pwr, base);
  69. /* Wait max 1ms */
  70. timeout = 10;
  71. while ((readl_relaxed(base + 0x4) & pd->local_pwr_cfg) != pwr) {
  72. if (!timeout) {
  73. op = (power_on) ? "enable" : "disable";
  74. pr_err("Power domain %s %s failed\n", domain->name, op);
  75. return -ETIMEDOUT;
  76. }
  77. timeout--;
  78. cpu_relax();
  79. usleep_range(80, 100);
  80. }
  81. /* Restore clocks after powering on a domain*/
  82. if (power_on) {
  83. for (i = 0; i < MAX_CLK_PER_DOMAIN; i++) {
  84. if (IS_ERR(pd->clk[i]))
  85. break;
  86. if (IS_ERR(pd->pclk[i]))
  87. continue; /* Skip on first power up */
  88. if (clk_set_parent(pd->clk[i], pd->pclk[i]))
  89. pr_err("%s: error setting parent to clock%d\n",
  90. domain->name, i);
  91. }
  92. }
  93. for (i = 0; i < MAX_CLK_PER_DOMAIN; i++) {
  94. if (IS_ERR(pd->asb_clk[i]))
  95. break;
  96. clk_disable_unprepare(pd->asb_clk[i]);
  97. }
  98. return 0;
  99. }
  100. static int exynos_pd_power_on(struct generic_pm_domain *domain)
  101. {
  102. return exynos_pd_power(domain, true);
  103. }
  104. static int exynos_pd_power_off(struct generic_pm_domain *domain)
  105. {
  106. return exynos_pd_power(domain, false);
  107. }
  108. static const struct exynos_pm_domain_config exynos4210_cfg __initconst = {
  109. .local_pwr_cfg = 0x7,
  110. };
  111. static const struct exynos_pm_domain_config exynos5433_cfg __initconst = {
  112. .local_pwr_cfg = 0xf,
  113. };
  114. static const struct of_device_id exynos_pm_domain_of_match[] __initconst = {
  115. {
  116. .compatible = "samsung,exynos4210-pd",
  117. .data = &exynos4210_cfg,
  118. }, {
  119. .compatible = "samsung,exynos5433-pd",
  120. .data = &exynos5433_cfg,
  121. },
  122. { },
  123. };
  124. static __init const char *exynos_get_domain_name(struct device_node *node)
  125. {
  126. const char *name;
  127. if (of_property_read_string(node, "label", &name) < 0)
  128. name = strrchr(node->full_name, '/') + 1;
  129. return kstrdup_const(name, GFP_KERNEL);
  130. }
  131. static __init int exynos4_pm_init_power_domain(void)
  132. {
  133. struct device_node *np;
  134. const struct of_device_id *match;
  135. for_each_matching_node_and_match(np, exynos_pm_domain_of_match, &match) {
  136. const struct exynos_pm_domain_config *pm_domain_cfg;
  137. struct exynos_pm_domain *pd;
  138. int on, i;
  139. pm_domain_cfg = match->data;
  140. pd = kzalloc(sizeof(*pd), GFP_KERNEL);
  141. if (!pd) {
  142. of_node_put(np);
  143. return -ENOMEM;
  144. }
  145. pd->pd.name = exynos_get_domain_name(np);
  146. if (!pd->pd.name) {
  147. kfree(pd);
  148. of_node_put(np);
  149. return -ENOMEM;
  150. }
  151. pd->base = of_iomap(np, 0);
  152. if (!pd->base) {
  153. pr_warn("%s: failed to map memory\n", __func__);
  154. kfree_const(pd->pd.name);
  155. kfree(pd);
  156. continue;
  157. }
  158. pd->pd.power_off = exynos_pd_power_off;
  159. pd->pd.power_on = exynos_pd_power_on;
  160. pd->local_pwr_cfg = pm_domain_cfg->local_pwr_cfg;
  161. for (i = 0; i < MAX_CLK_PER_DOMAIN; i++) {
  162. char clk_name[8];
  163. snprintf(clk_name, sizeof(clk_name), "asb%d", i);
  164. pd->asb_clk[i] = of_clk_get_by_name(np, clk_name);
  165. if (IS_ERR(pd->asb_clk[i]))
  166. break;
  167. }
  168. pd->oscclk = of_clk_get_by_name(np, "oscclk");
  169. if (IS_ERR(pd->oscclk))
  170. goto no_clk;
  171. for (i = 0; i < MAX_CLK_PER_DOMAIN; i++) {
  172. char clk_name[8];
  173. snprintf(clk_name, sizeof(clk_name), "clk%d", i);
  174. pd->clk[i] = of_clk_get_by_name(np, clk_name);
  175. if (IS_ERR(pd->clk[i]))
  176. break;
  177. /*
  178. * Skip setting parent on first power up.
  179. * The parent at this time may not be useful at all.
  180. */
  181. pd->pclk[i] = ERR_PTR(-EINVAL);
  182. }
  183. if (IS_ERR(pd->clk[0]))
  184. clk_put(pd->oscclk);
  185. no_clk:
  186. on = readl_relaxed(pd->base + 0x4) & pd->local_pwr_cfg;
  187. pm_genpd_init(&pd->pd, NULL, !on);
  188. of_genpd_add_provider_simple(np, &pd->pd);
  189. }
  190. /* Assign the child power domains to their parents */
  191. for_each_matching_node(np, exynos_pm_domain_of_match) {
  192. struct of_phandle_args child, parent;
  193. child.np = np;
  194. child.args_count = 0;
  195. if (of_parse_phandle_with_args(np, "power-domains",
  196. "#power-domain-cells", 0,
  197. &parent) != 0)
  198. continue;
  199. if (of_genpd_add_subdomain(&parent, &child))
  200. pr_warn("%s failed to add subdomain: %s\n",
  201. parent.np->full_name, child.np->full_name);
  202. else
  203. pr_info("%s has as child subdomain: %s.\n",
  204. parent.np->full_name, child.np->full_name);
  205. }
  206. return 0;
  207. }
  208. core_initcall(exynos4_pm_init_power_domain);