rtc-stm32.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. /*
  2. * Copyright (C) Amelie Delaunay 2016
  3. * Author: Amelie Delaunay <amelie.delaunay@st.com>
  4. * License terms: GNU General Public License (GPL), version 2
  5. */
  6. #include <linux/bcd.h>
  7. #include <linux/clk.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/ioport.h>
  10. #include <linux/mfd/syscon.h>
  11. #include <linux/module.h>
  12. #include <linux/of_device.h>
  13. #include <linux/regmap.h>
  14. #include <linux/rtc.h>
  15. #define DRIVER_NAME "stm32_rtc"
  16. /* STM32 RTC registers */
  17. #define STM32_RTC_TR 0x00
  18. #define STM32_RTC_DR 0x04
  19. #define STM32_RTC_CR 0x08
  20. #define STM32_RTC_ISR 0x0C
  21. #define STM32_RTC_PRER 0x10
  22. #define STM32_RTC_ALRMAR 0x1C
  23. #define STM32_RTC_WPR 0x24
  24. /* STM32_RTC_TR bit fields */
  25. #define STM32_RTC_TR_SEC_SHIFT 0
  26. #define STM32_RTC_TR_SEC GENMASK(6, 0)
  27. #define STM32_RTC_TR_MIN_SHIFT 8
  28. #define STM32_RTC_TR_MIN GENMASK(14, 8)
  29. #define STM32_RTC_TR_HOUR_SHIFT 16
  30. #define STM32_RTC_TR_HOUR GENMASK(21, 16)
  31. /* STM32_RTC_DR bit fields */
  32. #define STM32_RTC_DR_DATE_SHIFT 0
  33. #define STM32_RTC_DR_DATE GENMASK(5, 0)
  34. #define STM32_RTC_DR_MONTH_SHIFT 8
  35. #define STM32_RTC_DR_MONTH GENMASK(12, 8)
  36. #define STM32_RTC_DR_WDAY_SHIFT 13
  37. #define STM32_RTC_DR_WDAY GENMASK(15, 13)
  38. #define STM32_RTC_DR_YEAR_SHIFT 16
  39. #define STM32_RTC_DR_YEAR GENMASK(23, 16)
  40. /* STM32_RTC_CR bit fields */
  41. #define STM32_RTC_CR_FMT BIT(6)
  42. #define STM32_RTC_CR_ALRAE BIT(8)
  43. #define STM32_RTC_CR_ALRAIE BIT(12)
  44. /* STM32_RTC_ISR bit fields */
  45. #define STM32_RTC_ISR_ALRAWF BIT(0)
  46. #define STM32_RTC_ISR_INITS BIT(4)
  47. #define STM32_RTC_ISR_RSF BIT(5)
  48. #define STM32_RTC_ISR_INITF BIT(6)
  49. #define STM32_RTC_ISR_INIT BIT(7)
  50. #define STM32_RTC_ISR_ALRAF BIT(8)
  51. /* STM32_RTC_PRER bit fields */
  52. #define STM32_RTC_PRER_PRED_S_SHIFT 0
  53. #define STM32_RTC_PRER_PRED_S GENMASK(14, 0)
  54. #define STM32_RTC_PRER_PRED_A_SHIFT 16
  55. #define STM32_RTC_PRER_PRED_A GENMASK(22, 16)
  56. /* STM32_RTC_ALRMAR and STM32_RTC_ALRMBR bit fields */
  57. #define STM32_RTC_ALRMXR_SEC_SHIFT 0
  58. #define STM32_RTC_ALRMXR_SEC GENMASK(6, 0)
  59. #define STM32_RTC_ALRMXR_SEC_MASK BIT(7)
  60. #define STM32_RTC_ALRMXR_MIN_SHIFT 8
  61. #define STM32_RTC_ALRMXR_MIN GENMASK(14, 8)
  62. #define STM32_RTC_ALRMXR_MIN_MASK BIT(15)
  63. #define STM32_RTC_ALRMXR_HOUR_SHIFT 16
  64. #define STM32_RTC_ALRMXR_HOUR GENMASK(21, 16)
  65. #define STM32_RTC_ALRMXR_PM BIT(22)
  66. #define STM32_RTC_ALRMXR_HOUR_MASK BIT(23)
  67. #define STM32_RTC_ALRMXR_DATE_SHIFT 24
  68. #define STM32_RTC_ALRMXR_DATE GENMASK(29, 24)
  69. #define STM32_RTC_ALRMXR_WDSEL BIT(30)
  70. #define STM32_RTC_ALRMXR_WDAY_SHIFT 24
  71. #define STM32_RTC_ALRMXR_WDAY GENMASK(27, 24)
  72. #define STM32_RTC_ALRMXR_DATE_MASK BIT(31)
  73. /* STM32_RTC_WPR key constants */
  74. #define RTC_WPR_1ST_KEY 0xCA
  75. #define RTC_WPR_2ND_KEY 0x53
  76. #define RTC_WPR_WRONG_KEY 0xFF
  77. /*
  78. * RTC registers are protected against parasitic write access.
  79. * PWR_CR_DBP bit must be set to enable write access to RTC registers.
  80. */
  81. /* STM32_PWR_CR */
  82. #define PWR_CR 0x00
  83. /* STM32_PWR_CR bit field */
  84. #define PWR_CR_DBP BIT(8)
  85. struct stm32_rtc {
  86. struct rtc_device *rtc_dev;
  87. void __iomem *base;
  88. struct regmap *dbp;
  89. struct clk *ck_rtc;
  90. int irq_alarm;
  91. };
  92. static void stm32_rtc_wpr_unlock(struct stm32_rtc *rtc)
  93. {
  94. writel_relaxed(RTC_WPR_1ST_KEY, rtc->base + STM32_RTC_WPR);
  95. writel_relaxed(RTC_WPR_2ND_KEY, rtc->base + STM32_RTC_WPR);
  96. }
  97. static void stm32_rtc_wpr_lock(struct stm32_rtc *rtc)
  98. {
  99. writel_relaxed(RTC_WPR_WRONG_KEY, rtc->base + STM32_RTC_WPR);
  100. }
  101. static int stm32_rtc_enter_init_mode(struct stm32_rtc *rtc)
  102. {
  103. unsigned int isr = readl_relaxed(rtc->base + STM32_RTC_ISR);
  104. if (!(isr & STM32_RTC_ISR_INITF)) {
  105. isr |= STM32_RTC_ISR_INIT;
  106. writel_relaxed(isr, rtc->base + STM32_RTC_ISR);
  107. /*
  108. * It takes around 2 ck_rtc clock cycles to enter in
  109. * initialization phase mode (and have INITF flag set). As
  110. * slowest ck_rtc frequency may be 32kHz and highest should be
  111. * 1MHz, we poll every 10 us with a timeout of 100ms.
  112. */
  113. return readl_relaxed_poll_timeout_atomic(
  114. rtc->base + STM32_RTC_ISR,
  115. isr, (isr & STM32_RTC_ISR_INITF),
  116. 10, 100000);
  117. }
  118. return 0;
  119. }
  120. static void stm32_rtc_exit_init_mode(struct stm32_rtc *rtc)
  121. {
  122. unsigned int isr = readl_relaxed(rtc->base + STM32_RTC_ISR);
  123. isr &= ~STM32_RTC_ISR_INIT;
  124. writel_relaxed(isr, rtc->base + STM32_RTC_ISR);
  125. }
  126. static int stm32_rtc_wait_sync(struct stm32_rtc *rtc)
  127. {
  128. unsigned int isr = readl_relaxed(rtc->base + STM32_RTC_ISR);
  129. isr &= ~STM32_RTC_ISR_RSF;
  130. writel_relaxed(isr, rtc->base + STM32_RTC_ISR);
  131. /*
  132. * Wait for RSF to be set to ensure the calendar registers are
  133. * synchronised, it takes around 2 ck_rtc clock cycles
  134. */
  135. return readl_relaxed_poll_timeout_atomic(rtc->base + STM32_RTC_ISR,
  136. isr,
  137. (isr & STM32_RTC_ISR_RSF),
  138. 10, 100000);
  139. }
  140. static irqreturn_t stm32_rtc_alarm_irq(int irq, void *dev_id)
  141. {
  142. struct stm32_rtc *rtc = (struct stm32_rtc *)dev_id;
  143. unsigned int isr, cr;
  144. mutex_lock(&rtc->rtc_dev->ops_lock);
  145. isr = readl_relaxed(rtc->base + STM32_RTC_ISR);
  146. cr = readl_relaxed(rtc->base + STM32_RTC_CR);
  147. if ((isr & STM32_RTC_ISR_ALRAF) &&
  148. (cr & STM32_RTC_CR_ALRAIE)) {
  149. /* Alarm A flag - Alarm interrupt */
  150. dev_dbg(&rtc->rtc_dev->dev, "Alarm occurred\n");
  151. /* Pass event to the kernel */
  152. rtc_update_irq(rtc->rtc_dev, 1, RTC_IRQF | RTC_AF);
  153. /* Clear event flag, otherwise new events won't be received */
  154. writel_relaxed(isr & ~STM32_RTC_ISR_ALRAF,
  155. rtc->base + STM32_RTC_ISR);
  156. }
  157. mutex_unlock(&rtc->rtc_dev->ops_lock);
  158. return IRQ_HANDLED;
  159. }
  160. /* Convert rtc_time structure from bin to bcd format */
  161. static void tm2bcd(struct rtc_time *tm)
  162. {
  163. tm->tm_sec = bin2bcd(tm->tm_sec);
  164. tm->tm_min = bin2bcd(tm->tm_min);
  165. tm->tm_hour = bin2bcd(tm->tm_hour);
  166. tm->tm_mday = bin2bcd(tm->tm_mday);
  167. tm->tm_mon = bin2bcd(tm->tm_mon + 1);
  168. tm->tm_year = bin2bcd(tm->tm_year - 100);
  169. /*
  170. * Number of days since Sunday
  171. * - on kernel side, 0=Sunday...6=Saturday
  172. * - on rtc side, 0=invalid,1=Monday...7=Sunday
  173. */
  174. tm->tm_wday = (!tm->tm_wday) ? 7 : tm->tm_wday;
  175. }
  176. /* Convert rtc_time structure from bcd to bin format */
  177. static void bcd2tm(struct rtc_time *tm)
  178. {
  179. tm->tm_sec = bcd2bin(tm->tm_sec);
  180. tm->tm_min = bcd2bin(tm->tm_min);
  181. tm->tm_hour = bcd2bin(tm->tm_hour);
  182. tm->tm_mday = bcd2bin(tm->tm_mday);
  183. tm->tm_mon = bcd2bin(tm->tm_mon) - 1;
  184. tm->tm_year = bcd2bin(tm->tm_year) + 100;
  185. /*
  186. * Number of days since Sunday
  187. * - on kernel side, 0=Sunday...6=Saturday
  188. * - on rtc side, 0=invalid,1=Monday...7=Sunday
  189. */
  190. tm->tm_wday %= 7;
  191. }
  192. static int stm32_rtc_read_time(struct device *dev, struct rtc_time *tm)
  193. {
  194. struct stm32_rtc *rtc = dev_get_drvdata(dev);
  195. unsigned int tr, dr;
  196. /* Time and Date in BCD format */
  197. tr = readl_relaxed(rtc->base + STM32_RTC_TR);
  198. dr = readl_relaxed(rtc->base + STM32_RTC_DR);
  199. tm->tm_sec = (tr & STM32_RTC_TR_SEC) >> STM32_RTC_TR_SEC_SHIFT;
  200. tm->tm_min = (tr & STM32_RTC_TR_MIN) >> STM32_RTC_TR_MIN_SHIFT;
  201. tm->tm_hour = (tr & STM32_RTC_TR_HOUR) >> STM32_RTC_TR_HOUR_SHIFT;
  202. tm->tm_mday = (dr & STM32_RTC_DR_DATE) >> STM32_RTC_DR_DATE_SHIFT;
  203. tm->tm_mon = (dr & STM32_RTC_DR_MONTH) >> STM32_RTC_DR_MONTH_SHIFT;
  204. tm->tm_year = (dr & STM32_RTC_DR_YEAR) >> STM32_RTC_DR_YEAR_SHIFT;
  205. tm->tm_wday = (dr & STM32_RTC_DR_WDAY) >> STM32_RTC_DR_WDAY_SHIFT;
  206. /* We don't report tm_yday and tm_isdst */
  207. bcd2tm(tm);
  208. return 0;
  209. }
  210. static int stm32_rtc_set_time(struct device *dev, struct rtc_time *tm)
  211. {
  212. struct stm32_rtc *rtc = dev_get_drvdata(dev);
  213. unsigned int tr, dr;
  214. int ret = 0;
  215. tm2bcd(tm);
  216. /* Time in BCD format */
  217. tr = ((tm->tm_sec << STM32_RTC_TR_SEC_SHIFT) & STM32_RTC_TR_SEC) |
  218. ((tm->tm_min << STM32_RTC_TR_MIN_SHIFT) & STM32_RTC_TR_MIN) |
  219. ((tm->tm_hour << STM32_RTC_TR_HOUR_SHIFT) & STM32_RTC_TR_HOUR);
  220. /* Date in BCD format */
  221. dr = ((tm->tm_mday << STM32_RTC_DR_DATE_SHIFT) & STM32_RTC_DR_DATE) |
  222. ((tm->tm_mon << STM32_RTC_DR_MONTH_SHIFT) & STM32_RTC_DR_MONTH) |
  223. ((tm->tm_year << STM32_RTC_DR_YEAR_SHIFT) & STM32_RTC_DR_YEAR) |
  224. ((tm->tm_wday << STM32_RTC_DR_WDAY_SHIFT) & STM32_RTC_DR_WDAY);
  225. stm32_rtc_wpr_unlock(rtc);
  226. ret = stm32_rtc_enter_init_mode(rtc);
  227. if (ret) {
  228. dev_err(dev, "Can't enter in init mode. Set time aborted.\n");
  229. goto end;
  230. }
  231. writel_relaxed(tr, rtc->base + STM32_RTC_TR);
  232. writel_relaxed(dr, rtc->base + STM32_RTC_DR);
  233. stm32_rtc_exit_init_mode(rtc);
  234. ret = stm32_rtc_wait_sync(rtc);
  235. end:
  236. stm32_rtc_wpr_lock(rtc);
  237. return ret;
  238. }
  239. static int stm32_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  240. {
  241. struct stm32_rtc *rtc = dev_get_drvdata(dev);
  242. struct rtc_time *tm = &alrm->time;
  243. unsigned int alrmar, cr, isr;
  244. alrmar = readl_relaxed(rtc->base + STM32_RTC_ALRMAR);
  245. cr = readl_relaxed(rtc->base + STM32_RTC_CR);
  246. isr = readl_relaxed(rtc->base + STM32_RTC_ISR);
  247. if (alrmar & STM32_RTC_ALRMXR_DATE_MASK) {
  248. /*
  249. * Date/day doesn't matter in Alarm comparison so alarm
  250. * triggers every day
  251. */
  252. tm->tm_mday = -1;
  253. tm->tm_wday = -1;
  254. } else {
  255. if (alrmar & STM32_RTC_ALRMXR_WDSEL) {
  256. /* Alarm is set to a day of week */
  257. tm->tm_mday = -1;
  258. tm->tm_wday = (alrmar & STM32_RTC_ALRMXR_WDAY) >>
  259. STM32_RTC_ALRMXR_WDAY_SHIFT;
  260. tm->tm_wday %= 7;
  261. } else {
  262. /* Alarm is set to a day of month */
  263. tm->tm_wday = -1;
  264. tm->tm_mday = (alrmar & STM32_RTC_ALRMXR_DATE) >>
  265. STM32_RTC_ALRMXR_DATE_SHIFT;
  266. }
  267. }
  268. if (alrmar & STM32_RTC_ALRMXR_HOUR_MASK) {
  269. /* Hours don't matter in Alarm comparison */
  270. tm->tm_hour = -1;
  271. } else {
  272. tm->tm_hour = (alrmar & STM32_RTC_ALRMXR_HOUR) >>
  273. STM32_RTC_ALRMXR_HOUR_SHIFT;
  274. if (alrmar & STM32_RTC_ALRMXR_PM)
  275. tm->tm_hour += 12;
  276. }
  277. if (alrmar & STM32_RTC_ALRMXR_MIN_MASK) {
  278. /* Minutes don't matter in Alarm comparison */
  279. tm->tm_min = -1;
  280. } else {
  281. tm->tm_min = (alrmar & STM32_RTC_ALRMXR_MIN) >>
  282. STM32_RTC_ALRMXR_MIN_SHIFT;
  283. }
  284. if (alrmar & STM32_RTC_ALRMXR_SEC_MASK) {
  285. /* Seconds don't matter in Alarm comparison */
  286. tm->tm_sec = -1;
  287. } else {
  288. tm->tm_sec = (alrmar & STM32_RTC_ALRMXR_SEC) >>
  289. STM32_RTC_ALRMXR_SEC_SHIFT;
  290. }
  291. bcd2tm(tm);
  292. alrm->enabled = (cr & STM32_RTC_CR_ALRAE) ? 1 : 0;
  293. alrm->pending = (isr & STM32_RTC_ISR_ALRAF) ? 1 : 0;
  294. return 0;
  295. }
  296. static int stm32_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  297. {
  298. struct stm32_rtc *rtc = dev_get_drvdata(dev);
  299. unsigned int isr, cr;
  300. cr = readl_relaxed(rtc->base + STM32_RTC_CR);
  301. stm32_rtc_wpr_unlock(rtc);
  302. /* We expose Alarm A to the kernel */
  303. if (enabled)
  304. cr |= (STM32_RTC_CR_ALRAIE | STM32_RTC_CR_ALRAE);
  305. else
  306. cr &= ~(STM32_RTC_CR_ALRAIE | STM32_RTC_CR_ALRAE);
  307. writel_relaxed(cr, rtc->base + STM32_RTC_CR);
  308. /* Clear event flag, otherwise new events won't be received */
  309. isr = readl_relaxed(rtc->base + STM32_RTC_ISR);
  310. isr &= ~STM32_RTC_ISR_ALRAF;
  311. writel_relaxed(isr, rtc->base + STM32_RTC_ISR);
  312. stm32_rtc_wpr_lock(rtc);
  313. return 0;
  314. }
  315. static int stm32_rtc_valid_alrm(struct stm32_rtc *rtc, struct rtc_time *tm)
  316. {
  317. int cur_day, cur_mon, cur_year, cur_hour, cur_min, cur_sec;
  318. unsigned int dr = readl_relaxed(rtc->base + STM32_RTC_DR);
  319. unsigned int tr = readl_relaxed(rtc->base + STM32_RTC_TR);
  320. cur_day = (dr & STM32_RTC_DR_DATE) >> STM32_RTC_DR_DATE_SHIFT;
  321. cur_mon = (dr & STM32_RTC_DR_MONTH) >> STM32_RTC_DR_MONTH_SHIFT;
  322. cur_year = (dr & STM32_RTC_DR_YEAR) >> STM32_RTC_DR_YEAR_SHIFT;
  323. cur_sec = (tr & STM32_RTC_TR_SEC) >> STM32_RTC_TR_SEC_SHIFT;
  324. cur_min = (tr & STM32_RTC_TR_MIN) >> STM32_RTC_TR_MIN_SHIFT;
  325. cur_hour = (tr & STM32_RTC_TR_HOUR) >> STM32_RTC_TR_HOUR_SHIFT;
  326. /*
  327. * Assuming current date is M-D-Y H:M:S.
  328. * RTC alarm can't be set on a specific month and year.
  329. * So the valid alarm range is:
  330. * M-D-Y H:M:S < alarm <= (M+1)-D-Y H:M:S
  331. * with a specific case for December...
  332. */
  333. if ((((tm->tm_year > cur_year) &&
  334. (tm->tm_mon == 0x1) && (cur_mon == 0x12)) ||
  335. ((tm->tm_year == cur_year) &&
  336. (tm->tm_mon <= cur_mon + 1))) &&
  337. ((tm->tm_mday > cur_day) ||
  338. ((tm->tm_mday == cur_day) &&
  339. ((tm->tm_hour > cur_hour) ||
  340. ((tm->tm_hour == cur_hour) && (tm->tm_min > cur_min)) ||
  341. ((tm->tm_hour == cur_hour) && (tm->tm_min == cur_min) &&
  342. (tm->tm_sec >= cur_sec))))))
  343. return 0;
  344. return -EINVAL;
  345. }
  346. static int stm32_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  347. {
  348. struct stm32_rtc *rtc = dev_get_drvdata(dev);
  349. struct rtc_time *tm = &alrm->time;
  350. unsigned int cr, isr, alrmar;
  351. int ret = 0;
  352. tm2bcd(tm);
  353. /*
  354. * RTC alarm can't be set on a specific date, unless this date is
  355. * up to the same day of month next month.
  356. */
  357. if (stm32_rtc_valid_alrm(rtc, tm) < 0) {
  358. dev_err(dev, "Alarm can be set only on upcoming month.\n");
  359. return -EINVAL;
  360. }
  361. alrmar = 0;
  362. /* tm_year and tm_mon are not used because not supported by RTC */
  363. alrmar |= (tm->tm_mday << STM32_RTC_ALRMXR_DATE_SHIFT) &
  364. STM32_RTC_ALRMXR_DATE;
  365. /* 24-hour format */
  366. alrmar &= ~STM32_RTC_ALRMXR_PM;
  367. alrmar |= (tm->tm_hour << STM32_RTC_ALRMXR_HOUR_SHIFT) &
  368. STM32_RTC_ALRMXR_HOUR;
  369. alrmar |= (tm->tm_min << STM32_RTC_ALRMXR_MIN_SHIFT) &
  370. STM32_RTC_ALRMXR_MIN;
  371. alrmar |= (tm->tm_sec << STM32_RTC_ALRMXR_SEC_SHIFT) &
  372. STM32_RTC_ALRMXR_SEC;
  373. stm32_rtc_wpr_unlock(rtc);
  374. /* Disable Alarm */
  375. cr = readl_relaxed(rtc->base + STM32_RTC_CR);
  376. cr &= ~STM32_RTC_CR_ALRAE;
  377. writel_relaxed(cr, rtc->base + STM32_RTC_CR);
  378. /*
  379. * Poll Alarm write flag to be sure that Alarm update is allowed: it
  380. * takes around 2 ck_rtc clock cycles
  381. */
  382. ret = readl_relaxed_poll_timeout_atomic(rtc->base + STM32_RTC_ISR,
  383. isr,
  384. (isr & STM32_RTC_ISR_ALRAWF),
  385. 10, 100000);
  386. if (ret) {
  387. dev_err(dev, "Alarm update not allowed\n");
  388. goto end;
  389. }
  390. /* Write to Alarm register */
  391. writel_relaxed(alrmar, rtc->base + STM32_RTC_ALRMAR);
  392. if (alrm->enabled)
  393. stm32_rtc_alarm_irq_enable(dev, 1);
  394. else
  395. stm32_rtc_alarm_irq_enable(dev, 0);
  396. end:
  397. stm32_rtc_wpr_lock(rtc);
  398. return ret;
  399. }
  400. static const struct rtc_class_ops stm32_rtc_ops = {
  401. .read_time = stm32_rtc_read_time,
  402. .set_time = stm32_rtc_set_time,
  403. .read_alarm = stm32_rtc_read_alarm,
  404. .set_alarm = stm32_rtc_set_alarm,
  405. .alarm_irq_enable = stm32_rtc_alarm_irq_enable,
  406. };
  407. static const struct of_device_id stm32_rtc_of_match[] = {
  408. { .compatible = "st,stm32-rtc" },
  409. {}
  410. };
  411. MODULE_DEVICE_TABLE(of, stm32_rtc_of_match);
  412. static int stm32_rtc_init(struct platform_device *pdev,
  413. struct stm32_rtc *rtc)
  414. {
  415. unsigned int prer, pred_a, pred_s, pred_a_max, pred_s_max, cr;
  416. unsigned int rate;
  417. int ret = 0;
  418. rate = clk_get_rate(rtc->ck_rtc);
  419. /* Find prediv_a and prediv_s to obtain the 1Hz calendar clock */
  420. pred_a_max = STM32_RTC_PRER_PRED_A >> STM32_RTC_PRER_PRED_A_SHIFT;
  421. pred_s_max = STM32_RTC_PRER_PRED_S >> STM32_RTC_PRER_PRED_S_SHIFT;
  422. for (pred_a = pred_a_max; pred_a + 1 > 0; pred_a--) {
  423. pred_s = (rate / (pred_a + 1)) - 1;
  424. if (((pred_s + 1) * (pred_a + 1)) == rate)
  425. break;
  426. }
  427. /*
  428. * Can't find a 1Hz, so give priority to RTC power consumption
  429. * by choosing the higher possible value for prediv_a
  430. */
  431. if ((pred_s > pred_s_max) || (pred_a > pred_a_max)) {
  432. pred_a = pred_a_max;
  433. pred_s = (rate / (pred_a + 1)) - 1;
  434. dev_warn(&pdev->dev, "ck_rtc is %s\n",
  435. (rate < ((pred_a + 1) * (pred_s + 1))) ?
  436. "fast" : "slow");
  437. }
  438. stm32_rtc_wpr_unlock(rtc);
  439. ret = stm32_rtc_enter_init_mode(rtc);
  440. if (ret) {
  441. dev_err(&pdev->dev,
  442. "Can't enter in init mode. Prescaler config failed.\n");
  443. goto end;
  444. }
  445. prer = (pred_s << STM32_RTC_PRER_PRED_S_SHIFT) & STM32_RTC_PRER_PRED_S;
  446. writel_relaxed(prer, rtc->base + STM32_RTC_PRER);
  447. prer |= (pred_a << STM32_RTC_PRER_PRED_A_SHIFT) & STM32_RTC_PRER_PRED_A;
  448. writel_relaxed(prer, rtc->base + STM32_RTC_PRER);
  449. /* Force 24h time format */
  450. cr = readl_relaxed(rtc->base + STM32_RTC_CR);
  451. cr &= ~STM32_RTC_CR_FMT;
  452. writel_relaxed(cr, rtc->base + STM32_RTC_CR);
  453. stm32_rtc_exit_init_mode(rtc);
  454. ret = stm32_rtc_wait_sync(rtc);
  455. end:
  456. stm32_rtc_wpr_lock(rtc);
  457. return ret;
  458. }
  459. static int stm32_rtc_probe(struct platform_device *pdev)
  460. {
  461. struct stm32_rtc *rtc;
  462. struct resource *res;
  463. int ret;
  464. rtc = devm_kzalloc(&pdev->dev, sizeof(*rtc), GFP_KERNEL);
  465. if (!rtc)
  466. return -ENOMEM;
  467. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  468. rtc->base = devm_ioremap_resource(&pdev->dev, res);
  469. if (IS_ERR(rtc->base))
  470. return PTR_ERR(rtc->base);
  471. rtc->dbp = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  472. "st,syscfg");
  473. if (IS_ERR(rtc->dbp)) {
  474. dev_err(&pdev->dev, "no st,syscfg\n");
  475. return PTR_ERR(rtc->dbp);
  476. }
  477. rtc->ck_rtc = devm_clk_get(&pdev->dev, NULL);
  478. if (IS_ERR(rtc->ck_rtc)) {
  479. dev_err(&pdev->dev, "no ck_rtc clock");
  480. return PTR_ERR(rtc->ck_rtc);
  481. }
  482. ret = clk_prepare_enable(rtc->ck_rtc);
  483. if (ret)
  484. return ret;
  485. regmap_update_bits(rtc->dbp, PWR_CR, PWR_CR_DBP, PWR_CR_DBP);
  486. /*
  487. * After a system reset, RTC_ISR.INITS flag can be read to check if
  488. * the calendar has been initalized or not. INITS flag is reset by a
  489. * power-on reset (no vbat, no power-supply). It is not reset if
  490. * ck_rtc parent clock has changed (so RTC prescalers need to be
  491. * changed). That's why we cannot rely on this flag to know if RTC
  492. * init has to be done.
  493. */
  494. ret = stm32_rtc_init(pdev, rtc);
  495. if (ret)
  496. goto err;
  497. rtc->irq_alarm = platform_get_irq(pdev, 0);
  498. if (rtc->irq_alarm <= 0) {
  499. dev_err(&pdev->dev, "no alarm irq\n");
  500. ret = rtc->irq_alarm;
  501. goto err;
  502. }
  503. platform_set_drvdata(pdev, rtc);
  504. ret = device_init_wakeup(&pdev->dev, true);
  505. if (ret)
  506. dev_warn(&pdev->dev,
  507. "alarm won't be able to wake up the system");
  508. rtc->rtc_dev = devm_rtc_device_register(&pdev->dev, pdev->name,
  509. &stm32_rtc_ops, THIS_MODULE);
  510. if (IS_ERR(rtc->rtc_dev)) {
  511. ret = PTR_ERR(rtc->rtc_dev);
  512. dev_err(&pdev->dev, "rtc device registration failed, err=%d\n",
  513. ret);
  514. goto err;
  515. }
  516. /* Handle RTC alarm interrupts */
  517. ret = devm_request_threaded_irq(&pdev->dev, rtc->irq_alarm, NULL,
  518. stm32_rtc_alarm_irq,
  519. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  520. pdev->name, rtc);
  521. if (ret) {
  522. dev_err(&pdev->dev, "IRQ%d (alarm interrupt) already claimed\n",
  523. rtc->irq_alarm);
  524. goto err;
  525. }
  526. /*
  527. * If INITS flag is reset (calendar year field set to 0x00), calendar
  528. * must be initialized
  529. */
  530. if (!(readl_relaxed(rtc->base + STM32_RTC_ISR) & STM32_RTC_ISR_INITS))
  531. dev_warn(&pdev->dev, "Date/Time must be initialized\n");
  532. return 0;
  533. err:
  534. clk_disable_unprepare(rtc->ck_rtc);
  535. regmap_update_bits(rtc->dbp, PWR_CR, PWR_CR_DBP, 0);
  536. device_init_wakeup(&pdev->dev, false);
  537. return ret;
  538. }
  539. static int stm32_rtc_remove(struct platform_device *pdev)
  540. {
  541. struct stm32_rtc *rtc = platform_get_drvdata(pdev);
  542. unsigned int cr;
  543. /* Disable interrupts */
  544. stm32_rtc_wpr_unlock(rtc);
  545. cr = readl_relaxed(rtc->base + STM32_RTC_CR);
  546. cr &= ~STM32_RTC_CR_ALRAIE;
  547. writel_relaxed(cr, rtc->base + STM32_RTC_CR);
  548. stm32_rtc_wpr_lock(rtc);
  549. clk_disable_unprepare(rtc->ck_rtc);
  550. /* Enable backup domain write protection */
  551. regmap_update_bits(rtc->dbp, PWR_CR, PWR_CR_DBP, 0);
  552. device_init_wakeup(&pdev->dev, false);
  553. return 0;
  554. }
  555. #ifdef CONFIG_PM_SLEEP
  556. static int stm32_rtc_suspend(struct device *dev)
  557. {
  558. struct stm32_rtc *rtc = dev_get_drvdata(dev);
  559. if (device_may_wakeup(dev))
  560. return enable_irq_wake(rtc->irq_alarm);
  561. return 0;
  562. }
  563. static int stm32_rtc_resume(struct device *dev)
  564. {
  565. struct stm32_rtc *rtc = dev_get_drvdata(dev);
  566. int ret = 0;
  567. ret = stm32_rtc_wait_sync(rtc);
  568. if (ret < 0)
  569. return ret;
  570. if (device_may_wakeup(dev))
  571. return disable_irq_wake(rtc->irq_alarm);
  572. return ret;
  573. }
  574. #endif
  575. static SIMPLE_DEV_PM_OPS(stm32_rtc_pm_ops,
  576. stm32_rtc_suspend, stm32_rtc_resume);
  577. static struct platform_driver stm32_rtc_driver = {
  578. .probe = stm32_rtc_probe,
  579. .remove = stm32_rtc_remove,
  580. .driver = {
  581. .name = DRIVER_NAME,
  582. .pm = &stm32_rtc_pm_ops,
  583. .of_match_table = stm32_rtc_of_match,
  584. },
  585. };
  586. module_platform_driver(stm32_rtc_driver);
  587. MODULE_ALIAS("platform:" DRIVER_NAME);
  588. MODULE_AUTHOR("Amelie Delaunay <amelie.delaunay@st.com>");
  589. MODULE_DESCRIPTION("STMicroelectronics STM32 Real Time Clock driver");
  590. MODULE_LICENSE("GPL v2");