qcom_q6v5_pil.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /*
  2. * Qualcomm Peripheral Image Loader
  3. *
  4. * Copyright (C) 2016 Linaro Ltd.
  5. * Copyright (C) 2014 Sony Mobile Communications AB
  6. * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/module.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/regmap.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/remoteproc.h>
  30. #include <linux/reset.h>
  31. #include <linux/soc/qcom/mdt_loader.h>
  32. #include <linux/soc/qcom/smem.h>
  33. #include <linux/soc/qcom/smem_state.h>
  34. #include "remoteproc_internal.h"
  35. #include "qcom_common.h"
  36. #include <linux/qcom_scm.h>
  37. #define MPSS_CRASH_REASON_SMEM 421
  38. /* RMB Status Register Values */
  39. #define RMB_PBL_SUCCESS 0x1
  40. #define RMB_MBA_XPU_UNLOCKED 0x1
  41. #define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2
  42. #define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3
  43. #define RMB_MBA_AUTH_COMPLETE 0x4
  44. /* PBL/MBA interface registers */
  45. #define RMB_MBA_IMAGE_REG 0x00
  46. #define RMB_PBL_STATUS_REG 0x04
  47. #define RMB_MBA_COMMAND_REG 0x08
  48. #define RMB_MBA_STATUS_REG 0x0C
  49. #define RMB_PMI_META_DATA_REG 0x10
  50. #define RMB_PMI_CODE_START_REG 0x14
  51. #define RMB_PMI_CODE_LENGTH_REG 0x18
  52. #define RMB_CMD_META_DATA_READY 0x1
  53. #define RMB_CMD_LOAD_READY 0x2
  54. /* QDSP6SS Register Offsets */
  55. #define QDSP6SS_RESET_REG 0x014
  56. #define QDSP6SS_GFMUX_CTL_REG 0x020
  57. #define QDSP6SS_PWR_CTL_REG 0x030
  58. /* AXI Halt Register Offsets */
  59. #define AXI_HALTREQ_REG 0x0
  60. #define AXI_HALTACK_REG 0x4
  61. #define AXI_IDLE_REG 0x8
  62. #define HALT_ACK_TIMEOUT_MS 100
  63. /* QDSP6SS_RESET */
  64. #define Q6SS_STOP_CORE BIT(0)
  65. #define Q6SS_CORE_ARES BIT(1)
  66. #define Q6SS_BUS_ARES_ENABLE BIT(2)
  67. /* QDSP6SS_GFMUX_CTL */
  68. #define Q6SS_CLK_ENABLE BIT(1)
  69. /* QDSP6SS_PWR_CTL */
  70. #define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0)
  71. #define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1)
  72. #define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2)
  73. #define Q6SS_L2TAG_SLP_NRET_N BIT(16)
  74. #define Q6SS_ETB_SLP_NRET_N BIT(17)
  75. #define Q6SS_L2DATA_STBY_N BIT(18)
  76. #define Q6SS_SLP_RET_N BIT(19)
  77. #define Q6SS_CLAMP_IO BIT(20)
  78. #define QDSS_BHS_ON BIT(21)
  79. #define QDSS_LDO_BYP BIT(22)
  80. struct reg_info {
  81. struct regulator *reg;
  82. int uV;
  83. int uA;
  84. };
  85. struct qcom_mss_reg_res {
  86. const char *supply;
  87. int uV;
  88. int uA;
  89. };
  90. struct rproc_hexagon_res {
  91. const char *hexagon_mba_image;
  92. struct qcom_mss_reg_res *proxy_supply;
  93. struct qcom_mss_reg_res *active_supply;
  94. char **proxy_clk_names;
  95. char **active_clk_names;
  96. };
  97. struct q6v5 {
  98. struct device *dev;
  99. struct rproc *rproc;
  100. void __iomem *reg_base;
  101. void __iomem *rmb_base;
  102. struct regmap *halt_map;
  103. u32 halt_q6;
  104. u32 halt_modem;
  105. u32 halt_nc;
  106. struct reset_control *mss_restart;
  107. struct qcom_smem_state *state;
  108. unsigned stop_bit;
  109. struct clk *active_clks[8];
  110. struct clk *proxy_clks[4];
  111. int active_clk_count;
  112. int proxy_clk_count;
  113. struct reg_info active_regs[1];
  114. struct reg_info proxy_regs[3];
  115. int active_reg_count;
  116. int proxy_reg_count;
  117. struct completion start_done;
  118. struct completion stop_done;
  119. bool running;
  120. phys_addr_t mba_phys;
  121. void *mba_region;
  122. size_t mba_size;
  123. phys_addr_t mpss_phys;
  124. phys_addr_t mpss_reloc;
  125. void *mpss_region;
  126. size_t mpss_size;
  127. struct qcom_rproc_subdev smd_subdev;
  128. };
  129. static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
  130. const struct qcom_mss_reg_res *reg_res)
  131. {
  132. int rc;
  133. int i;
  134. if (!reg_res)
  135. return 0;
  136. for (i = 0; reg_res[i].supply; i++) {
  137. regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
  138. if (IS_ERR(regs[i].reg)) {
  139. rc = PTR_ERR(regs[i].reg);
  140. if (rc != -EPROBE_DEFER)
  141. dev_err(dev, "Failed to get %s\n regulator",
  142. reg_res[i].supply);
  143. return rc;
  144. }
  145. regs[i].uV = reg_res[i].uV;
  146. regs[i].uA = reg_res[i].uA;
  147. }
  148. return i;
  149. }
  150. static int q6v5_regulator_enable(struct q6v5 *qproc,
  151. struct reg_info *regs, int count)
  152. {
  153. int ret;
  154. int i;
  155. for (i = 0; i < count; i++) {
  156. if (regs[i].uV > 0) {
  157. ret = regulator_set_voltage(regs[i].reg,
  158. regs[i].uV, INT_MAX);
  159. if (ret) {
  160. dev_err(qproc->dev,
  161. "Failed to request voltage for %d.\n",
  162. i);
  163. goto err;
  164. }
  165. }
  166. if (regs[i].uA > 0) {
  167. ret = regulator_set_load(regs[i].reg,
  168. regs[i].uA);
  169. if (ret < 0) {
  170. dev_err(qproc->dev,
  171. "Failed to set regulator mode\n");
  172. goto err;
  173. }
  174. }
  175. ret = regulator_enable(regs[i].reg);
  176. if (ret) {
  177. dev_err(qproc->dev, "Regulator enable failed\n");
  178. goto err;
  179. }
  180. }
  181. return 0;
  182. err:
  183. for (; i >= 0; i--) {
  184. if (regs[i].uV > 0)
  185. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  186. if (regs[i].uA > 0)
  187. regulator_set_load(regs[i].reg, 0);
  188. regulator_disable(regs[i].reg);
  189. }
  190. return ret;
  191. }
  192. static void q6v5_regulator_disable(struct q6v5 *qproc,
  193. struct reg_info *regs, int count)
  194. {
  195. int i;
  196. for (i = 0; i < count; i++) {
  197. if (regs[i].uV > 0)
  198. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  199. if (regs[i].uA > 0)
  200. regulator_set_load(regs[i].reg, 0);
  201. regulator_disable(regs[i].reg);
  202. }
  203. }
  204. static int q6v5_clk_enable(struct device *dev,
  205. struct clk **clks, int count)
  206. {
  207. int rc;
  208. int i;
  209. for (i = 0; i < count; i++) {
  210. rc = clk_prepare_enable(clks[i]);
  211. if (rc) {
  212. dev_err(dev, "Clock enable failed\n");
  213. goto err;
  214. }
  215. }
  216. return 0;
  217. err:
  218. for (i--; i >= 0; i--)
  219. clk_disable_unprepare(clks[i]);
  220. return rc;
  221. }
  222. static void q6v5_clk_disable(struct device *dev,
  223. struct clk **clks, int count)
  224. {
  225. int i;
  226. for (i = 0; i < count; i++)
  227. clk_disable_unprepare(clks[i]);
  228. }
  229. static struct resource_table *q6v5_find_rsc_table(struct rproc *rproc,
  230. const struct firmware *fw,
  231. int *tablesz)
  232. {
  233. static struct resource_table table = { .ver = 1, };
  234. *tablesz = sizeof(table);
  235. return &table;
  236. }
  237. static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
  238. {
  239. struct q6v5 *qproc = rproc->priv;
  240. memcpy(qproc->mba_region, fw->data, fw->size);
  241. return 0;
  242. }
  243. static const struct rproc_fw_ops q6v5_fw_ops = {
  244. .find_rsc_table = q6v5_find_rsc_table,
  245. .load = q6v5_load,
  246. };
  247. static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
  248. {
  249. unsigned long timeout;
  250. s32 val;
  251. timeout = jiffies + msecs_to_jiffies(ms);
  252. for (;;) {
  253. val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
  254. if (val)
  255. break;
  256. if (time_after(jiffies, timeout))
  257. return -ETIMEDOUT;
  258. msleep(1);
  259. }
  260. return val;
  261. }
  262. static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
  263. {
  264. unsigned long timeout;
  265. s32 val;
  266. timeout = jiffies + msecs_to_jiffies(ms);
  267. for (;;) {
  268. val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
  269. if (val < 0)
  270. break;
  271. if (!status && val)
  272. break;
  273. else if (status && val == status)
  274. break;
  275. if (time_after(jiffies, timeout))
  276. return -ETIMEDOUT;
  277. msleep(1);
  278. }
  279. return val;
  280. }
  281. static int q6v5proc_reset(struct q6v5 *qproc)
  282. {
  283. u32 val;
  284. int ret;
  285. /* Assert resets, stop core */
  286. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  287. val |= (Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE);
  288. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  289. /* Enable power block headswitch, and wait for it to stabilize */
  290. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  291. val |= QDSS_BHS_ON | QDSS_LDO_BYP;
  292. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  293. udelay(1);
  294. /*
  295. * Turn on memories. L2 banks should be done individually
  296. * to minimize inrush current.
  297. */
  298. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  299. val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
  300. Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
  301. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  302. val |= Q6SS_L2DATA_SLP_NRET_N_2;
  303. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  304. val |= Q6SS_L2DATA_SLP_NRET_N_1;
  305. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  306. val |= Q6SS_L2DATA_SLP_NRET_N_0;
  307. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  308. /* Remove IO clamp */
  309. val &= ~Q6SS_CLAMP_IO;
  310. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  311. /* Bring core out of reset */
  312. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  313. val &= ~Q6SS_CORE_ARES;
  314. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  315. /* Turn on core clock */
  316. val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  317. val |= Q6SS_CLK_ENABLE;
  318. writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  319. /* Start core execution */
  320. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  321. val &= ~Q6SS_STOP_CORE;
  322. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  323. /* Wait for PBL status */
  324. ret = q6v5_rmb_pbl_wait(qproc, 1000);
  325. if (ret == -ETIMEDOUT) {
  326. dev_err(qproc->dev, "PBL boot timed out\n");
  327. } else if (ret != RMB_PBL_SUCCESS) {
  328. dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
  329. ret = -EINVAL;
  330. } else {
  331. ret = 0;
  332. }
  333. return ret;
  334. }
  335. static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
  336. struct regmap *halt_map,
  337. u32 offset)
  338. {
  339. unsigned long timeout;
  340. unsigned int val;
  341. int ret;
  342. /* Check if we're already idle */
  343. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  344. if (!ret && val)
  345. return;
  346. /* Assert halt request */
  347. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
  348. /* Wait for halt */
  349. timeout = jiffies + msecs_to_jiffies(HALT_ACK_TIMEOUT_MS);
  350. for (;;) {
  351. ret = regmap_read(halt_map, offset + AXI_HALTACK_REG, &val);
  352. if (ret || val || time_after(jiffies, timeout))
  353. break;
  354. msleep(1);
  355. }
  356. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  357. if (ret || !val)
  358. dev_err(qproc->dev, "port failed halt\n");
  359. /* Clear halt request (port will remain halted until reset) */
  360. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
  361. }
  362. static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
  363. {
  364. unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
  365. dma_addr_t phys;
  366. void *ptr;
  367. int ret;
  368. ptr = dma_alloc_attrs(qproc->dev, fw->size, &phys, GFP_KERNEL, dma_attrs);
  369. if (!ptr) {
  370. dev_err(qproc->dev, "failed to allocate mdt buffer\n");
  371. return -ENOMEM;
  372. }
  373. memcpy(ptr, fw->data, fw->size);
  374. writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
  375. writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  376. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
  377. if (ret == -ETIMEDOUT)
  378. dev_err(qproc->dev, "MPSS header authentication timed out\n");
  379. else if (ret < 0)
  380. dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
  381. dma_free_attrs(qproc->dev, fw->size, ptr, phys, dma_attrs);
  382. return ret < 0 ? ret : 0;
  383. }
  384. static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
  385. {
  386. if (phdr->p_type != PT_LOAD)
  387. return false;
  388. if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
  389. return false;
  390. if (!phdr->p_memsz)
  391. return false;
  392. return true;
  393. }
  394. static int q6v5_mpss_load(struct q6v5 *qproc)
  395. {
  396. const struct elf32_phdr *phdrs;
  397. const struct elf32_phdr *phdr;
  398. const struct firmware *seg_fw;
  399. const struct firmware *fw;
  400. struct elf32_hdr *ehdr;
  401. phys_addr_t mpss_reloc;
  402. phys_addr_t boot_addr;
  403. phys_addr_t min_addr = (phys_addr_t)ULLONG_MAX;
  404. phys_addr_t max_addr = 0;
  405. bool relocate = false;
  406. char seg_name[10];
  407. ssize_t offset;
  408. size_t size;
  409. void *ptr;
  410. int ret;
  411. int i;
  412. ret = request_firmware(&fw, "modem.mdt", qproc->dev);
  413. if (ret < 0) {
  414. dev_err(qproc->dev, "unable to load modem.mdt\n");
  415. return ret;
  416. }
  417. /* Initialize the RMB validator */
  418. writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  419. ret = q6v5_mpss_init_image(qproc, fw);
  420. if (ret)
  421. goto release_firmware;
  422. ehdr = (struct elf32_hdr *)fw->data;
  423. phdrs = (struct elf32_phdr *)(ehdr + 1);
  424. for (i = 0; i < ehdr->e_phnum; i++) {
  425. phdr = &phdrs[i];
  426. if (!q6v5_phdr_valid(phdr))
  427. continue;
  428. if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
  429. relocate = true;
  430. if (phdr->p_paddr < min_addr)
  431. min_addr = phdr->p_paddr;
  432. if (phdr->p_paddr + phdr->p_memsz > max_addr)
  433. max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
  434. }
  435. mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
  436. for (i = 0; i < ehdr->e_phnum; i++) {
  437. phdr = &phdrs[i];
  438. if (!q6v5_phdr_valid(phdr))
  439. continue;
  440. offset = phdr->p_paddr - mpss_reloc;
  441. if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
  442. dev_err(qproc->dev, "segment outside memory range\n");
  443. ret = -EINVAL;
  444. goto release_firmware;
  445. }
  446. ptr = qproc->mpss_region + offset;
  447. if (phdr->p_filesz) {
  448. snprintf(seg_name, sizeof(seg_name), "modem.b%02d", i);
  449. ret = request_firmware(&seg_fw, seg_name, qproc->dev);
  450. if (ret) {
  451. dev_err(qproc->dev, "failed to load %s\n", seg_name);
  452. goto release_firmware;
  453. }
  454. memcpy(ptr, seg_fw->data, seg_fw->size);
  455. release_firmware(seg_fw);
  456. }
  457. if (phdr->p_memsz > phdr->p_filesz) {
  458. memset(ptr + phdr->p_filesz, 0,
  459. phdr->p_memsz - phdr->p_filesz);
  460. }
  461. size = readl(qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  462. if (!size) {
  463. boot_addr = relocate ? qproc->mpss_phys : min_addr;
  464. writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
  465. writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  466. }
  467. size += phdr->p_memsz;
  468. writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  469. }
  470. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
  471. if (ret == -ETIMEDOUT)
  472. dev_err(qproc->dev, "MPSS authentication timed out\n");
  473. else if (ret < 0)
  474. dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
  475. release_firmware:
  476. release_firmware(fw);
  477. return ret < 0 ? ret : 0;
  478. }
  479. static int q6v5_start(struct rproc *rproc)
  480. {
  481. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  482. int ret;
  483. ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
  484. qproc->proxy_reg_count);
  485. if (ret) {
  486. dev_err(qproc->dev, "failed to enable proxy supplies\n");
  487. return ret;
  488. }
  489. ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
  490. qproc->proxy_clk_count);
  491. if (ret) {
  492. dev_err(qproc->dev, "failed to enable proxy clocks\n");
  493. goto disable_proxy_reg;
  494. }
  495. ret = q6v5_regulator_enable(qproc, qproc->active_regs,
  496. qproc->active_reg_count);
  497. if (ret) {
  498. dev_err(qproc->dev, "failed to enable supplies\n");
  499. goto disable_proxy_clk;
  500. }
  501. ret = reset_control_deassert(qproc->mss_restart);
  502. if (ret) {
  503. dev_err(qproc->dev, "failed to deassert mss restart\n");
  504. goto disable_vdd;
  505. }
  506. ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
  507. qproc->active_clk_count);
  508. if (ret) {
  509. dev_err(qproc->dev, "failed to enable clocks\n");
  510. goto assert_reset;
  511. }
  512. writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
  513. ret = q6v5proc_reset(qproc);
  514. if (ret)
  515. goto halt_axi_ports;
  516. ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
  517. if (ret == -ETIMEDOUT) {
  518. dev_err(qproc->dev, "MBA boot timed out\n");
  519. goto halt_axi_ports;
  520. } else if (ret != RMB_MBA_XPU_UNLOCKED &&
  521. ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
  522. dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
  523. ret = -EINVAL;
  524. goto halt_axi_ports;
  525. }
  526. dev_info(qproc->dev, "MBA booted, loading mpss\n");
  527. ret = q6v5_mpss_load(qproc);
  528. if (ret)
  529. goto halt_axi_ports;
  530. ret = wait_for_completion_timeout(&qproc->start_done,
  531. msecs_to_jiffies(5000));
  532. if (ret == 0) {
  533. dev_err(qproc->dev, "start timed out\n");
  534. ret = -ETIMEDOUT;
  535. goto halt_axi_ports;
  536. }
  537. qproc->running = true;
  538. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  539. qproc->proxy_clk_count);
  540. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  541. qproc->proxy_reg_count);
  542. return 0;
  543. halt_axi_ports:
  544. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  545. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  546. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  547. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  548. qproc->active_clk_count);
  549. assert_reset:
  550. reset_control_assert(qproc->mss_restart);
  551. disable_vdd:
  552. q6v5_regulator_disable(qproc, qproc->active_regs,
  553. qproc->active_reg_count);
  554. disable_proxy_clk:
  555. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  556. qproc->proxy_clk_count);
  557. disable_proxy_reg:
  558. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  559. qproc->proxy_reg_count);
  560. return ret;
  561. }
  562. static int q6v5_stop(struct rproc *rproc)
  563. {
  564. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  565. int ret;
  566. qproc->running = false;
  567. qcom_smem_state_update_bits(qproc->state,
  568. BIT(qproc->stop_bit), BIT(qproc->stop_bit));
  569. ret = wait_for_completion_timeout(&qproc->stop_done,
  570. msecs_to_jiffies(5000));
  571. if (ret == 0)
  572. dev_err(qproc->dev, "timed out on wait\n");
  573. qcom_smem_state_update_bits(qproc->state, BIT(qproc->stop_bit), 0);
  574. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  575. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  576. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  577. reset_control_assert(qproc->mss_restart);
  578. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  579. qproc->active_clk_count);
  580. q6v5_regulator_disable(qproc, qproc->active_regs,
  581. qproc->active_reg_count);
  582. return 0;
  583. }
  584. static void *q6v5_da_to_va(struct rproc *rproc, u64 da, int len)
  585. {
  586. struct q6v5 *qproc = rproc->priv;
  587. int offset;
  588. offset = da - qproc->mpss_reloc;
  589. if (offset < 0 || offset + len > qproc->mpss_size)
  590. return NULL;
  591. return qproc->mpss_region + offset;
  592. }
  593. static const struct rproc_ops q6v5_ops = {
  594. .start = q6v5_start,
  595. .stop = q6v5_stop,
  596. .da_to_va = q6v5_da_to_va,
  597. };
  598. static irqreturn_t q6v5_wdog_interrupt(int irq, void *dev)
  599. {
  600. struct q6v5 *qproc = dev;
  601. size_t len;
  602. char *msg;
  603. /* Sometimes the stop triggers a watchdog rather than a stop-ack */
  604. if (!qproc->running) {
  605. complete(&qproc->stop_done);
  606. return IRQ_HANDLED;
  607. }
  608. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
  609. if (!IS_ERR(msg) && len > 0 && msg[0])
  610. dev_err(qproc->dev, "watchdog received: %s\n", msg);
  611. else
  612. dev_err(qproc->dev, "watchdog without message\n");
  613. rproc_report_crash(qproc->rproc, RPROC_WATCHDOG);
  614. if (!IS_ERR(msg))
  615. msg[0] = '\0';
  616. return IRQ_HANDLED;
  617. }
  618. static irqreturn_t q6v5_fatal_interrupt(int irq, void *dev)
  619. {
  620. struct q6v5 *qproc = dev;
  621. size_t len;
  622. char *msg;
  623. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
  624. if (!IS_ERR(msg) && len > 0 && msg[0])
  625. dev_err(qproc->dev, "fatal error received: %s\n", msg);
  626. else
  627. dev_err(qproc->dev, "fatal error without message\n");
  628. rproc_report_crash(qproc->rproc, RPROC_FATAL_ERROR);
  629. if (!IS_ERR(msg))
  630. msg[0] = '\0';
  631. return IRQ_HANDLED;
  632. }
  633. static irqreturn_t q6v5_handover_interrupt(int irq, void *dev)
  634. {
  635. struct q6v5 *qproc = dev;
  636. complete(&qproc->start_done);
  637. return IRQ_HANDLED;
  638. }
  639. static irqreturn_t q6v5_stop_ack_interrupt(int irq, void *dev)
  640. {
  641. struct q6v5 *qproc = dev;
  642. complete(&qproc->stop_done);
  643. return IRQ_HANDLED;
  644. }
  645. static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
  646. {
  647. struct of_phandle_args args;
  648. struct resource *res;
  649. int ret;
  650. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
  651. qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
  652. if (IS_ERR(qproc->reg_base))
  653. return PTR_ERR(qproc->reg_base);
  654. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
  655. qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
  656. if (IS_ERR(qproc->rmb_base))
  657. return PTR_ERR(qproc->rmb_base);
  658. ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
  659. "qcom,halt-regs", 3, 0, &args);
  660. if (ret < 0) {
  661. dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
  662. return -EINVAL;
  663. }
  664. qproc->halt_map = syscon_node_to_regmap(args.np);
  665. of_node_put(args.np);
  666. if (IS_ERR(qproc->halt_map))
  667. return PTR_ERR(qproc->halt_map);
  668. qproc->halt_q6 = args.args[0];
  669. qproc->halt_modem = args.args[1];
  670. qproc->halt_nc = args.args[2];
  671. return 0;
  672. }
  673. static int q6v5_init_clocks(struct device *dev, struct clk **clks,
  674. char **clk_names)
  675. {
  676. int i;
  677. if (!clk_names)
  678. return 0;
  679. for (i = 0; clk_names[i]; i++) {
  680. clks[i] = devm_clk_get(dev, clk_names[i]);
  681. if (IS_ERR(clks[i])) {
  682. int rc = PTR_ERR(clks[i]);
  683. if (rc != -EPROBE_DEFER)
  684. dev_err(dev, "Failed to get %s clock\n",
  685. clk_names[i]);
  686. return rc;
  687. }
  688. }
  689. return i;
  690. }
  691. static int q6v5_init_reset(struct q6v5 *qproc)
  692. {
  693. qproc->mss_restart = devm_reset_control_get(qproc->dev, NULL);
  694. if (IS_ERR(qproc->mss_restart)) {
  695. dev_err(qproc->dev, "failed to acquire mss restart\n");
  696. return PTR_ERR(qproc->mss_restart);
  697. }
  698. return 0;
  699. }
  700. static int q6v5_request_irq(struct q6v5 *qproc,
  701. struct platform_device *pdev,
  702. const char *name,
  703. irq_handler_t thread_fn)
  704. {
  705. int ret;
  706. ret = platform_get_irq_byname(pdev, name);
  707. if (ret < 0) {
  708. dev_err(&pdev->dev, "no %s IRQ defined\n", name);
  709. return ret;
  710. }
  711. ret = devm_request_threaded_irq(&pdev->dev, ret,
  712. NULL, thread_fn,
  713. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  714. "q6v5", qproc);
  715. if (ret)
  716. dev_err(&pdev->dev, "request %s IRQ failed\n", name);
  717. return ret;
  718. }
  719. static int q6v5_alloc_memory_region(struct q6v5 *qproc)
  720. {
  721. struct device_node *child;
  722. struct device_node *node;
  723. struct resource r;
  724. int ret;
  725. child = of_get_child_by_name(qproc->dev->of_node, "mba");
  726. node = of_parse_phandle(child, "memory-region", 0);
  727. ret = of_address_to_resource(node, 0, &r);
  728. if (ret) {
  729. dev_err(qproc->dev, "unable to resolve mba region\n");
  730. return ret;
  731. }
  732. qproc->mba_phys = r.start;
  733. qproc->mba_size = resource_size(&r);
  734. qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
  735. if (!qproc->mba_region) {
  736. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  737. &r.start, qproc->mba_size);
  738. return -EBUSY;
  739. }
  740. child = of_get_child_by_name(qproc->dev->of_node, "mpss");
  741. node = of_parse_phandle(child, "memory-region", 0);
  742. ret = of_address_to_resource(node, 0, &r);
  743. if (ret) {
  744. dev_err(qproc->dev, "unable to resolve mpss region\n");
  745. return ret;
  746. }
  747. qproc->mpss_phys = qproc->mpss_reloc = r.start;
  748. qproc->mpss_size = resource_size(&r);
  749. qproc->mpss_region = devm_ioremap_wc(qproc->dev, qproc->mpss_phys, qproc->mpss_size);
  750. if (!qproc->mpss_region) {
  751. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  752. &r.start, qproc->mpss_size);
  753. return -EBUSY;
  754. }
  755. return 0;
  756. }
  757. static int q6v5_probe(struct platform_device *pdev)
  758. {
  759. const struct rproc_hexagon_res *desc;
  760. struct q6v5 *qproc;
  761. struct rproc *rproc;
  762. int ret;
  763. desc = of_device_get_match_data(&pdev->dev);
  764. if (!desc)
  765. return -EINVAL;
  766. rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
  767. desc->hexagon_mba_image, sizeof(*qproc));
  768. if (!rproc) {
  769. dev_err(&pdev->dev, "failed to allocate rproc\n");
  770. return -ENOMEM;
  771. }
  772. rproc->fw_ops = &q6v5_fw_ops;
  773. qproc = (struct q6v5 *)rproc->priv;
  774. qproc->dev = &pdev->dev;
  775. qproc->rproc = rproc;
  776. platform_set_drvdata(pdev, qproc);
  777. init_completion(&qproc->start_done);
  778. init_completion(&qproc->stop_done);
  779. ret = q6v5_init_mem(qproc, pdev);
  780. if (ret)
  781. goto free_rproc;
  782. ret = q6v5_alloc_memory_region(qproc);
  783. if (ret)
  784. goto free_rproc;
  785. ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
  786. desc->proxy_clk_names);
  787. if (ret < 0) {
  788. dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
  789. goto free_rproc;
  790. }
  791. qproc->proxy_clk_count = ret;
  792. ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
  793. desc->active_clk_names);
  794. if (ret < 0) {
  795. dev_err(&pdev->dev, "Failed to get active clocks.\n");
  796. goto free_rproc;
  797. }
  798. qproc->active_clk_count = ret;
  799. ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
  800. desc->proxy_supply);
  801. if (ret < 0) {
  802. dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
  803. goto free_rproc;
  804. }
  805. qproc->proxy_reg_count = ret;
  806. ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs,
  807. desc->active_supply);
  808. if (ret < 0) {
  809. dev_err(&pdev->dev, "Failed to get active regulators.\n");
  810. goto free_rproc;
  811. }
  812. qproc->active_reg_count = ret;
  813. ret = q6v5_init_reset(qproc);
  814. if (ret)
  815. goto free_rproc;
  816. ret = q6v5_request_irq(qproc, pdev, "wdog", q6v5_wdog_interrupt);
  817. if (ret < 0)
  818. goto free_rproc;
  819. ret = q6v5_request_irq(qproc, pdev, "fatal", q6v5_fatal_interrupt);
  820. if (ret < 0)
  821. goto free_rproc;
  822. ret = q6v5_request_irq(qproc, pdev, "handover", q6v5_handover_interrupt);
  823. if (ret < 0)
  824. goto free_rproc;
  825. ret = q6v5_request_irq(qproc, pdev, "stop-ack", q6v5_stop_ack_interrupt);
  826. if (ret < 0)
  827. goto free_rproc;
  828. qproc->state = qcom_smem_state_get(&pdev->dev, "stop", &qproc->stop_bit);
  829. if (IS_ERR(qproc->state)) {
  830. ret = PTR_ERR(qproc->state);
  831. goto free_rproc;
  832. }
  833. qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
  834. ret = rproc_add(rproc);
  835. if (ret)
  836. goto free_rproc;
  837. return 0;
  838. free_rproc:
  839. rproc_free(rproc);
  840. return ret;
  841. }
  842. static int q6v5_remove(struct platform_device *pdev)
  843. {
  844. struct q6v5 *qproc = platform_get_drvdata(pdev);
  845. rproc_del(qproc->rproc);
  846. qcom_remove_smd_subdev(qproc->rproc, &qproc->smd_subdev);
  847. rproc_free(qproc->rproc);
  848. return 0;
  849. }
  850. static const struct rproc_hexagon_res msm8916_mss = {
  851. .hexagon_mba_image = "mba.mbn",
  852. .proxy_supply = (struct qcom_mss_reg_res[]) {
  853. {
  854. .supply = "mx",
  855. .uV = 1050000,
  856. },
  857. {
  858. .supply = "cx",
  859. .uA = 100000,
  860. },
  861. {
  862. .supply = "pll",
  863. .uA = 100000,
  864. },
  865. {}
  866. },
  867. .proxy_clk_names = (char*[]){
  868. "xo",
  869. NULL
  870. },
  871. .active_clk_names = (char*[]){
  872. "iface",
  873. "bus",
  874. "mem",
  875. NULL
  876. },
  877. };
  878. static const struct rproc_hexagon_res msm8974_mss = {
  879. .hexagon_mba_image = "mba.b00",
  880. .proxy_supply = (struct qcom_mss_reg_res[]) {
  881. {
  882. .supply = "mx",
  883. .uV = 1050000,
  884. },
  885. {
  886. .supply = "cx",
  887. .uA = 100000,
  888. },
  889. {
  890. .supply = "pll",
  891. .uA = 100000,
  892. },
  893. {}
  894. },
  895. .active_supply = (struct qcom_mss_reg_res[]) {
  896. {
  897. .supply = "mss",
  898. .uV = 1050000,
  899. .uA = 100000,
  900. },
  901. {}
  902. },
  903. .proxy_clk_names = (char*[]){
  904. "xo",
  905. NULL
  906. },
  907. .active_clk_names = (char*[]){
  908. "iface",
  909. "bus",
  910. "mem",
  911. NULL
  912. },
  913. };
  914. static const struct of_device_id q6v5_of_match[] = {
  915. { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
  916. { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
  917. { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
  918. { },
  919. };
  920. MODULE_DEVICE_TABLE(of, q6v5_of_match);
  921. static struct platform_driver q6v5_driver = {
  922. .probe = q6v5_probe,
  923. .remove = q6v5_remove,
  924. .driver = {
  925. .name = "qcom-q6v5-pil",
  926. .of_match_table = q6v5_of_match,
  927. },
  928. };
  929. module_platform_driver(q6v5_driver);
  930. MODULE_DESCRIPTION("Peripheral Image Loader for Hexagon");
  931. MODULE_LICENSE("GPL v2");