pinctrl-imx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * Core driver for the imx pin controller
  3. *
  4. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2012 Linaro Ltd.
  6. *
  7. * Author: Dong Aisheng <dong.aisheng@linaro.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_address.h>
  21. #include <linux/pinctrl/machine.h>
  22. #include <linux/pinctrl/pinconf.h>
  23. #include <linux/pinctrl/pinctrl.h>
  24. #include <linux/pinctrl/pinmux.h>
  25. #include <linux/slab.h>
  26. #include <linux/regmap.h>
  27. #include "../core.h"
  28. #include "../pinmux.h"
  29. #include "pinctrl-imx.h"
  30. /* The bits in CONFIG cell defined in binding doc*/
  31. #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
  32. #define IMX_PAD_SION 0x40000000 /* set SION */
  33. /**
  34. * @dev: a pointer back to containing device
  35. * @base: the offset to the controller in virtual memory
  36. */
  37. struct imx_pinctrl {
  38. struct device *dev;
  39. struct pinctrl_dev *pctl;
  40. void __iomem *base;
  41. void __iomem *input_sel_base;
  42. struct imx_pinctrl_soc_info *info;
  43. };
  44. static inline const struct group_desc *imx_pinctrl_find_group_by_name(
  45. struct pinctrl_dev *pctldev,
  46. const char *name)
  47. {
  48. const struct group_desc *grp = NULL;
  49. int i;
  50. for (i = 0; i < pctldev->num_groups; i++) {
  51. grp = pinctrl_generic_get_group(pctldev, i);
  52. if (grp && !strcmp(grp->name, name))
  53. break;
  54. }
  55. return grp;
  56. }
  57. static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  58. unsigned offset)
  59. {
  60. seq_printf(s, "%s", dev_name(pctldev->dev));
  61. }
  62. static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
  63. struct device_node *np,
  64. struct pinctrl_map **map, unsigned *num_maps)
  65. {
  66. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  67. struct imx_pinctrl_soc_info *info = ipctl->info;
  68. const struct group_desc *grp;
  69. struct pinctrl_map *new_map;
  70. struct device_node *parent;
  71. int map_num = 1;
  72. int i, j;
  73. /*
  74. * first find the group of this node and check if we need create
  75. * config maps for pins
  76. */
  77. grp = imx_pinctrl_find_group_by_name(pctldev, np->name);
  78. if (!grp) {
  79. dev_err(info->dev, "unable to find group for node %s\n",
  80. np->name);
  81. return -EINVAL;
  82. }
  83. for (i = 0; i < grp->num_pins; i++) {
  84. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  85. if (!(pin->config & IMX_NO_PAD_CTL))
  86. map_num++;
  87. }
  88. new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
  89. if (!new_map)
  90. return -ENOMEM;
  91. *map = new_map;
  92. *num_maps = map_num;
  93. /* create mux map */
  94. parent = of_get_parent(np);
  95. if (!parent) {
  96. kfree(new_map);
  97. return -EINVAL;
  98. }
  99. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  100. new_map[0].data.mux.function = parent->name;
  101. new_map[0].data.mux.group = np->name;
  102. of_node_put(parent);
  103. /* create config map */
  104. new_map++;
  105. for (i = j = 0; i < grp->num_pins; i++) {
  106. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  107. if (!(pin->config & IMX_NO_PAD_CTL)) {
  108. new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
  109. new_map[j].data.configs.group_or_pin =
  110. pin_get_name(pctldev, pin->pin);
  111. new_map[j].data.configs.configs = &pin->config;
  112. new_map[j].data.configs.num_configs = 1;
  113. j++;
  114. }
  115. }
  116. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  117. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  118. return 0;
  119. }
  120. static void imx_dt_free_map(struct pinctrl_dev *pctldev,
  121. struct pinctrl_map *map, unsigned num_maps)
  122. {
  123. kfree(map);
  124. }
  125. static const struct pinctrl_ops imx_pctrl_ops = {
  126. .get_groups_count = pinctrl_generic_get_group_count,
  127. .get_group_name = pinctrl_generic_get_group_name,
  128. .get_group_pins = pinctrl_generic_get_group_pins,
  129. .pin_dbg_show = imx_pin_dbg_show,
  130. .dt_node_to_map = imx_dt_node_to_map,
  131. .dt_free_map = imx_dt_free_map,
  132. };
  133. static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
  134. unsigned group)
  135. {
  136. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  137. struct imx_pinctrl_soc_info *info = ipctl->info;
  138. const struct imx_pin_reg *pin_reg;
  139. unsigned int npins, pin_id;
  140. int i;
  141. struct group_desc *grp = NULL;
  142. struct function_desc *func = NULL;
  143. /*
  144. * Configure the mux mode for each pin in the group for a specific
  145. * function.
  146. */
  147. grp = pinctrl_generic_get_group(pctldev, group);
  148. if (!grp)
  149. return -EINVAL;
  150. func = pinmux_generic_get_function(pctldev, selector);
  151. if (!func)
  152. return -EINVAL;
  153. npins = grp->num_pins;
  154. dev_dbg(ipctl->dev, "enable function %s group %s\n",
  155. func->name, grp->name);
  156. for (i = 0; i < npins; i++) {
  157. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  158. pin_id = pin->pin;
  159. pin_reg = &info->pin_regs[pin_id];
  160. if (pin_reg->mux_reg == -1) {
  161. dev_dbg(ipctl->dev, "Pin(%s) does not support mux function\n",
  162. info->pins[pin_id].name);
  163. continue;
  164. }
  165. if (info->flags & SHARE_MUX_CONF_REG) {
  166. u32 reg;
  167. reg = readl(ipctl->base + pin_reg->mux_reg);
  168. reg &= ~(0x7 << 20);
  169. reg |= (pin->mux_mode << 20);
  170. writel(reg, ipctl->base + pin_reg->mux_reg);
  171. } else {
  172. writel(pin->mux_mode, ipctl->base + pin_reg->mux_reg);
  173. }
  174. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  175. pin_reg->mux_reg, pin->mux_mode);
  176. /*
  177. * If the select input value begins with 0xff, it's a quirky
  178. * select input and the value should be interpreted as below.
  179. * 31 23 15 7 0
  180. * | 0xff | shift | width | select |
  181. * It's used to work around the problem that the select
  182. * input for some pin is not implemented in the select
  183. * input register but in some general purpose register.
  184. * We encode the select input value, width and shift of
  185. * the bit field into input_val cell of pin function ID
  186. * in device tree, and then decode them here for setting
  187. * up the select input bits in general purpose register.
  188. */
  189. if (pin->input_val >> 24 == 0xff) {
  190. u32 val = pin->input_val;
  191. u8 select = val & 0xff;
  192. u8 width = (val >> 8) & 0xff;
  193. u8 shift = (val >> 16) & 0xff;
  194. u32 mask = ((1 << width) - 1) << shift;
  195. /*
  196. * The input_reg[i] here is actually some IOMUXC general
  197. * purpose register, not regular select input register.
  198. */
  199. val = readl(ipctl->base + pin->input_reg);
  200. val &= ~mask;
  201. val |= select << shift;
  202. writel(val, ipctl->base + pin->input_reg);
  203. } else if (pin->input_reg) {
  204. /*
  205. * Regular select input register can never be at offset
  206. * 0, and we only print register value for regular case.
  207. */
  208. if (ipctl->input_sel_base)
  209. writel(pin->input_val, ipctl->input_sel_base +
  210. pin->input_reg);
  211. else
  212. writel(pin->input_val, ipctl->base +
  213. pin->input_reg);
  214. dev_dbg(ipctl->dev,
  215. "==>select_input: offset 0x%x val 0x%x\n",
  216. pin->input_reg, pin->input_val);
  217. }
  218. }
  219. return 0;
  220. }
  221. static int imx_pmx_gpio_request_enable(struct pinctrl_dev *pctldev,
  222. struct pinctrl_gpio_range *range, unsigned offset)
  223. {
  224. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  225. struct imx_pinctrl_soc_info *info = ipctl->info;
  226. const struct imx_pin_reg *pin_reg;
  227. struct group_desc *grp;
  228. struct imx_pin *imx_pin;
  229. unsigned int pin, group;
  230. u32 reg;
  231. /* Currently implementation only for shared mux/conf register */
  232. if (!(info->flags & SHARE_MUX_CONF_REG))
  233. return 0;
  234. pin_reg = &info->pin_regs[offset];
  235. if (pin_reg->mux_reg == -1)
  236. return -EINVAL;
  237. /* Find the pinctrl config with GPIO mux mode for the requested pin */
  238. for (group = 0; group < pctldev->num_groups; group++) {
  239. grp = pinctrl_generic_get_group(pctldev, group);
  240. if (!grp)
  241. continue;
  242. for (pin = 0; pin < grp->num_pins; pin++) {
  243. imx_pin = &((struct imx_pin *)(grp->data))[pin];
  244. if (imx_pin->pin == offset && !imx_pin->mux_mode)
  245. goto mux_pin;
  246. }
  247. }
  248. return -EINVAL;
  249. mux_pin:
  250. reg = readl(ipctl->base + pin_reg->mux_reg);
  251. reg &= ~(0x7 << 20);
  252. reg |= imx_pin->config;
  253. writel(reg, ipctl->base + pin_reg->mux_reg);
  254. return 0;
  255. }
  256. static void imx_pmx_gpio_disable_free(struct pinctrl_dev *pctldev,
  257. struct pinctrl_gpio_range *range, unsigned offset)
  258. {
  259. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  260. struct imx_pinctrl_soc_info *info = ipctl->info;
  261. const struct imx_pin_reg *pin_reg;
  262. u32 reg;
  263. /*
  264. * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
  265. * They are part of the shared mux/conf register.
  266. */
  267. if (!(info->flags & SHARE_MUX_CONF_REG))
  268. return;
  269. pin_reg = &info->pin_regs[offset];
  270. if (pin_reg->mux_reg == -1)
  271. return;
  272. /* Clear IBE/OBE/PUE to disable the pin (Hi-Z) */
  273. reg = readl(ipctl->base + pin_reg->mux_reg);
  274. reg &= ~0x7;
  275. writel(reg, ipctl->base + pin_reg->mux_reg);
  276. }
  277. static int imx_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  278. struct pinctrl_gpio_range *range, unsigned offset, bool input)
  279. {
  280. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  281. struct imx_pinctrl_soc_info *info = ipctl->info;
  282. const struct imx_pin_reg *pin_reg;
  283. u32 reg;
  284. /*
  285. * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
  286. * They are part of the shared mux/conf register.
  287. */
  288. if (!(info->flags & SHARE_MUX_CONF_REG))
  289. return 0;
  290. pin_reg = &info->pin_regs[offset];
  291. if (pin_reg->mux_reg == -1)
  292. return -EINVAL;
  293. /* IBE always enabled allows us to read the value "on the wire" */
  294. reg = readl(ipctl->base + pin_reg->mux_reg);
  295. if (input)
  296. reg &= ~0x2;
  297. else
  298. reg |= 0x2;
  299. writel(reg, ipctl->base + pin_reg->mux_reg);
  300. return 0;
  301. }
  302. static const struct pinmux_ops imx_pmx_ops = {
  303. .get_functions_count = pinmux_generic_get_function_count,
  304. .get_function_name = pinmux_generic_get_function_name,
  305. .get_function_groups = pinmux_generic_get_function_groups,
  306. .set_mux = imx_pmx_set,
  307. .gpio_request_enable = imx_pmx_gpio_request_enable,
  308. .gpio_disable_free = imx_pmx_gpio_disable_free,
  309. .gpio_set_direction = imx_pmx_gpio_set_direction,
  310. };
  311. static int imx_pinconf_get(struct pinctrl_dev *pctldev,
  312. unsigned pin_id, unsigned long *config)
  313. {
  314. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  315. struct imx_pinctrl_soc_info *info = ipctl->info;
  316. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  317. if (pin_reg->conf_reg == -1) {
  318. dev_err(info->dev, "Pin(%s) does not support config function\n",
  319. info->pins[pin_id].name);
  320. return -EINVAL;
  321. }
  322. *config = readl(ipctl->base + pin_reg->conf_reg);
  323. if (info->flags & SHARE_MUX_CONF_REG)
  324. *config &= 0xffff;
  325. return 0;
  326. }
  327. static int imx_pinconf_set(struct pinctrl_dev *pctldev,
  328. unsigned pin_id, unsigned long *configs,
  329. unsigned num_configs)
  330. {
  331. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  332. struct imx_pinctrl_soc_info *info = ipctl->info;
  333. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  334. int i;
  335. if (pin_reg->conf_reg == -1) {
  336. dev_err(info->dev, "Pin(%s) does not support config function\n",
  337. info->pins[pin_id].name);
  338. return -EINVAL;
  339. }
  340. dev_dbg(ipctl->dev, "pinconf set pin %s\n",
  341. info->pins[pin_id].name);
  342. for (i = 0; i < num_configs; i++) {
  343. if (info->flags & SHARE_MUX_CONF_REG) {
  344. u32 reg;
  345. reg = readl(ipctl->base + pin_reg->conf_reg);
  346. reg &= ~0xffff;
  347. reg |= configs[i];
  348. writel(reg, ipctl->base + pin_reg->conf_reg);
  349. } else {
  350. writel(configs[i], ipctl->base + pin_reg->conf_reg);
  351. }
  352. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
  353. pin_reg->conf_reg, configs[i]);
  354. } /* for each config */
  355. return 0;
  356. }
  357. static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  358. struct seq_file *s, unsigned pin_id)
  359. {
  360. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  361. struct imx_pinctrl_soc_info *info = ipctl->info;
  362. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  363. unsigned long config;
  364. if (!pin_reg || pin_reg->conf_reg == -1) {
  365. seq_printf(s, "N/A");
  366. return;
  367. }
  368. config = readl(ipctl->base + pin_reg->conf_reg);
  369. seq_printf(s, "0x%lx", config);
  370. }
  371. static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  372. struct seq_file *s, unsigned group)
  373. {
  374. struct group_desc *grp;
  375. unsigned long config;
  376. const char *name;
  377. int i, ret;
  378. if (group > pctldev->num_groups)
  379. return;
  380. seq_printf(s, "\n");
  381. grp = pinctrl_generic_get_group(pctldev, group);
  382. if (!grp)
  383. return;
  384. for (i = 0; i < grp->num_pins; i++) {
  385. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  386. name = pin_get_name(pctldev, pin->pin);
  387. ret = imx_pinconf_get(pctldev, pin->pin, &config);
  388. if (ret)
  389. return;
  390. seq_printf(s, " %s: 0x%lx\n", name, config);
  391. }
  392. }
  393. static const struct pinconf_ops imx_pinconf_ops = {
  394. .pin_config_get = imx_pinconf_get,
  395. .pin_config_set = imx_pinconf_set,
  396. .pin_config_dbg_show = imx_pinconf_dbg_show,
  397. .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
  398. };
  399. /*
  400. * Each pin represented in fsl,pins consists of 5 u32 PIN_FUNC_ID and
  401. * 1 u32 CONFIG, so 24 types in total for each pin.
  402. */
  403. #define FSL_PIN_SIZE 24
  404. #define SHARE_FSL_PIN_SIZE 20
  405. static int imx_pinctrl_parse_groups(struct device_node *np,
  406. struct group_desc *grp,
  407. struct imx_pinctrl_soc_info *info,
  408. u32 index)
  409. {
  410. int size, pin_size;
  411. const __be32 *list;
  412. int i;
  413. u32 config;
  414. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  415. if (info->flags & SHARE_MUX_CONF_REG)
  416. pin_size = SHARE_FSL_PIN_SIZE;
  417. else
  418. pin_size = FSL_PIN_SIZE;
  419. /* Initialise group */
  420. grp->name = np->name;
  421. /*
  422. * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
  423. * do sanity check and calculate pins number
  424. */
  425. list = of_get_property(np, "fsl,pins", &size);
  426. if (!list) {
  427. dev_err(info->dev, "no fsl,pins property in node %s\n", np->full_name);
  428. return -EINVAL;
  429. }
  430. /* we do not check return since it's safe node passed down */
  431. if (!size || size % pin_size) {
  432. dev_err(info->dev, "Invalid fsl,pins property in node %s\n", np->full_name);
  433. return -EINVAL;
  434. }
  435. grp->num_pins = size / pin_size;
  436. grp->data = devm_kzalloc(info->dev, grp->num_pins *
  437. sizeof(struct imx_pin), GFP_KERNEL);
  438. grp->pins = devm_kzalloc(info->dev, grp->num_pins *
  439. sizeof(unsigned int), GFP_KERNEL);
  440. if (!grp->pins || !grp->data)
  441. return -ENOMEM;
  442. for (i = 0; i < grp->num_pins; i++) {
  443. u32 mux_reg = be32_to_cpu(*list++);
  444. u32 conf_reg;
  445. unsigned int pin_id;
  446. struct imx_pin_reg *pin_reg;
  447. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  448. if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
  449. mux_reg = -1;
  450. if (info->flags & SHARE_MUX_CONF_REG) {
  451. conf_reg = mux_reg;
  452. } else {
  453. conf_reg = be32_to_cpu(*list++);
  454. if (!conf_reg)
  455. conf_reg = -1;
  456. }
  457. pin_id = (mux_reg != -1) ? mux_reg / 4 : conf_reg / 4;
  458. pin_reg = &info->pin_regs[pin_id];
  459. pin->pin = pin_id;
  460. grp->pins[i] = pin_id;
  461. pin_reg->mux_reg = mux_reg;
  462. pin_reg->conf_reg = conf_reg;
  463. pin->input_reg = be32_to_cpu(*list++);
  464. pin->mux_mode = be32_to_cpu(*list++);
  465. pin->input_val = be32_to_cpu(*list++);
  466. /* SION bit is in mux register */
  467. config = be32_to_cpu(*list++);
  468. if (config & IMX_PAD_SION)
  469. pin->mux_mode |= IOMUXC_CONFIG_SION;
  470. pin->config = config & ~IMX_PAD_SION;
  471. dev_dbg(info->dev, "%s: 0x%x 0x%08lx", info->pins[pin_id].name,
  472. pin->mux_mode, pin->config);
  473. }
  474. return 0;
  475. }
  476. static int imx_pinctrl_parse_functions(struct device_node *np,
  477. struct imx_pinctrl *ipctl,
  478. u32 index)
  479. {
  480. struct pinctrl_dev *pctl = ipctl->pctl;
  481. struct imx_pinctrl_soc_info *info = ipctl->info;
  482. struct device_node *child;
  483. struct function_desc *func;
  484. struct group_desc *grp;
  485. u32 i = 0;
  486. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  487. func = pinmux_generic_get_function(pctl, index);
  488. if (!func)
  489. return -EINVAL;
  490. /* Initialise function */
  491. func->name = np->name;
  492. func->num_group_names = of_get_child_count(np);
  493. if (func->num_group_names == 0) {
  494. dev_err(info->dev, "no groups defined in %s\n", np->full_name);
  495. return -EINVAL;
  496. }
  497. func->group_names = devm_kzalloc(info->dev,
  498. func->num_group_names *
  499. sizeof(char *), GFP_KERNEL);
  500. for_each_child_of_node(np, child) {
  501. func->group_names[i] = child->name;
  502. grp = devm_kzalloc(info->dev, sizeof(struct group_desc),
  503. GFP_KERNEL);
  504. if (!grp)
  505. return -ENOMEM;
  506. mutex_lock(&info->mutex);
  507. radix_tree_insert(&pctl->pin_group_tree,
  508. info->group_index++, grp);
  509. mutex_unlock(&info->mutex);
  510. imx_pinctrl_parse_groups(child, grp, info, i++);
  511. }
  512. return 0;
  513. }
  514. /*
  515. * Check if the DT contains pins in the direct child nodes. This indicates the
  516. * newer DT format to store pins. This function returns true if the first found
  517. * fsl,pins property is in a child of np. Otherwise false is returned.
  518. */
  519. static bool imx_pinctrl_dt_is_flat_functions(struct device_node *np)
  520. {
  521. struct device_node *function_np;
  522. struct device_node *pinctrl_np;
  523. for_each_child_of_node(np, function_np) {
  524. if (of_property_read_bool(function_np, "fsl,pins"))
  525. return true;
  526. for_each_child_of_node(function_np, pinctrl_np) {
  527. if (of_property_read_bool(pinctrl_np, "fsl,pins"))
  528. return false;
  529. }
  530. }
  531. return true;
  532. }
  533. static int imx_pinctrl_probe_dt(struct platform_device *pdev,
  534. struct imx_pinctrl *ipctl)
  535. {
  536. struct device_node *np = pdev->dev.of_node;
  537. struct device_node *child;
  538. struct pinctrl_dev *pctl = ipctl->pctl;
  539. struct imx_pinctrl_soc_info *info = ipctl->info;
  540. u32 nfuncs = 0;
  541. u32 i = 0;
  542. bool flat_funcs;
  543. if (!np)
  544. return -ENODEV;
  545. flat_funcs = imx_pinctrl_dt_is_flat_functions(np);
  546. if (flat_funcs) {
  547. nfuncs = 1;
  548. } else {
  549. nfuncs = of_get_child_count(np);
  550. if (nfuncs <= 0) {
  551. dev_err(&pdev->dev, "no functions defined\n");
  552. return -EINVAL;
  553. }
  554. }
  555. for (i = 0; i < nfuncs; i++) {
  556. struct function_desc *function;
  557. function = devm_kzalloc(&pdev->dev, sizeof(*function),
  558. GFP_KERNEL);
  559. if (!function)
  560. return -ENOMEM;
  561. mutex_lock(&info->mutex);
  562. radix_tree_insert(&pctl->pin_function_tree, i, function);
  563. mutex_unlock(&info->mutex);
  564. }
  565. pctl->num_functions = nfuncs;
  566. info->group_index = 0;
  567. if (flat_funcs) {
  568. pctl->num_groups = of_get_child_count(np);
  569. } else {
  570. pctl->num_groups = 0;
  571. for_each_child_of_node(np, child)
  572. pctl->num_groups += of_get_child_count(child);
  573. }
  574. if (flat_funcs) {
  575. imx_pinctrl_parse_functions(np, ipctl, 0);
  576. } else {
  577. i = 0;
  578. for_each_child_of_node(np, child)
  579. imx_pinctrl_parse_functions(child, ipctl, i++);
  580. }
  581. return 0;
  582. }
  583. /*
  584. * imx_free_resources() - free memory used by this driver
  585. * @info: info driver instance
  586. */
  587. static void imx_free_resources(struct imx_pinctrl *ipctl)
  588. {
  589. if (ipctl->pctl)
  590. pinctrl_unregister(ipctl->pctl);
  591. }
  592. int imx_pinctrl_probe(struct platform_device *pdev,
  593. struct imx_pinctrl_soc_info *info)
  594. {
  595. struct regmap_config config = { .name = "gpr" };
  596. struct device_node *dev_np = pdev->dev.of_node;
  597. struct pinctrl_desc *imx_pinctrl_desc;
  598. struct device_node *np;
  599. struct imx_pinctrl *ipctl;
  600. struct resource *res;
  601. struct regmap *gpr;
  602. int ret, i;
  603. if (!info || !info->pins || !info->npins) {
  604. dev_err(&pdev->dev, "wrong pinctrl info\n");
  605. return -EINVAL;
  606. }
  607. info->dev = &pdev->dev;
  608. if (info->gpr_compatible) {
  609. gpr = syscon_regmap_lookup_by_compatible(info->gpr_compatible);
  610. if (!IS_ERR(gpr))
  611. regmap_attach_dev(&pdev->dev, gpr, &config);
  612. }
  613. /* Create state holders etc for this driver */
  614. ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
  615. if (!ipctl)
  616. return -ENOMEM;
  617. info->pin_regs = devm_kmalloc(&pdev->dev, sizeof(*info->pin_regs) *
  618. info->npins, GFP_KERNEL);
  619. if (!info->pin_regs)
  620. return -ENOMEM;
  621. for (i = 0; i < info->npins; i++) {
  622. info->pin_regs[i].mux_reg = -1;
  623. info->pin_regs[i].conf_reg = -1;
  624. }
  625. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  626. ipctl->base = devm_ioremap_resource(&pdev->dev, res);
  627. if (IS_ERR(ipctl->base))
  628. return PTR_ERR(ipctl->base);
  629. if (of_property_read_bool(dev_np, "fsl,input-sel")) {
  630. np = of_parse_phandle(dev_np, "fsl,input-sel", 0);
  631. if (!np) {
  632. dev_err(&pdev->dev, "iomuxc fsl,input-sel property not found\n");
  633. return -EINVAL;
  634. }
  635. ipctl->input_sel_base = of_iomap(np, 0);
  636. of_node_put(np);
  637. if (!ipctl->input_sel_base) {
  638. dev_err(&pdev->dev,
  639. "iomuxc input select base address not found\n");
  640. return -ENOMEM;
  641. }
  642. }
  643. imx_pinctrl_desc = devm_kzalloc(&pdev->dev, sizeof(*imx_pinctrl_desc),
  644. GFP_KERNEL);
  645. if (!imx_pinctrl_desc)
  646. return -ENOMEM;
  647. imx_pinctrl_desc->name = dev_name(&pdev->dev);
  648. imx_pinctrl_desc->pins = info->pins;
  649. imx_pinctrl_desc->npins = info->npins;
  650. imx_pinctrl_desc->pctlops = &imx_pctrl_ops;
  651. imx_pinctrl_desc->pmxops = &imx_pmx_ops;
  652. imx_pinctrl_desc->confops = &imx_pinconf_ops;
  653. imx_pinctrl_desc->owner = THIS_MODULE;
  654. mutex_init(&info->mutex);
  655. ipctl->info = info;
  656. ipctl->dev = info->dev;
  657. platform_set_drvdata(pdev, ipctl);
  658. ret = devm_pinctrl_register_and_init(&pdev->dev,
  659. imx_pinctrl_desc, ipctl,
  660. &ipctl->pctl);
  661. if (ret) {
  662. dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
  663. goto free;
  664. }
  665. ret = imx_pinctrl_probe_dt(pdev, ipctl);
  666. if (ret) {
  667. dev_err(&pdev->dev, "fail to probe dt properties\n");
  668. goto free;
  669. }
  670. dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
  671. return 0;
  672. free:
  673. imx_free_resources(ipctl);
  674. return ret;
  675. }