pci.c 137 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/kernel.h>
  11. #include <linux/delay.h>
  12. #include <linux/dmi.h>
  13. #include <linux/init.h>
  14. #include <linux/of.h>
  15. #include <linux/of_pci.h>
  16. #include <linux/pci.h>
  17. #include <linux/pm.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/string.h>
  22. #include <linux/log2.h>
  23. #include <linux/pci-aspm.h>
  24. #include <linux/pm_wakeup.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/pci_hotplug.h>
  29. #include <linux/vmalloc.h>
  30. #include <asm/setup.h>
  31. #include <asm/dma.h>
  32. #include <linux/aer.h>
  33. #include "pci.h"
  34. const char *pci_power_names[] = {
  35. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  36. };
  37. EXPORT_SYMBOL_GPL(pci_power_names);
  38. int isa_dma_bridge_buggy;
  39. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  40. int pci_pci_problems;
  41. EXPORT_SYMBOL(pci_pci_problems);
  42. unsigned int pci_pm_d3_delay;
  43. static void pci_pme_list_scan(struct work_struct *work);
  44. static LIST_HEAD(pci_pme_list);
  45. static DEFINE_MUTEX(pci_pme_list_mutex);
  46. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  47. struct pci_pme_device {
  48. struct list_head list;
  49. struct pci_dev *dev;
  50. };
  51. #define PME_TIMEOUT 1000 /* How long between PME checks */
  52. static void pci_dev_d3_sleep(struct pci_dev *dev)
  53. {
  54. unsigned int delay = dev->d3_delay;
  55. if (delay < pci_pm_d3_delay)
  56. delay = pci_pm_d3_delay;
  57. msleep(delay);
  58. }
  59. #ifdef CONFIG_PCI_DOMAINS
  60. int pci_domains_supported = 1;
  61. #endif
  62. #define DEFAULT_CARDBUS_IO_SIZE (256)
  63. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  64. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  65. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  66. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  67. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  68. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  69. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  70. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  71. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  72. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  73. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  74. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  75. /*
  76. * The default CLS is used if arch didn't set CLS explicitly and not
  77. * all pci devices agree on the same value. Arch can override either
  78. * the dfl or actual value as it sees fit. Don't forget this is
  79. * measured in 32-bit words, not bytes.
  80. */
  81. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  82. u8 pci_cache_line_size;
  83. /*
  84. * If we set up a device for bus mastering, we need to check the latency
  85. * timer as certain BIOSes forget to set it properly.
  86. */
  87. unsigned int pcibios_max_latency = 255;
  88. /* If set, the PCIe ARI capability will not be used. */
  89. static bool pcie_ari_disabled;
  90. /* Disable bridge_d3 for all PCIe ports */
  91. static bool pci_bridge_d3_disable;
  92. /* Force bridge_d3 for all PCIe ports */
  93. static bool pci_bridge_d3_force;
  94. static int __init pcie_port_pm_setup(char *str)
  95. {
  96. if (!strcmp(str, "off"))
  97. pci_bridge_d3_disable = true;
  98. else if (!strcmp(str, "force"))
  99. pci_bridge_d3_force = true;
  100. return 1;
  101. }
  102. __setup("pcie_port_pm=", pcie_port_pm_setup);
  103. /**
  104. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  105. * @bus: pointer to PCI bus structure to search
  106. *
  107. * Given a PCI bus, returns the highest PCI bus number present in the set
  108. * including the given PCI bus and its list of child PCI buses.
  109. */
  110. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  111. {
  112. struct pci_bus *tmp;
  113. unsigned char max, n;
  114. max = bus->busn_res.end;
  115. list_for_each_entry(tmp, &bus->children, node) {
  116. n = pci_bus_max_busnr(tmp);
  117. if (n > max)
  118. max = n;
  119. }
  120. return max;
  121. }
  122. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  123. #ifdef CONFIG_HAS_IOMEM
  124. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  125. {
  126. struct resource *res = &pdev->resource[bar];
  127. /*
  128. * Make sure the BAR is actually a memory resource, not an IO resource
  129. */
  130. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  131. dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
  132. return NULL;
  133. }
  134. return ioremap_nocache(res->start, resource_size(res));
  135. }
  136. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  137. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  138. {
  139. /*
  140. * Make sure the BAR is actually a memory resource, not an IO resource
  141. */
  142. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  143. WARN_ON(1);
  144. return NULL;
  145. }
  146. return ioremap_wc(pci_resource_start(pdev, bar),
  147. pci_resource_len(pdev, bar));
  148. }
  149. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  150. #endif
  151. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  152. u8 pos, int cap, int *ttl)
  153. {
  154. u8 id;
  155. u16 ent;
  156. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  157. while ((*ttl)--) {
  158. if (pos < 0x40)
  159. break;
  160. pos &= ~3;
  161. pci_bus_read_config_word(bus, devfn, pos, &ent);
  162. id = ent & 0xff;
  163. if (id == 0xff)
  164. break;
  165. if (id == cap)
  166. return pos;
  167. pos = (ent >> 8);
  168. }
  169. return 0;
  170. }
  171. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  172. u8 pos, int cap)
  173. {
  174. int ttl = PCI_FIND_CAP_TTL;
  175. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  176. }
  177. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  178. {
  179. return __pci_find_next_cap(dev->bus, dev->devfn,
  180. pos + PCI_CAP_LIST_NEXT, cap);
  181. }
  182. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  183. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  184. unsigned int devfn, u8 hdr_type)
  185. {
  186. u16 status;
  187. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  188. if (!(status & PCI_STATUS_CAP_LIST))
  189. return 0;
  190. switch (hdr_type) {
  191. case PCI_HEADER_TYPE_NORMAL:
  192. case PCI_HEADER_TYPE_BRIDGE:
  193. return PCI_CAPABILITY_LIST;
  194. case PCI_HEADER_TYPE_CARDBUS:
  195. return PCI_CB_CAPABILITY_LIST;
  196. }
  197. return 0;
  198. }
  199. /**
  200. * pci_find_capability - query for devices' capabilities
  201. * @dev: PCI device to query
  202. * @cap: capability code
  203. *
  204. * Tell if a device supports a given PCI capability.
  205. * Returns the address of the requested capability structure within the
  206. * device's PCI configuration space or 0 in case the device does not
  207. * support it. Possible values for @cap:
  208. *
  209. * %PCI_CAP_ID_PM Power Management
  210. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  211. * %PCI_CAP_ID_VPD Vital Product Data
  212. * %PCI_CAP_ID_SLOTID Slot Identification
  213. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  214. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  215. * %PCI_CAP_ID_PCIX PCI-X
  216. * %PCI_CAP_ID_EXP PCI Express
  217. */
  218. int pci_find_capability(struct pci_dev *dev, int cap)
  219. {
  220. int pos;
  221. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  222. if (pos)
  223. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  224. return pos;
  225. }
  226. EXPORT_SYMBOL(pci_find_capability);
  227. /**
  228. * pci_bus_find_capability - query for devices' capabilities
  229. * @bus: the PCI bus to query
  230. * @devfn: PCI device to query
  231. * @cap: capability code
  232. *
  233. * Like pci_find_capability() but works for pci devices that do not have a
  234. * pci_dev structure set up yet.
  235. *
  236. * Returns the address of the requested capability structure within the
  237. * device's PCI configuration space or 0 in case the device does not
  238. * support it.
  239. */
  240. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  241. {
  242. int pos;
  243. u8 hdr_type;
  244. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  245. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  246. if (pos)
  247. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  248. return pos;
  249. }
  250. EXPORT_SYMBOL(pci_bus_find_capability);
  251. /**
  252. * pci_find_next_ext_capability - Find an extended capability
  253. * @dev: PCI device to query
  254. * @start: address at which to start looking (0 to start at beginning of list)
  255. * @cap: capability code
  256. *
  257. * Returns the address of the next matching extended capability structure
  258. * within the device's PCI configuration space or 0 if the device does
  259. * not support it. Some capabilities can occur several times, e.g., the
  260. * vendor-specific capability, and this provides a way to find them all.
  261. */
  262. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  263. {
  264. u32 header;
  265. int ttl;
  266. int pos = PCI_CFG_SPACE_SIZE;
  267. /* minimum 8 bytes per capability */
  268. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  269. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  270. return 0;
  271. if (start)
  272. pos = start;
  273. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  274. return 0;
  275. /*
  276. * If we have no capabilities, this is indicated by cap ID,
  277. * cap version and next pointer all being 0.
  278. */
  279. if (header == 0)
  280. return 0;
  281. while (ttl-- > 0) {
  282. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  283. return pos;
  284. pos = PCI_EXT_CAP_NEXT(header);
  285. if (pos < PCI_CFG_SPACE_SIZE)
  286. break;
  287. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  288. break;
  289. }
  290. return 0;
  291. }
  292. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  293. /**
  294. * pci_find_ext_capability - Find an extended capability
  295. * @dev: PCI device to query
  296. * @cap: capability code
  297. *
  298. * Returns the address of the requested extended capability structure
  299. * within the device's PCI configuration space or 0 if the device does
  300. * not support it. Possible values for @cap:
  301. *
  302. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  303. * %PCI_EXT_CAP_ID_VC Virtual Channel
  304. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  305. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  306. */
  307. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  308. {
  309. return pci_find_next_ext_capability(dev, 0, cap);
  310. }
  311. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  312. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  313. {
  314. int rc, ttl = PCI_FIND_CAP_TTL;
  315. u8 cap, mask;
  316. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  317. mask = HT_3BIT_CAP_MASK;
  318. else
  319. mask = HT_5BIT_CAP_MASK;
  320. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  321. PCI_CAP_ID_HT, &ttl);
  322. while (pos) {
  323. rc = pci_read_config_byte(dev, pos + 3, &cap);
  324. if (rc != PCIBIOS_SUCCESSFUL)
  325. return 0;
  326. if ((cap & mask) == ht_cap)
  327. return pos;
  328. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  329. pos + PCI_CAP_LIST_NEXT,
  330. PCI_CAP_ID_HT, &ttl);
  331. }
  332. return 0;
  333. }
  334. /**
  335. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  336. * @dev: PCI device to query
  337. * @pos: Position from which to continue searching
  338. * @ht_cap: Hypertransport capability code
  339. *
  340. * To be used in conjunction with pci_find_ht_capability() to search for
  341. * all capabilities matching @ht_cap. @pos should always be a value returned
  342. * from pci_find_ht_capability().
  343. *
  344. * NB. To be 100% safe against broken PCI devices, the caller should take
  345. * steps to avoid an infinite loop.
  346. */
  347. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  348. {
  349. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  350. }
  351. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  352. /**
  353. * pci_find_ht_capability - query a device's Hypertransport capabilities
  354. * @dev: PCI device to query
  355. * @ht_cap: Hypertransport capability code
  356. *
  357. * Tell if a device supports a given Hypertransport capability.
  358. * Returns an address within the device's PCI configuration space
  359. * or 0 in case the device does not support the request capability.
  360. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  361. * which has a Hypertransport capability matching @ht_cap.
  362. */
  363. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  364. {
  365. int pos;
  366. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  367. if (pos)
  368. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  369. return pos;
  370. }
  371. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  372. /**
  373. * pci_find_parent_resource - return resource region of parent bus of given region
  374. * @dev: PCI device structure contains resources to be searched
  375. * @res: child resource record for which parent is sought
  376. *
  377. * For given resource region of given device, return the resource
  378. * region of parent bus the given region is contained in.
  379. */
  380. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  381. struct resource *res)
  382. {
  383. const struct pci_bus *bus = dev->bus;
  384. struct resource *r;
  385. int i;
  386. pci_bus_for_each_resource(bus, r, i) {
  387. if (!r)
  388. continue;
  389. if (res->start && resource_contains(r, res)) {
  390. /*
  391. * If the window is prefetchable but the BAR is
  392. * not, the allocator made a mistake.
  393. */
  394. if (r->flags & IORESOURCE_PREFETCH &&
  395. !(res->flags & IORESOURCE_PREFETCH))
  396. return NULL;
  397. /*
  398. * If we're below a transparent bridge, there may
  399. * be both a positively-decoded aperture and a
  400. * subtractively-decoded region that contain the BAR.
  401. * We want the positively-decoded one, so this depends
  402. * on pci_bus_for_each_resource() giving us those
  403. * first.
  404. */
  405. return r;
  406. }
  407. }
  408. return NULL;
  409. }
  410. EXPORT_SYMBOL(pci_find_parent_resource);
  411. /**
  412. * pci_find_resource - Return matching PCI device resource
  413. * @dev: PCI device to query
  414. * @res: Resource to look for
  415. *
  416. * Goes over standard PCI resources (BARs) and checks if the given resource
  417. * is partially or fully contained in any of them. In that case the
  418. * matching resource is returned, %NULL otherwise.
  419. */
  420. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  421. {
  422. int i;
  423. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  424. struct resource *r = &dev->resource[i];
  425. if (r->start && resource_contains(r, res))
  426. return r;
  427. }
  428. return NULL;
  429. }
  430. EXPORT_SYMBOL(pci_find_resource);
  431. /**
  432. * pci_find_pcie_root_port - return PCIe Root Port
  433. * @dev: PCI device to query
  434. *
  435. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  436. * for a given PCI Device.
  437. */
  438. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  439. {
  440. struct pci_dev *bridge, *highest_pcie_bridge = NULL;
  441. bridge = pci_upstream_bridge(dev);
  442. while (bridge && pci_is_pcie(bridge)) {
  443. highest_pcie_bridge = bridge;
  444. bridge = pci_upstream_bridge(bridge);
  445. }
  446. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  447. return NULL;
  448. return highest_pcie_bridge;
  449. }
  450. EXPORT_SYMBOL(pci_find_pcie_root_port);
  451. /**
  452. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  453. * @dev: the PCI device to operate on
  454. * @pos: config space offset of status word
  455. * @mask: mask of bit(s) to care about in status word
  456. *
  457. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  458. */
  459. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  460. {
  461. int i;
  462. /* Wait for Transaction Pending bit clean */
  463. for (i = 0; i < 4; i++) {
  464. u16 status;
  465. if (i)
  466. msleep((1 << (i - 1)) * 100);
  467. pci_read_config_word(dev, pos, &status);
  468. if (!(status & mask))
  469. return 1;
  470. }
  471. return 0;
  472. }
  473. /**
  474. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  475. * @dev: PCI device to have its BARs restored
  476. *
  477. * Restore the BAR values for a given device, so as to make it
  478. * accessible by its driver.
  479. */
  480. static void pci_restore_bars(struct pci_dev *dev)
  481. {
  482. int i;
  483. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  484. pci_update_resource(dev, i);
  485. }
  486. static const struct pci_platform_pm_ops *pci_platform_pm;
  487. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  488. {
  489. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  490. !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
  491. !ops->need_resume)
  492. return -EINVAL;
  493. pci_platform_pm = ops;
  494. return 0;
  495. }
  496. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  497. {
  498. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  499. }
  500. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  501. pci_power_t t)
  502. {
  503. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  504. }
  505. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  506. {
  507. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  508. }
  509. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  510. {
  511. return pci_platform_pm ?
  512. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  513. }
  514. static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
  515. {
  516. return pci_platform_pm ?
  517. pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
  518. }
  519. static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
  520. {
  521. return pci_platform_pm ?
  522. pci_platform_pm->run_wake(dev, enable) : -ENODEV;
  523. }
  524. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  525. {
  526. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  527. }
  528. /**
  529. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  530. * given PCI device
  531. * @dev: PCI device to handle.
  532. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  533. *
  534. * RETURN VALUE:
  535. * -EINVAL if the requested state is invalid.
  536. * -EIO if device does not support PCI PM or its PM capabilities register has a
  537. * wrong version, or device doesn't support the requested state.
  538. * 0 if device already is in the requested state.
  539. * 0 if device's power state has been successfully changed.
  540. */
  541. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  542. {
  543. u16 pmcsr;
  544. bool need_restore = false;
  545. /* Check if we're already there */
  546. if (dev->current_state == state)
  547. return 0;
  548. if (!dev->pm_cap)
  549. return -EIO;
  550. if (state < PCI_D0 || state > PCI_D3hot)
  551. return -EINVAL;
  552. /* Validate current state:
  553. * Can enter D0 from any state, but if we can only go deeper
  554. * to sleep if we're already in a low power state
  555. */
  556. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  557. && dev->current_state > state) {
  558. dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
  559. dev->current_state, state);
  560. return -EINVAL;
  561. }
  562. /* check if this device supports the desired state */
  563. if ((state == PCI_D1 && !dev->d1_support)
  564. || (state == PCI_D2 && !dev->d2_support))
  565. return -EIO;
  566. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  567. /* If we're (effectively) in D3, force entire word to 0.
  568. * This doesn't affect PME_Status, disables PME_En, and
  569. * sets PowerState to 0.
  570. */
  571. switch (dev->current_state) {
  572. case PCI_D0:
  573. case PCI_D1:
  574. case PCI_D2:
  575. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  576. pmcsr |= state;
  577. break;
  578. case PCI_D3hot:
  579. case PCI_D3cold:
  580. case PCI_UNKNOWN: /* Boot-up */
  581. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  582. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  583. need_restore = true;
  584. /* Fall-through: force to D0 */
  585. default:
  586. pmcsr = 0;
  587. break;
  588. }
  589. /* enter specified state */
  590. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  591. /* Mandatory power management transition delays */
  592. /* see PCI PM 1.1 5.6.1 table 18 */
  593. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  594. pci_dev_d3_sleep(dev);
  595. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  596. udelay(PCI_PM_D2_DELAY);
  597. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  598. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  599. if (dev->current_state != state && printk_ratelimit())
  600. dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
  601. dev->current_state);
  602. /*
  603. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  604. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  605. * from D3hot to D0 _may_ perform an internal reset, thereby
  606. * going to "D0 Uninitialized" rather than "D0 Initialized".
  607. * For example, at least some versions of the 3c905B and the
  608. * 3c556B exhibit this behaviour.
  609. *
  610. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  611. * devices in a D3hot state at boot. Consequently, we need to
  612. * restore at least the BARs so that the device will be
  613. * accessible to its driver.
  614. */
  615. if (need_restore)
  616. pci_restore_bars(dev);
  617. if (dev->bus->self)
  618. pcie_aspm_pm_state_change(dev->bus->self);
  619. return 0;
  620. }
  621. /**
  622. * pci_update_current_state - Read power state of given device and cache it
  623. * @dev: PCI device to handle.
  624. * @state: State to cache in case the device doesn't have the PM capability
  625. *
  626. * The power state is read from the PMCSR register, which however is
  627. * inaccessible in D3cold. The platform firmware is therefore queried first
  628. * to detect accessibility of the register. In case the platform firmware
  629. * reports an incorrect state or the device isn't power manageable by the
  630. * platform at all, we try to detect D3cold by testing accessibility of the
  631. * vendor ID in config space.
  632. */
  633. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  634. {
  635. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  636. !pci_device_is_present(dev)) {
  637. dev->current_state = PCI_D3cold;
  638. } else if (dev->pm_cap) {
  639. u16 pmcsr;
  640. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  641. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  642. } else {
  643. dev->current_state = state;
  644. }
  645. }
  646. /**
  647. * pci_power_up - Put the given device into D0 forcibly
  648. * @dev: PCI device to power up
  649. */
  650. void pci_power_up(struct pci_dev *dev)
  651. {
  652. if (platform_pci_power_manageable(dev))
  653. platform_pci_set_power_state(dev, PCI_D0);
  654. pci_raw_set_power_state(dev, PCI_D0);
  655. pci_update_current_state(dev, PCI_D0);
  656. }
  657. /**
  658. * pci_platform_power_transition - Use platform to change device power state
  659. * @dev: PCI device to handle.
  660. * @state: State to put the device into.
  661. */
  662. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  663. {
  664. int error;
  665. if (platform_pci_power_manageable(dev)) {
  666. error = platform_pci_set_power_state(dev, state);
  667. if (!error)
  668. pci_update_current_state(dev, state);
  669. } else
  670. error = -ENODEV;
  671. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  672. dev->current_state = PCI_D0;
  673. return error;
  674. }
  675. /**
  676. * pci_wakeup - Wake up a PCI device
  677. * @pci_dev: Device to handle.
  678. * @ign: ignored parameter
  679. */
  680. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  681. {
  682. pci_wakeup_event(pci_dev);
  683. pm_request_resume(&pci_dev->dev);
  684. return 0;
  685. }
  686. /**
  687. * pci_wakeup_bus - Walk given bus and wake up devices on it
  688. * @bus: Top bus of the subtree to walk.
  689. */
  690. static void pci_wakeup_bus(struct pci_bus *bus)
  691. {
  692. if (bus)
  693. pci_walk_bus(bus, pci_wakeup, NULL);
  694. }
  695. /**
  696. * __pci_start_power_transition - Start power transition of a PCI device
  697. * @dev: PCI device to handle.
  698. * @state: State to put the device into.
  699. */
  700. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  701. {
  702. if (state == PCI_D0) {
  703. pci_platform_power_transition(dev, PCI_D0);
  704. /*
  705. * Mandatory power management transition delays, see
  706. * PCI Express Base Specification Revision 2.0 Section
  707. * 6.6.1: Conventional Reset. Do not delay for
  708. * devices powered on/off by corresponding bridge,
  709. * because have already delayed for the bridge.
  710. */
  711. if (dev->runtime_d3cold) {
  712. msleep(dev->d3cold_delay);
  713. /*
  714. * When powering on a bridge from D3cold, the
  715. * whole hierarchy may be powered on into
  716. * D0uninitialized state, resume them to give
  717. * them a chance to suspend again
  718. */
  719. pci_wakeup_bus(dev->subordinate);
  720. }
  721. }
  722. }
  723. /**
  724. * __pci_dev_set_current_state - Set current state of a PCI device
  725. * @dev: Device to handle
  726. * @data: pointer to state to be set
  727. */
  728. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  729. {
  730. pci_power_t state = *(pci_power_t *)data;
  731. dev->current_state = state;
  732. return 0;
  733. }
  734. /**
  735. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  736. * @bus: Top bus of the subtree to walk.
  737. * @state: state to be set
  738. */
  739. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  740. {
  741. if (bus)
  742. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  743. }
  744. /**
  745. * __pci_complete_power_transition - Complete power transition of a PCI device
  746. * @dev: PCI device to handle.
  747. * @state: State to put the device into.
  748. *
  749. * This function should not be called directly by device drivers.
  750. */
  751. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  752. {
  753. int ret;
  754. if (state <= PCI_D0)
  755. return -EINVAL;
  756. ret = pci_platform_power_transition(dev, state);
  757. /* Power off the bridge may power off the whole hierarchy */
  758. if (!ret && state == PCI_D3cold)
  759. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  760. return ret;
  761. }
  762. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  763. /**
  764. * pci_set_power_state - Set the power state of a PCI device
  765. * @dev: PCI device to handle.
  766. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  767. *
  768. * Transition a device to a new power state, using the platform firmware and/or
  769. * the device's PCI PM registers.
  770. *
  771. * RETURN VALUE:
  772. * -EINVAL if the requested state is invalid.
  773. * -EIO if device does not support PCI PM or its PM capabilities register has a
  774. * wrong version, or device doesn't support the requested state.
  775. * 0 if device already is in the requested state.
  776. * 0 if device's power state has been successfully changed.
  777. */
  778. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  779. {
  780. int error;
  781. /* bound the state we're entering */
  782. if (state > PCI_D3cold)
  783. state = PCI_D3cold;
  784. else if (state < PCI_D0)
  785. state = PCI_D0;
  786. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  787. /*
  788. * If the device or the parent bridge do not support PCI PM,
  789. * ignore the request if we're doing anything other than putting
  790. * it into D0 (which would only happen on boot).
  791. */
  792. return 0;
  793. /* Check if we're already there */
  794. if (dev->current_state == state)
  795. return 0;
  796. __pci_start_power_transition(dev, state);
  797. /* This device is quirked not to be put into D3, so
  798. don't put it in D3 */
  799. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  800. return 0;
  801. /*
  802. * To put device in D3cold, we put device into D3hot in native
  803. * way, then put device into D3cold with platform ops
  804. */
  805. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  806. PCI_D3hot : state);
  807. if (!__pci_complete_power_transition(dev, state))
  808. error = 0;
  809. return error;
  810. }
  811. EXPORT_SYMBOL(pci_set_power_state);
  812. /**
  813. * pci_choose_state - Choose the power state of a PCI device
  814. * @dev: PCI device to be suspended
  815. * @state: target sleep state for the whole system. This is the value
  816. * that is passed to suspend() function.
  817. *
  818. * Returns PCI power state suitable for given device and given system
  819. * message.
  820. */
  821. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  822. {
  823. pci_power_t ret;
  824. if (!dev->pm_cap)
  825. return PCI_D0;
  826. ret = platform_pci_choose_state(dev);
  827. if (ret != PCI_POWER_ERROR)
  828. return ret;
  829. switch (state.event) {
  830. case PM_EVENT_ON:
  831. return PCI_D0;
  832. case PM_EVENT_FREEZE:
  833. case PM_EVENT_PRETHAW:
  834. /* REVISIT both freeze and pre-thaw "should" use D0 */
  835. case PM_EVENT_SUSPEND:
  836. case PM_EVENT_HIBERNATE:
  837. return PCI_D3hot;
  838. default:
  839. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  840. state.event);
  841. BUG();
  842. }
  843. return PCI_D0;
  844. }
  845. EXPORT_SYMBOL(pci_choose_state);
  846. #define PCI_EXP_SAVE_REGS 7
  847. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  848. u16 cap, bool extended)
  849. {
  850. struct pci_cap_saved_state *tmp;
  851. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  852. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  853. return tmp;
  854. }
  855. return NULL;
  856. }
  857. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  858. {
  859. return _pci_find_saved_cap(dev, cap, false);
  860. }
  861. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  862. {
  863. return _pci_find_saved_cap(dev, cap, true);
  864. }
  865. static int pci_save_pcie_state(struct pci_dev *dev)
  866. {
  867. int i = 0;
  868. struct pci_cap_saved_state *save_state;
  869. u16 *cap;
  870. if (!pci_is_pcie(dev))
  871. return 0;
  872. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  873. if (!save_state) {
  874. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  875. return -ENOMEM;
  876. }
  877. cap = (u16 *)&save_state->cap.data[0];
  878. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  879. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  880. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  881. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  882. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  883. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  884. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  885. return 0;
  886. }
  887. static void pci_restore_pcie_state(struct pci_dev *dev)
  888. {
  889. int i = 0;
  890. struct pci_cap_saved_state *save_state;
  891. u16 *cap;
  892. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  893. if (!save_state)
  894. return;
  895. cap = (u16 *)&save_state->cap.data[0];
  896. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  897. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  898. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  899. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  900. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  901. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  902. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  903. }
  904. static int pci_save_pcix_state(struct pci_dev *dev)
  905. {
  906. int pos;
  907. struct pci_cap_saved_state *save_state;
  908. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  909. if (!pos)
  910. return 0;
  911. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  912. if (!save_state) {
  913. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  914. return -ENOMEM;
  915. }
  916. pci_read_config_word(dev, pos + PCI_X_CMD,
  917. (u16 *)save_state->cap.data);
  918. return 0;
  919. }
  920. static void pci_restore_pcix_state(struct pci_dev *dev)
  921. {
  922. int i = 0, pos;
  923. struct pci_cap_saved_state *save_state;
  924. u16 *cap;
  925. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  926. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  927. if (!save_state || !pos)
  928. return;
  929. cap = (u16 *)&save_state->cap.data[0];
  930. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  931. }
  932. /**
  933. * pci_save_state - save the PCI configuration space of a device before suspending
  934. * @dev: - PCI device that we're dealing with
  935. */
  936. int pci_save_state(struct pci_dev *dev)
  937. {
  938. int i;
  939. /* XXX: 100% dword access ok here? */
  940. for (i = 0; i < 16; i++)
  941. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  942. dev->state_saved = true;
  943. i = pci_save_pcie_state(dev);
  944. if (i != 0)
  945. return i;
  946. i = pci_save_pcix_state(dev);
  947. if (i != 0)
  948. return i;
  949. return pci_save_vc_state(dev);
  950. }
  951. EXPORT_SYMBOL(pci_save_state);
  952. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  953. u32 saved_val, int retry)
  954. {
  955. u32 val;
  956. pci_read_config_dword(pdev, offset, &val);
  957. if (val == saved_val)
  958. return;
  959. for (;;) {
  960. dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  961. offset, val, saved_val);
  962. pci_write_config_dword(pdev, offset, saved_val);
  963. if (retry-- <= 0)
  964. return;
  965. pci_read_config_dword(pdev, offset, &val);
  966. if (val == saved_val)
  967. return;
  968. mdelay(1);
  969. }
  970. }
  971. static void pci_restore_config_space_range(struct pci_dev *pdev,
  972. int start, int end, int retry)
  973. {
  974. int index;
  975. for (index = end; index >= start; index--)
  976. pci_restore_config_dword(pdev, 4 * index,
  977. pdev->saved_config_space[index],
  978. retry);
  979. }
  980. static void pci_restore_config_space(struct pci_dev *pdev)
  981. {
  982. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  983. pci_restore_config_space_range(pdev, 10, 15, 0);
  984. /* Restore BARs before the command register. */
  985. pci_restore_config_space_range(pdev, 4, 9, 10);
  986. pci_restore_config_space_range(pdev, 0, 3, 0);
  987. } else {
  988. pci_restore_config_space_range(pdev, 0, 15, 0);
  989. }
  990. }
  991. /**
  992. * pci_restore_state - Restore the saved state of a PCI device
  993. * @dev: - PCI device that we're dealing with
  994. */
  995. void pci_restore_state(struct pci_dev *dev)
  996. {
  997. if (!dev->state_saved)
  998. return;
  999. /* PCI Express register must be restored first */
  1000. pci_restore_pcie_state(dev);
  1001. pci_restore_ats_state(dev);
  1002. pci_restore_vc_state(dev);
  1003. pci_cleanup_aer_error_status_regs(dev);
  1004. pci_restore_config_space(dev);
  1005. pci_restore_pcix_state(dev);
  1006. pci_restore_msi_state(dev);
  1007. /* Restore ACS and IOV configuration state */
  1008. pci_enable_acs(dev);
  1009. pci_restore_iov_state(dev);
  1010. dev->state_saved = false;
  1011. }
  1012. EXPORT_SYMBOL(pci_restore_state);
  1013. struct pci_saved_state {
  1014. u32 config_space[16];
  1015. struct pci_cap_saved_data cap[0];
  1016. };
  1017. /**
  1018. * pci_store_saved_state - Allocate and return an opaque struct containing
  1019. * the device saved state.
  1020. * @dev: PCI device that we're dealing with
  1021. *
  1022. * Return NULL if no state or error.
  1023. */
  1024. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1025. {
  1026. struct pci_saved_state *state;
  1027. struct pci_cap_saved_state *tmp;
  1028. struct pci_cap_saved_data *cap;
  1029. size_t size;
  1030. if (!dev->state_saved)
  1031. return NULL;
  1032. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1033. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1034. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1035. state = kzalloc(size, GFP_KERNEL);
  1036. if (!state)
  1037. return NULL;
  1038. memcpy(state->config_space, dev->saved_config_space,
  1039. sizeof(state->config_space));
  1040. cap = state->cap;
  1041. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1042. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1043. memcpy(cap, &tmp->cap, len);
  1044. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1045. }
  1046. /* Empty cap_save terminates list */
  1047. return state;
  1048. }
  1049. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1050. /**
  1051. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1052. * @dev: PCI device that we're dealing with
  1053. * @state: Saved state returned from pci_store_saved_state()
  1054. */
  1055. int pci_load_saved_state(struct pci_dev *dev,
  1056. struct pci_saved_state *state)
  1057. {
  1058. struct pci_cap_saved_data *cap;
  1059. dev->state_saved = false;
  1060. if (!state)
  1061. return 0;
  1062. memcpy(dev->saved_config_space, state->config_space,
  1063. sizeof(state->config_space));
  1064. cap = state->cap;
  1065. while (cap->size) {
  1066. struct pci_cap_saved_state *tmp;
  1067. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1068. if (!tmp || tmp->cap.size != cap->size)
  1069. return -EINVAL;
  1070. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1071. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1072. sizeof(struct pci_cap_saved_data) + cap->size);
  1073. }
  1074. dev->state_saved = true;
  1075. return 0;
  1076. }
  1077. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1078. /**
  1079. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1080. * and free the memory allocated for it.
  1081. * @dev: PCI device that we're dealing with
  1082. * @state: Pointer to saved state returned from pci_store_saved_state()
  1083. */
  1084. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1085. struct pci_saved_state **state)
  1086. {
  1087. int ret = pci_load_saved_state(dev, *state);
  1088. kfree(*state);
  1089. *state = NULL;
  1090. return ret;
  1091. }
  1092. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1093. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1094. {
  1095. return pci_enable_resources(dev, bars);
  1096. }
  1097. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1098. {
  1099. int err;
  1100. struct pci_dev *bridge;
  1101. u16 cmd;
  1102. u8 pin;
  1103. err = pci_set_power_state(dev, PCI_D0);
  1104. if (err < 0 && err != -EIO)
  1105. return err;
  1106. bridge = pci_upstream_bridge(dev);
  1107. if (bridge)
  1108. pcie_aspm_powersave_config_link(bridge);
  1109. err = pcibios_enable_device(dev, bars);
  1110. if (err < 0)
  1111. return err;
  1112. pci_fixup_device(pci_fixup_enable, dev);
  1113. if (dev->msi_enabled || dev->msix_enabled)
  1114. return 0;
  1115. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1116. if (pin) {
  1117. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1118. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1119. pci_write_config_word(dev, PCI_COMMAND,
  1120. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1121. }
  1122. return 0;
  1123. }
  1124. /**
  1125. * pci_reenable_device - Resume abandoned device
  1126. * @dev: PCI device to be resumed
  1127. *
  1128. * Note this function is a backend of pci_default_resume and is not supposed
  1129. * to be called by normal code, write proper resume handler and use it instead.
  1130. */
  1131. int pci_reenable_device(struct pci_dev *dev)
  1132. {
  1133. if (pci_is_enabled(dev))
  1134. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1135. return 0;
  1136. }
  1137. EXPORT_SYMBOL(pci_reenable_device);
  1138. static void pci_enable_bridge(struct pci_dev *dev)
  1139. {
  1140. struct pci_dev *bridge;
  1141. int retval;
  1142. bridge = pci_upstream_bridge(dev);
  1143. if (bridge)
  1144. pci_enable_bridge(bridge);
  1145. if (pci_is_enabled(dev)) {
  1146. if (!dev->is_busmaster)
  1147. pci_set_master(dev);
  1148. return;
  1149. }
  1150. retval = pci_enable_device(dev);
  1151. if (retval)
  1152. dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
  1153. retval);
  1154. pci_set_master(dev);
  1155. }
  1156. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1157. {
  1158. struct pci_dev *bridge;
  1159. int err;
  1160. int i, bars = 0;
  1161. /*
  1162. * Power state could be unknown at this point, either due to a fresh
  1163. * boot or a device removal call. So get the current power state
  1164. * so that things like MSI message writing will behave as expected
  1165. * (e.g. if the device really is in D0 at enable time).
  1166. */
  1167. if (dev->pm_cap) {
  1168. u16 pmcsr;
  1169. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1170. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1171. }
  1172. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1173. return 0; /* already enabled */
  1174. bridge = pci_upstream_bridge(dev);
  1175. if (bridge)
  1176. pci_enable_bridge(bridge);
  1177. /* only skip sriov related */
  1178. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1179. if (dev->resource[i].flags & flags)
  1180. bars |= (1 << i);
  1181. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1182. if (dev->resource[i].flags & flags)
  1183. bars |= (1 << i);
  1184. err = do_pci_enable_device(dev, bars);
  1185. if (err < 0)
  1186. atomic_dec(&dev->enable_cnt);
  1187. return err;
  1188. }
  1189. /**
  1190. * pci_enable_device_io - Initialize a device for use with IO space
  1191. * @dev: PCI device to be initialized
  1192. *
  1193. * Initialize device before it's used by a driver. Ask low-level code
  1194. * to enable I/O resources. Wake up the device if it was suspended.
  1195. * Beware, this function can fail.
  1196. */
  1197. int pci_enable_device_io(struct pci_dev *dev)
  1198. {
  1199. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1200. }
  1201. EXPORT_SYMBOL(pci_enable_device_io);
  1202. /**
  1203. * pci_enable_device_mem - Initialize a device for use with Memory space
  1204. * @dev: PCI device to be initialized
  1205. *
  1206. * Initialize device before it's used by a driver. Ask low-level code
  1207. * to enable Memory resources. Wake up the device if it was suspended.
  1208. * Beware, this function can fail.
  1209. */
  1210. int pci_enable_device_mem(struct pci_dev *dev)
  1211. {
  1212. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1213. }
  1214. EXPORT_SYMBOL(pci_enable_device_mem);
  1215. /**
  1216. * pci_enable_device - Initialize device before it's used by a driver.
  1217. * @dev: PCI device to be initialized
  1218. *
  1219. * Initialize device before it's used by a driver. Ask low-level code
  1220. * to enable I/O and memory. Wake up the device if it was suspended.
  1221. * Beware, this function can fail.
  1222. *
  1223. * Note we don't actually enable the device many times if we call
  1224. * this function repeatedly (we just increment the count).
  1225. */
  1226. int pci_enable_device(struct pci_dev *dev)
  1227. {
  1228. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1229. }
  1230. EXPORT_SYMBOL(pci_enable_device);
  1231. /*
  1232. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1233. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1234. * there's no need to track it separately. pci_devres is initialized
  1235. * when a device is enabled using managed PCI device enable interface.
  1236. */
  1237. struct pci_devres {
  1238. unsigned int enabled:1;
  1239. unsigned int pinned:1;
  1240. unsigned int orig_intx:1;
  1241. unsigned int restore_intx:1;
  1242. u32 region_mask;
  1243. };
  1244. static void pcim_release(struct device *gendev, void *res)
  1245. {
  1246. struct pci_dev *dev = to_pci_dev(gendev);
  1247. struct pci_devres *this = res;
  1248. int i;
  1249. if (dev->msi_enabled)
  1250. pci_disable_msi(dev);
  1251. if (dev->msix_enabled)
  1252. pci_disable_msix(dev);
  1253. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1254. if (this->region_mask & (1 << i))
  1255. pci_release_region(dev, i);
  1256. if (this->restore_intx)
  1257. pci_intx(dev, this->orig_intx);
  1258. if (this->enabled && !this->pinned)
  1259. pci_disable_device(dev);
  1260. }
  1261. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1262. {
  1263. struct pci_devres *dr, *new_dr;
  1264. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1265. if (dr)
  1266. return dr;
  1267. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1268. if (!new_dr)
  1269. return NULL;
  1270. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1271. }
  1272. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1273. {
  1274. if (pci_is_managed(pdev))
  1275. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1276. return NULL;
  1277. }
  1278. /**
  1279. * pcim_enable_device - Managed pci_enable_device()
  1280. * @pdev: PCI device to be initialized
  1281. *
  1282. * Managed pci_enable_device().
  1283. */
  1284. int pcim_enable_device(struct pci_dev *pdev)
  1285. {
  1286. struct pci_devres *dr;
  1287. int rc;
  1288. dr = get_pci_dr(pdev);
  1289. if (unlikely(!dr))
  1290. return -ENOMEM;
  1291. if (dr->enabled)
  1292. return 0;
  1293. rc = pci_enable_device(pdev);
  1294. if (!rc) {
  1295. pdev->is_managed = 1;
  1296. dr->enabled = 1;
  1297. }
  1298. return rc;
  1299. }
  1300. EXPORT_SYMBOL(pcim_enable_device);
  1301. /**
  1302. * pcim_pin_device - Pin managed PCI device
  1303. * @pdev: PCI device to pin
  1304. *
  1305. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1306. * driver detach. @pdev must have been enabled with
  1307. * pcim_enable_device().
  1308. */
  1309. void pcim_pin_device(struct pci_dev *pdev)
  1310. {
  1311. struct pci_devres *dr;
  1312. dr = find_pci_dr(pdev);
  1313. WARN_ON(!dr || !dr->enabled);
  1314. if (dr)
  1315. dr->pinned = 1;
  1316. }
  1317. EXPORT_SYMBOL(pcim_pin_device);
  1318. /*
  1319. * pcibios_add_device - provide arch specific hooks when adding device dev
  1320. * @dev: the PCI device being added
  1321. *
  1322. * Permits the platform to provide architecture specific functionality when
  1323. * devices are added. This is the default implementation. Architecture
  1324. * implementations can override this.
  1325. */
  1326. int __weak pcibios_add_device(struct pci_dev *dev)
  1327. {
  1328. return 0;
  1329. }
  1330. /**
  1331. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1332. * @dev: the PCI device being released
  1333. *
  1334. * Permits the platform to provide architecture specific functionality when
  1335. * devices are released. This is the default implementation. Architecture
  1336. * implementations can override this.
  1337. */
  1338. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1339. /**
  1340. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1341. * @dev: the PCI device to disable
  1342. *
  1343. * Disables architecture specific PCI resources for the device. This
  1344. * is the default implementation. Architecture implementations can
  1345. * override this.
  1346. */
  1347. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1348. /**
  1349. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1350. * @irq: ISA IRQ to penalize
  1351. * @active: IRQ active or not
  1352. *
  1353. * Permits the platform to provide architecture-specific functionality when
  1354. * penalizing ISA IRQs. This is the default implementation. Architecture
  1355. * implementations can override this.
  1356. */
  1357. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1358. static void do_pci_disable_device(struct pci_dev *dev)
  1359. {
  1360. u16 pci_command;
  1361. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1362. if (pci_command & PCI_COMMAND_MASTER) {
  1363. pci_command &= ~PCI_COMMAND_MASTER;
  1364. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1365. }
  1366. pcibios_disable_device(dev);
  1367. }
  1368. /**
  1369. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1370. * @dev: PCI device to disable
  1371. *
  1372. * NOTE: This function is a backend of PCI power management routines and is
  1373. * not supposed to be called drivers.
  1374. */
  1375. void pci_disable_enabled_device(struct pci_dev *dev)
  1376. {
  1377. if (pci_is_enabled(dev))
  1378. do_pci_disable_device(dev);
  1379. }
  1380. /**
  1381. * pci_disable_device - Disable PCI device after use
  1382. * @dev: PCI device to be disabled
  1383. *
  1384. * Signal to the system that the PCI device is not in use by the system
  1385. * anymore. This only involves disabling PCI bus-mastering, if active.
  1386. *
  1387. * Note we don't actually disable the device until all callers of
  1388. * pci_enable_device() have called pci_disable_device().
  1389. */
  1390. void pci_disable_device(struct pci_dev *dev)
  1391. {
  1392. struct pci_devres *dr;
  1393. dr = find_pci_dr(dev);
  1394. if (dr)
  1395. dr->enabled = 0;
  1396. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1397. "disabling already-disabled device");
  1398. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1399. return;
  1400. do_pci_disable_device(dev);
  1401. dev->is_busmaster = 0;
  1402. }
  1403. EXPORT_SYMBOL(pci_disable_device);
  1404. /**
  1405. * pcibios_set_pcie_reset_state - set reset state for device dev
  1406. * @dev: the PCIe device reset
  1407. * @state: Reset state to enter into
  1408. *
  1409. *
  1410. * Sets the PCIe reset state for the device. This is the default
  1411. * implementation. Architecture implementations can override this.
  1412. */
  1413. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1414. enum pcie_reset_state state)
  1415. {
  1416. return -EINVAL;
  1417. }
  1418. /**
  1419. * pci_set_pcie_reset_state - set reset state for device dev
  1420. * @dev: the PCIe device reset
  1421. * @state: Reset state to enter into
  1422. *
  1423. *
  1424. * Sets the PCI reset state for the device.
  1425. */
  1426. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1427. {
  1428. return pcibios_set_pcie_reset_state(dev, state);
  1429. }
  1430. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1431. /**
  1432. * pci_check_pme_status - Check if given device has generated PME.
  1433. * @dev: Device to check.
  1434. *
  1435. * Check the PME status of the device and if set, clear it and clear PME enable
  1436. * (if set). Return 'true' if PME status and PME enable were both set or
  1437. * 'false' otherwise.
  1438. */
  1439. bool pci_check_pme_status(struct pci_dev *dev)
  1440. {
  1441. int pmcsr_pos;
  1442. u16 pmcsr;
  1443. bool ret = false;
  1444. if (!dev->pm_cap)
  1445. return false;
  1446. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1447. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1448. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1449. return false;
  1450. /* Clear PME status. */
  1451. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1452. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1453. /* Disable PME to avoid interrupt flood. */
  1454. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1455. ret = true;
  1456. }
  1457. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1458. return ret;
  1459. }
  1460. /**
  1461. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1462. * @dev: Device to handle.
  1463. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1464. *
  1465. * Check if @dev has generated PME and queue a resume request for it in that
  1466. * case.
  1467. */
  1468. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1469. {
  1470. if (pme_poll_reset && dev->pme_poll)
  1471. dev->pme_poll = false;
  1472. if (pci_check_pme_status(dev)) {
  1473. pci_wakeup_event(dev);
  1474. pm_request_resume(&dev->dev);
  1475. }
  1476. return 0;
  1477. }
  1478. /**
  1479. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1480. * @bus: Top bus of the subtree to walk.
  1481. */
  1482. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1483. {
  1484. if (bus)
  1485. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1486. }
  1487. /**
  1488. * pci_pme_capable - check the capability of PCI device to generate PME#
  1489. * @dev: PCI device to handle.
  1490. * @state: PCI state from which device will issue PME#.
  1491. */
  1492. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1493. {
  1494. if (!dev->pm_cap)
  1495. return false;
  1496. return !!(dev->pme_support & (1 << state));
  1497. }
  1498. EXPORT_SYMBOL(pci_pme_capable);
  1499. static void pci_pme_list_scan(struct work_struct *work)
  1500. {
  1501. struct pci_pme_device *pme_dev, *n;
  1502. mutex_lock(&pci_pme_list_mutex);
  1503. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1504. if (pme_dev->dev->pme_poll) {
  1505. struct pci_dev *bridge;
  1506. bridge = pme_dev->dev->bus->self;
  1507. /*
  1508. * If bridge is in low power state, the
  1509. * configuration space of subordinate devices
  1510. * may be not accessible
  1511. */
  1512. if (bridge && bridge->current_state != PCI_D0)
  1513. continue;
  1514. pci_pme_wakeup(pme_dev->dev, NULL);
  1515. } else {
  1516. list_del(&pme_dev->list);
  1517. kfree(pme_dev);
  1518. }
  1519. }
  1520. if (!list_empty(&pci_pme_list))
  1521. schedule_delayed_work(&pci_pme_work,
  1522. msecs_to_jiffies(PME_TIMEOUT));
  1523. mutex_unlock(&pci_pme_list_mutex);
  1524. }
  1525. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1526. {
  1527. u16 pmcsr;
  1528. if (!dev->pme_support)
  1529. return;
  1530. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1531. /* Clear PME_Status by writing 1 to it and enable PME# */
  1532. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1533. if (!enable)
  1534. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1535. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1536. }
  1537. /**
  1538. * pci_pme_active - enable or disable PCI device's PME# function
  1539. * @dev: PCI device to handle.
  1540. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1541. *
  1542. * The caller must verify that the device is capable of generating PME# before
  1543. * calling this function with @enable equal to 'true'.
  1544. */
  1545. void pci_pme_active(struct pci_dev *dev, bool enable)
  1546. {
  1547. __pci_pme_active(dev, enable);
  1548. /*
  1549. * PCI (as opposed to PCIe) PME requires that the device have
  1550. * its PME# line hooked up correctly. Not all hardware vendors
  1551. * do this, so the PME never gets delivered and the device
  1552. * remains asleep. The easiest way around this is to
  1553. * periodically walk the list of suspended devices and check
  1554. * whether any have their PME flag set. The assumption is that
  1555. * we'll wake up often enough anyway that this won't be a huge
  1556. * hit, and the power savings from the devices will still be a
  1557. * win.
  1558. *
  1559. * Although PCIe uses in-band PME message instead of PME# line
  1560. * to report PME, PME does not work for some PCIe devices in
  1561. * reality. For example, there are devices that set their PME
  1562. * status bits, but don't really bother to send a PME message;
  1563. * there are PCI Express Root Ports that don't bother to
  1564. * trigger interrupts when they receive PME messages from the
  1565. * devices below. So PME poll is used for PCIe devices too.
  1566. */
  1567. if (dev->pme_poll) {
  1568. struct pci_pme_device *pme_dev;
  1569. if (enable) {
  1570. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1571. GFP_KERNEL);
  1572. if (!pme_dev) {
  1573. dev_warn(&dev->dev, "can't enable PME#\n");
  1574. return;
  1575. }
  1576. pme_dev->dev = dev;
  1577. mutex_lock(&pci_pme_list_mutex);
  1578. list_add(&pme_dev->list, &pci_pme_list);
  1579. if (list_is_singular(&pci_pme_list))
  1580. schedule_delayed_work(&pci_pme_work,
  1581. msecs_to_jiffies(PME_TIMEOUT));
  1582. mutex_unlock(&pci_pme_list_mutex);
  1583. } else {
  1584. mutex_lock(&pci_pme_list_mutex);
  1585. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1586. if (pme_dev->dev == dev) {
  1587. list_del(&pme_dev->list);
  1588. kfree(pme_dev);
  1589. break;
  1590. }
  1591. }
  1592. mutex_unlock(&pci_pme_list_mutex);
  1593. }
  1594. }
  1595. dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1596. }
  1597. EXPORT_SYMBOL(pci_pme_active);
  1598. /**
  1599. * __pci_enable_wake - enable PCI device as wakeup event source
  1600. * @dev: PCI device affected
  1601. * @state: PCI state from which device will issue wakeup events
  1602. * @runtime: True if the events are to be generated at run time
  1603. * @enable: True to enable event generation; false to disable
  1604. *
  1605. * This enables the device as a wakeup event source, or disables it.
  1606. * When such events involves platform-specific hooks, those hooks are
  1607. * called automatically by this routine.
  1608. *
  1609. * Devices with legacy power management (no standard PCI PM capabilities)
  1610. * always require such platform hooks.
  1611. *
  1612. * RETURN VALUE:
  1613. * 0 is returned on success
  1614. * -EINVAL is returned if device is not supposed to wake up the system
  1615. * Error code depending on the platform is returned if both the platform and
  1616. * the native mechanism fail to enable the generation of wake-up events
  1617. */
  1618. int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
  1619. bool runtime, bool enable)
  1620. {
  1621. int ret = 0;
  1622. if (enable && !runtime && !device_may_wakeup(&dev->dev))
  1623. return -EINVAL;
  1624. /* Don't do the same thing twice in a row for one device. */
  1625. if (!!enable == !!dev->wakeup_prepared)
  1626. return 0;
  1627. /*
  1628. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1629. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1630. * enable. To disable wake-up we call the platform first, for symmetry.
  1631. */
  1632. if (enable) {
  1633. int error;
  1634. if (pci_pme_capable(dev, state))
  1635. pci_pme_active(dev, true);
  1636. else
  1637. ret = 1;
  1638. error = runtime ? platform_pci_run_wake(dev, true) :
  1639. platform_pci_sleep_wake(dev, true);
  1640. if (ret)
  1641. ret = error;
  1642. if (!ret)
  1643. dev->wakeup_prepared = true;
  1644. } else {
  1645. if (runtime)
  1646. platform_pci_run_wake(dev, false);
  1647. else
  1648. platform_pci_sleep_wake(dev, false);
  1649. pci_pme_active(dev, false);
  1650. dev->wakeup_prepared = false;
  1651. }
  1652. return ret;
  1653. }
  1654. EXPORT_SYMBOL(__pci_enable_wake);
  1655. /**
  1656. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1657. * @dev: PCI device to prepare
  1658. * @enable: True to enable wake-up event generation; false to disable
  1659. *
  1660. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1661. * and this function allows them to set that up cleanly - pci_enable_wake()
  1662. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1663. * ordering constraints.
  1664. *
  1665. * This function only returns error code if the device is not capable of
  1666. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1667. * enable wake-up power for it.
  1668. */
  1669. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1670. {
  1671. return pci_pme_capable(dev, PCI_D3cold) ?
  1672. pci_enable_wake(dev, PCI_D3cold, enable) :
  1673. pci_enable_wake(dev, PCI_D3hot, enable);
  1674. }
  1675. EXPORT_SYMBOL(pci_wake_from_d3);
  1676. /**
  1677. * pci_target_state - find an appropriate low power state for a given PCI dev
  1678. * @dev: PCI device
  1679. *
  1680. * Use underlying platform code to find a supported low power state for @dev.
  1681. * If the platform can't manage @dev, return the deepest state from which it
  1682. * can generate wake events, based on any available PME info.
  1683. */
  1684. static pci_power_t pci_target_state(struct pci_dev *dev)
  1685. {
  1686. pci_power_t target_state = PCI_D3hot;
  1687. if (platform_pci_power_manageable(dev)) {
  1688. /*
  1689. * Call the platform to choose the target state of the device
  1690. * and enable wake-up from this state if supported.
  1691. */
  1692. pci_power_t state = platform_pci_choose_state(dev);
  1693. switch (state) {
  1694. case PCI_POWER_ERROR:
  1695. case PCI_UNKNOWN:
  1696. break;
  1697. case PCI_D1:
  1698. case PCI_D2:
  1699. if (pci_no_d1d2(dev))
  1700. break;
  1701. default:
  1702. target_state = state;
  1703. }
  1704. return target_state;
  1705. }
  1706. if (!dev->pm_cap)
  1707. target_state = PCI_D0;
  1708. /*
  1709. * If the device is in D3cold even though it's not power-manageable by
  1710. * the platform, it may have been powered down by non-standard means.
  1711. * Best to let it slumber.
  1712. */
  1713. if (dev->current_state == PCI_D3cold)
  1714. target_state = PCI_D3cold;
  1715. if (device_may_wakeup(&dev->dev)) {
  1716. /*
  1717. * Find the deepest state from which the device can generate
  1718. * wake-up events, make it the target state and enable device
  1719. * to generate PME#.
  1720. */
  1721. if (dev->pme_support) {
  1722. while (target_state
  1723. && !(dev->pme_support & (1 << target_state)))
  1724. target_state--;
  1725. }
  1726. }
  1727. return target_state;
  1728. }
  1729. /**
  1730. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1731. * @dev: Device to handle.
  1732. *
  1733. * Choose the power state appropriate for the device depending on whether
  1734. * it can wake up the system and/or is power manageable by the platform
  1735. * (PCI_D3hot is the default) and put the device into that state.
  1736. */
  1737. int pci_prepare_to_sleep(struct pci_dev *dev)
  1738. {
  1739. pci_power_t target_state = pci_target_state(dev);
  1740. int error;
  1741. if (target_state == PCI_POWER_ERROR)
  1742. return -EIO;
  1743. pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
  1744. error = pci_set_power_state(dev, target_state);
  1745. if (error)
  1746. pci_enable_wake(dev, target_state, false);
  1747. return error;
  1748. }
  1749. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1750. /**
  1751. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1752. * @dev: Device to handle.
  1753. *
  1754. * Disable device's system wake-up capability and put it into D0.
  1755. */
  1756. int pci_back_from_sleep(struct pci_dev *dev)
  1757. {
  1758. pci_enable_wake(dev, PCI_D0, false);
  1759. return pci_set_power_state(dev, PCI_D0);
  1760. }
  1761. EXPORT_SYMBOL(pci_back_from_sleep);
  1762. /**
  1763. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1764. * @dev: PCI device being suspended.
  1765. *
  1766. * Prepare @dev to generate wake-up events at run time and put it into a low
  1767. * power state.
  1768. */
  1769. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1770. {
  1771. pci_power_t target_state = pci_target_state(dev);
  1772. int error;
  1773. if (target_state == PCI_POWER_ERROR)
  1774. return -EIO;
  1775. dev->runtime_d3cold = target_state == PCI_D3cold;
  1776. __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
  1777. error = pci_set_power_state(dev, target_state);
  1778. if (error) {
  1779. __pci_enable_wake(dev, target_state, true, false);
  1780. dev->runtime_d3cold = false;
  1781. }
  1782. return error;
  1783. }
  1784. /**
  1785. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1786. * @dev: Device to check.
  1787. *
  1788. * Return true if the device itself is capable of generating wake-up events
  1789. * (through the platform or using the native PCIe PME) or if the device supports
  1790. * PME and one of its upstream bridges can generate wake-up events.
  1791. */
  1792. bool pci_dev_run_wake(struct pci_dev *dev)
  1793. {
  1794. struct pci_bus *bus = dev->bus;
  1795. if (device_run_wake(&dev->dev))
  1796. return true;
  1797. if (!dev->pme_support)
  1798. return false;
  1799. /* PME-capable in principle, but not from the intended sleep state */
  1800. if (!pci_pme_capable(dev, pci_target_state(dev)))
  1801. return false;
  1802. while (bus->parent) {
  1803. struct pci_dev *bridge = bus->self;
  1804. if (device_run_wake(&bridge->dev))
  1805. return true;
  1806. bus = bus->parent;
  1807. }
  1808. /* We have reached the root bus. */
  1809. if (bus->bridge)
  1810. return device_run_wake(bus->bridge);
  1811. return false;
  1812. }
  1813. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1814. /**
  1815. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1816. * @pci_dev: Device to check.
  1817. *
  1818. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1819. * reconfigured due to wakeup settings difference between system and runtime
  1820. * suspend and the current power state of it is suitable for the upcoming
  1821. * (system) transition.
  1822. *
  1823. * If the device is not configured for system wakeup, disable PME for it before
  1824. * returning 'true' to prevent it from waking up the system unnecessarily.
  1825. */
  1826. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1827. {
  1828. struct device *dev = &pci_dev->dev;
  1829. if (!pm_runtime_suspended(dev)
  1830. || pci_target_state(pci_dev) != pci_dev->current_state
  1831. || platform_pci_need_resume(pci_dev))
  1832. return false;
  1833. /*
  1834. * At this point the device is good to go unless it's been configured
  1835. * to generate PME at the runtime suspend time, but it is not supposed
  1836. * to wake up the system. In that case, simply disable PME for it
  1837. * (it will have to be re-enabled on exit from system resume).
  1838. *
  1839. * If the device's power state is D3cold and the platform check above
  1840. * hasn't triggered, the device's configuration is suitable and we don't
  1841. * need to manipulate it at all.
  1842. */
  1843. spin_lock_irq(&dev->power.lock);
  1844. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1845. !device_may_wakeup(dev))
  1846. __pci_pme_active(pci_dev, false);
  1847. spin_unlock_irq(&dev->power.lock);
  1848. return true;
  1849. }
  1850. /**
  1851. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1852. * @pci_dev: Device to handle.
  1853. *
  1854. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1855. * it might have been disabled during the prepare phase of system suspend if
  1856. * the device was not configured for system wakeup.
  1857. */
  1858. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1859. {
  1860. struct device *dev = &pci_dev->dev;
  1861. if (!pci_dev_run_wake(pci_dev))
  1862. return;
  1863. spin_lock_irq(&dev->power.lock);
  1864. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1865. __pci_pme_active(pci_dev, true);
  1866. spin_unlock_irq(&dev->power.lock);
  1867. }
  1868. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1869. {
  1870. struct device *dev = &pdev->dev;
  1871. struct device *parent = dev->parent;
  1872. if (parent)
  1873. pm_runtime_get_sync(parent);
  1874. pm_runtime_get_noresume(dev);
  1875. /*
  1876. * pdev->current_state is set to PCI_D3cold during suspending,
  1877. * so wait until suspending completes
  1878. */
  1879. pm_runtime_barrier(dev);
  1880. /*
  1881. * Only need to resume devices in D3cold, because config
  1882. * registers are still accessible for devices suspended but
  1883. * not in D3cold.
  1884. */
  1885. if (pdev->current_state == PCI_D3cold)
  1886. pm_runtime_resume(dev);
  1887. }
  1888. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1889. {
  1890. struct device *dev = &pdev->dev;
  1891. struct device *parent = dev->parent;
  1892. pm_runtime_put(dev);
  1893. if (parent)
  1894. pm_runtime_put_sync(parent);
  1895. }
  1896. /**
  1897. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1898. * @bridge: Bridge to check
  1899. *
  1900. * This function checks if it is possible to move the bridge to D3.
  1901. * Currently we only allow D3 for recent enough PCIe ports.
  1902. */
  1903. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1904. {
  1905. unsigned int year;
  1906. if (!pci_is_pcie(bridge))
  1907. return false;
  1908. switch (pci_pcie_type(bridge)) {
  1909. case PCI_EXP_TYPE_ROOT_PORT:
  1910. case PCI_EXP_TYPE_UPSTREAM:
  1911. case PCI_EXP_TYPE_DOWNSTREAM:
  1912. if (pci_bridge_d3_disable)
  1913. return false;
  1914. /*
  1915. * Hotplug interrupts cannot be delivered if the link is down,
  1916. * so parents of a hotplug port must stay awake. In addition,
  1917. * hotplug ports handled by firmware in System Management Mode
  1918. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1919. * For simplicity, disallow in general for now.
  1920. */
  1921. if (bridge->is_hotplug_bridge)
  1922. return false;
  1923. if (pci_bridge_d3_force)
  1924. return true;
  1925. /*
  1926. * It should be safe to put PCIe ports from 2015 or newer
  1927. * to D3.
  1928. */
  1929. if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
  1930. year >= 2015) {
  1931. return true;
  1932. }
  1933. break;
  1934. }
  1935. return false;
  1936. }
  1937. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1938. {
  1939. bool *d3cold_ok = data;
  1940. if (/* The device needs to be allowed to go D3cold ... */
  1941. dev->no_d3cold || !dev->d3cold_allowed ||
  1942. /* ... and if it is wakeup capable to do so from D3cold. */
  1943. (device_may_wakeup(&dev->dev) &&
  1944. !pci_pme_capable(dev, PCI_D3cold)) ||
  1945. /* If it is a bridge it must be allowed to go to D3. */
  1946. !pci_power_manageable(dev))
  1947. *d3cold_ok = false;
  1948. return !*d3cold_ok;
  1949. }
  1950. /*
  1951. * pci_bridge_d3_update - Update bridge D3 capabilities
  1952. * @dev: PCI device which is changed
  1953. *
  1954. * Update upstream bridge PM capabilities accordingly depending on if the
  1955. * device PM configuration was changed or the device is being removed. The
  1956. * change is also propagated upstream.
  1957. */
  1958. void pci_bridge_d3_update(struct pci_dev *dev)
  1959. {
  1960. bool remove = !device_is_registered(&dev->dev);
  1961. struct pci_dev *bridge;
  1962. bool d3cold_ok = true;
  1963. bridge = pci_upstream_bridge(dev);
  1964. if (!bridge || !pci_bridge_d3_possible(bridge))
  1965. return;
  1966. /*
  1967. * If D3 is currently allowed for the bridge, removing one of its
  1968. * children won't change that.
  1969. */
  1970. if (remove && bridge->bridge_d3)
  1971. return;
  1972. /*
  1973. * If D3 is currently allowed for the bridge and a child is added or
  1974. * changed, disallowance of D3 can only be caused by that child, so
  1975. * we only need to check that single device, not any of its siblings.
  1976. *
  1977. * If D3 is currently not allowed for the bridge, checking the device
  1978. * first may allow us to skip checking its siblings.
  1979. */
  1980. if (!remove)
  1981. pci_dev_check_d3cold(dev, &d3cold_ok);
  1982. /*
  1983. * If D3 is currently not allowed for the bridge, this may be caused
  1984. * either by the device being changed/removed or any of its siblings,
  1985. * so we need to go through all children to find out if one of them
  1986. * continues to block D3.
  1987. */
  1988. if (d3cold_ok && !bridge->bridge_d3)
  1989. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  1990. &d3cold_ok);
  1991. if (bridge->bridge_d3 != d3cold_ok) {
  1992. bridge->bridge_d3 = d3cold_ok;
  1993. /* Propagate change to upstream bridges */
  1994. pci_bridge_d3_update(bridge);
  1995. }
  1996. }
  1997. /**
  1998. * pci_d3cold_enable - Enable D3cold for device
  1999. * @dev: PCI device to handle
  2000. *
  2001. * This function can be used in drivers to enable D3cold from the device
  2002. * they handle. It also updates upstream PCI bridge PM capabilities
  2003. * accordingly.
  2004. */
  2005. void pci_d3cold_enable(struct pci_dev *dev)
  2006. {
  2007. if (dev->no_d3cold) {
  2008. dev->no_d3cold = false;
  2009. pci_bridge_d3_update(dev);
  2010. }
  2011. }
  2012. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2013. /**
  2014. * pci_d3cold_disable - Disable D3cold for device
  2015. * @dev: PCI device to handle
  2016. *
  2017. * This function can be used in drivers to disable D3cold from the device
  2018. * they handle. It also updates upstream PCI bridge PM capabilities
  2019. * accordingly.
  2020. */
  2021. void pci_d3cold_disable(struct pci_dev *dev)
  2022. {
  2023. if (!dev->no_d3cold) {
  2024. dev->no_d3cold = true;
  2025. pci_bridge_d3_update(dev);
  2026. }
  2027. }
  2028. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2029. /**
  2030. * pci_pm_init - Initialize PM functions of given PCI device
  2031. * @dev: PCI device to handle.
  2032. */
  2033. void pci_pm_init(struct pci_dev *dev)
  2034. {
  2035. int pm;
  2036. u16 pmc;
  2037. pm_runtime_forbid(&dev->dev);
  2038. pm_runtime_set_active(&dev->dev);
  2039. pm_runtime_enable(&dev->dev);
  2040. device_enable_async_suspend(&dev->dev);
  2041. dev->wakeup_prepared = false;
  2042. dev->pm_cap = 0;
  2043. dev->pme_support = 0;
  2044. /* find PCI PM capability in list */
  2045. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2046. if (!pm)
  2047. return;
  2048. /* Check device's ability to generate PME# */
  2049. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2050. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2051. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  2052. pmc & PCI_PM_CAP_VER_MASK);
  2053. return;
  2054. }
  2055. dev->pm_cap = pm;
  2056. dev->d3_delay = PCI_PM_D3_WAIT;
  2057. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2058. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2059. dev->d3cold_allowed = true;
  2060. dev->d1_support = false;
  2061. dev->d2_support = false;
  2062. if (!pci_no_d1d2(dev)) {
  2063. if (pmc & PCI_PM_CAP_D1)
  2064. dev->d1_support = true;
  2065. if (pmc & PCI_PM_CAP_D2)
  2066. dev->d2_support = true;
  2067. if (dev->d1_support || dev->d2_support)
  2068. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  2069. dev->d1_support ? " D1" : "",
  2070. dev->d2_support ? " D2" : "");
  2071. }
  2072. pmc &= PCI_PM_CAP_PME_MASK;
  2073. if (pmc) {
  2074. dev_printk(KERN_DEBUG, &dev->dev,
  2075. "PME# supported from%s%s%s%s%s\n",
  2076. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2077. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2078. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2079. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2080. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2081. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2082. dev->pme_poll = true;
  2083. /*
  2084. * Make device's PM flags reflect the wake-up capability, but
  2085. * let the user space enable it to wake up the system as needed.
  2086. */
  2087. device_set_wakeup_capable(&dev->dev, true);
  2088. /* Disable the PME# generation functionality */
  2089. pci_pme_active(dev, false);
  2090. }
  2091. }
  2092. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2093. {
  2094. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2095. switch (prop) {
  2096. case PCI_EA_P_MEM:
  2097. case PCI_EA_P_VF_MEM:
  2098. flags |= IORESOURCE_MEM;
  2099. break;
  2100. case PCI_EA_P_MEM_PREFETCH:
  2101. case PCI_EA_P_VF_MEM_PREFETCH:
  2102. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2103. break;
  2104. case PCI_EA_P_IO:
  2105. flags |= IORESOURCE_IO;
  2106. break;
  2107. default:
  2108. return 0;
  2109. }
  2110. return flags;
  2111. }
  2112. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2113. u8 prop)
  2114. {
  2115. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2116. return &dev->resource[bei];
  2117. #ifdef CONFIG_PCI_IOV
  2118. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2119. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2120. return &dev->resource[PCI_IOV_RESOURCES +
  2121. bei - PCI_EA_BEI_VF_BAR0];
  2122. #endif
  2123. else if (bei == PCI_EA_BEI_ROM)
  2124. return &dev->resource[PCI_ROM_RESOURCE];
  2125. else
  2126. return NULL;
  2127. }
  2128. /* Read an Enhanced Allocation (EA) entry */
  2129. static int pci_ea_read(struct pci_dev *dev, int offset)
  2130. {
  2131. struct resource *res;
  2132. int ent_size, ent_offset = offset;
  2133. resource_size_t start, end;
  2134. unsigned long flags;
  2135. u32 dw0, bei, base, max_offset;
  2136. u8 prop;
  2137. bool support_64 = (sizeof(resource_size_t) >= 8);
  2138. pci_read_config_dword(dev, ent_offset, &dw0);
  2139. ent_offset += 4;
  2140. /* Entry size field indicates DWORDs after 1st */
  2141. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2142. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2143. goto out;
  2144. bei = (dw0 & PCI_EA_BEI) >> 4;
  2145. prop = (dw0 & PCI_EA_PP) >> 8;
  2146. /*
  2147. * If the Property is in the reserved range, try the Secondary
  2148. * Property instead.
  2149. */
  2150. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2151. prop = (dw0 & PCI_EA_SP) >> 16;
  2152. if (prop > PCI_EA_P_BRIDGE_IO)
  2153. goto out;
  2154. res = pci_ea_get_resource(dev, bei, prop);
  2155. if (!res) {
  2156. dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
  2157. goto out;
  2158. }
  2159. flags = pci_ea_flags(dev, prop);
  2160. if (!flags) {
  2161. dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
  2162. goto out;
  2163. }
  2164. /* Read Base */
  2165. pci_read_config_dword(dev, ent_offset, &base);
  2166. start = (base & PCI_EA_FIELD_MASK);
  2167. ent_offset += 4;
  2168. /* Read MaxOffset */
  2169. pci_read_config_dword(dev, ent_offset, &max_offset);
  2170. ent_offset += 4;
  2171. /* Read Base MSBs (if 64-bit entry) */
  2172. if (base & PCI_EA_IS_64) {
  2173. u32 base_upper;
  2174. pci_read_config_dword(dev, ent_offset, &base_upper);
  2175. ent_offset += 4;
  2176. flags |= IORESOURCE_MEM_64;
  2177. /* entry starts above 32-bit boundary, can't use */
  2178. if (!support_64 && base_upper)
  2179. goto out;
  2180. if (support_64)
  2181. start |= ((u64)base_upper << 32);
  2182. }
  2183. end = start + (max_offset | 0x03);
  2184. /* Read MaxOffset MSBs (if 64-bit entry) */
  2185. if (max_offset & PCI_EA_IS_64) {
  2186. u32 max_offset_upper;
  2187. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2188. ent_offset += 4;
  2189. flags |= IORESOURCE_MEM_64;
  2190. /* entry too big, can't use */
  2191. if (!support_64 && max_offset_upper)
  2192. goto out;
  2193. if (support_64)
  2194. end += ((u64)max_offset_upper << 32);
  2195. }
  2196. if (end < start) {
  2197. dev_err(&dev->dev, "EA Entry crosses address boundary\n");
  2198. goto out;
  2199. }
  2200. if (ent_size != ent_offset - offset) {
  2201. dev_err(&dev->dev,
  2202. "EA Entry Size (%d) does not match length read (%d)\n",
  2203. ent_size, ent_offset - offset);
  2204. goto out;
  2205. }
  2206. res->name = pci_name(dev);
  2207. res->start = start;
  2208. res->end = end;
  2209. res->flags = flags;
  2210. if (bei <= PCI_EA_BEI_BAR5)
  2211. dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2212. bei, res, prop);
  2213. else if (bei == PCI_EA_BEI_ROM)
  2214. dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2215. res, prop);
  2216. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2217. dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2218. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2219. else
  2220. dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2221. bei, res, prop);
  2222. out:
  2223. return offset + ent_size;
  2224. }
  2225. /* Enhanced Allocation Initialization */
  2226. void pci_ea_init(struct pci_dev *dev)
  2227. {
  2228. int ea;
  2229. u8 num_ent;
  2230. int offset;
  2231. int i;
  2232. /* find PCI EA capability in list */
  2233. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2234. if (!ea)
  2235. return;
  2236. /* determine the number of entries */
  2237. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2238. &num_ent);
  2239. num_ent &= PCI_EA_NUM_ENT_MASK;
  2240. offset = ea + PCI_EA_FIRST_ENT;
  2241. /* Skip DWORD 2 for type 1 functions */
  2242. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2243. offset += 4;
  2244. /* parse each EA entry */
  2245. for (i = 0; i < num_ent; ++i)
  2246. offset = pci_ea_read(dev, offset);
  2247. }
  2248. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2249. struct pci_cap_saved_state *new_cap)
  2250. {
  2251. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2252. }
  2253. /**
  2254. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2255. * capability registers
  2256. * @dev: the PCI device
  2257. * @cap: the capability to allocate the buffer for
  2258. * @extended: Standard or Extended capability ID
  2259. * @size: requested size of the buffer
  2260. */
  2261. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2262. bool extended, unsigned int size)
  2263. {
  2264. int pos;
  2265. struct pci_cap_saved_state *save_state;
  2266. if (extended)
  2267. pos = pci_find_ext_capability(dev, cap);
  2268. else
  2269. pos = pci_find_capability(dev, cap);
  2270. if (!pos)
  2271. return 0;
  2272. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2273. if (!save_state)
  2274. return -ENOMEM;
  2275. save_state->cap.cap_nr = cap;
  2276. save_state->cap.cap_extended = extended;
  2277. save_state->cap.size = size;
  2278. pci_add_saved_cap(dev, save_state);
  2279. return 0;
  2280. }
  2281. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2282. {
  2283. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2284. }
  2285. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2286. {
  2287. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2288. }
  2289. /**
  2290. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2291. * @dev: the PCI device
  2292. */
  2293. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2294. {
  2295. int error;
  2296. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2297. PCI_EXP_SAVE_REGS * sizeof(u16));
  2298. if (error)
  2299. dev_err(&dev->dev,
  2300. "unable to preallocate PCI Express save buffer\n");
  2301. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2302. if (error)
  2303. dev_err(&dev->dev,
  2304. "unable to preallocate PCI-X save buffer\n");
  2305. pci_allocate_vc_save_buffers(dev);
  2306. }
  2307. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2308. {
  2309. struct pci_cap_saved_state *tmp;
  2310. struct hlist_node *n;
  2311. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2312. kfree(tmp);
  2313. }
  2314. /**
  2315. * pci_configure_ari - enable or disable ARI forwarding
  2316. * @dev: the PCI device
  2317. *
  2318. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2319. * bridge. Otherwise, disable ARI in the bridge.
  2320. */
  2321. void pci_configure_ari(struct pci_dev *dev)
  2322. {
  2323. u32 cap;
  2324. struct pci_dev *bridge;
  2325. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2326. return;
  2327. bridge = dev->bus->self;
  2328. if (!bridge)
  2329. return;
  2330. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2331. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2332. return;
  2333. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2334. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2335. PCI_EXP_DEVCTL2_ARI);
  2336. bridge->ari_enabled = 1;
  2337. } else {
  2338. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2339. PCI_EXP_DEVCTL2_ARI);
  2340. bridge->ari_enabled = 0;
  2341. }
  2342. }
  2343. static int pci_acs_enable;
  2344. /**
  2345. * pci_request_acs - ask for ACS to be enabled if supported
  2346. */
  2347. void pci_request_acs(void)
  2348. {
  2349. pci_acs_enable = 1;
  2350. }
  2351. /**
  2352. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2353. * @dev: the PCI device
  2354. */
  2355. static void pci_std_enable_acs(struct pci_dev *dev)
  2356. {
  2357. int pos;
  2358. u16 cap;
  2359. u16 ctrl;
  2360. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2361. if (!pos)
  2362. return;
  2363. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2364. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2365. /* Source Validation */
  2366. ctrl |= (cap & PCI_ACS_SV);
  2367. /* P2P Request Redirect */
  2368. ctrl |= (cap & PCI_ACS_RR);
  2369. /* P2P Completion Redirect */
  2370. ctrl |= (cap & PCI_ACS_CR);
  2371. /* Upstream Forwarding */
  2372. ctrl |= (cap & PCI_ACS_UF);
  2373. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2374. }
  2375. /**
  2376. * pci_enable_acs - enable ACS if hardware support it
  2377. * @dev: the PCI device
  2378. */
  2379. void pci_enable_acs(struct pci_dev *dev)
  2380. {
  2381. if (!pci_acs_enable)
  2382. return;
  2383. if (!pci_dev_specific_enable_acs(dev))
  2384. return;
  2385. pci_std_enable_acs(dev);
  2386. }
  2387. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2388. {
  2389. int pos;
  2390. u16 cap, ctrl;
  2391. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2392. if (!pos)
  2393. return false;
  2394. /*
  2395. * Except for egress control, capabilities are either required
  2396. * or only required if controllable. Features missing from the
  2397. * capability field can therefore be assumed as hard-wired enabled.
  2398. */
  2399. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2400. acs_flags &= (cap | PCI_ACS_EC);
  2401. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2402. return (ctrl & acs_flags) == acs_flags;
  2403. }
  2404. /**
  2405. * pci_acs_enabled - test ACS against required flags for a given device
  2406. * @pdev: device to test
  2407. * @acs_flags: required PCI ACS flags
  2408. *
  2409. * Return true if the device supports the provided flags. Automatically
  2410. * filters out flags that are not implemented on multifunction devices.
  2411. *
  2412. * Note that this interface checks the effective ACS capabilities of the
  2413. * device rather than the actual capabilities. For instance, most single
  2414. * function endpoints are not required to support ACS because they have no
  2415. * opportunity for peer-to-peer access. We therefore return 'true'
  2416. * regardless of whether the device exposes an ACS capability. This makes
  2417. * it much easier for callers of this function to ignore the actual type
  2418. * or topology of the device when testing ACS support.
  2419. */
  2420. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2421. {
  2422. int ret;
  2423. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2424. if (ret >= 0)
  2425. return ret > 0;
  2426. /*
  2427. * Conventional PCI and PCI-X devices never support ACS, either
  2428. * effectively or actually. The shared bus topology implies that
  2429. * any device on the bus can receive or snoop DMA.
  2430. */
  2431. if (!pci_is_pcie(pdev))
  2432. return false;
  2433. switch (pci_pcie_type(pdev)) {
  2434. /*
  2435. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2436. * but since their primary interface is PCI/X, we conservatively
  2437. * handle them as we would a non-PCIe device.
  2438. */
  2439. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2440. /*
  2441. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2442. * applicable... must never implement an ACS Extended Capability...".
  2443. * This seems arbitrary, but we take a conservative interpretation
  2444. * of this statement.
  2445. */
  2446. case PCI_EXP_TYPE_PCI_BRIDGE:
  2447. case PCI_EXP_TYPE_RC_EC:
  2448. return false;
  2449. /*
  2450. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2451. * implement ACS in order to indicate their peer-to-peer capabilities,
  2452. * regardless of whether they are single- or multi-function devices.
  2453. */
  2454. case PCI_EXP_TYPE_DOWNSTREAM:
  2455. case PCI_EXP_TYPE_ROOT_PORT:
  2456. return pci_acs_flags_enabled(pdev, acs_flags);
  2457. /*
  2458. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2459. * implemented by the remaining PCIe types to indicate peer-to-peer
  2460. * capabilities, but only when they are part of a multifunction
  2461. * device. The footnote for section 6.12 indicates the specific
  2462. * PCIe types included here.
  2463. */
  2464. case PCI_EXP_TYPE_ENDPOINT:
  2465. case PCI_EXP_TYPE_UPSTREAM:
  2466. case PCI_EXP_TYPE_LEG_END:
  2467. case PCI_EXP_TYPE_RC_END:
  2468. if (!pdev->multifunction)
  2469. break;
  2470. return pci_acs_flags_enabled(pdev, acs_flags);
  2471. }
  2472. /*
  2473. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2474. * to single function devices with the exception of downstream ports.
  2475. */
  2476. return true;
  2477. }
  2478. /**
  2479. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2480. * @start: starting downstream device
  2481. * @end: ending upstream device or NULL to search to the root bus
  2482. * @acs_flags: required flags
  2483. *
  2484. * Walk up a device tree from start to end testing PCI ACS support. If
  2485. * any step along the way does not support the required flags, return false.
  2486. */
  2487. bool pci_acs_path_enabled(struct pci_dev *start,
  2488. struct pci_dev *end, u16 acs_flags)
  2489. {
  2490. struct pci_dev *pdev, *parent = start;
  2491. do {
  2492. pdev = parent;
  2493. if (!pci_acs_enabled(pdev, acs_flags))
  2494. return false;
  2495. if (pci_is_root_bus(pdev->bus))
  2496. return (end == NULL);
  2497. parent = pdev->bus->self;
  2498. } while (pdev != end);
  2499. return true;
  2500. }
  2501. /**
  2502. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2503. * @dev: the PCI device
  2504. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2505. *
  2506. * Perform INTx swizzling for a device behind one level of bridge. This is
  2507. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2508. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2509. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2510. * the PCI Express Base Specification, Revision 2.1)
  2511. */
  2512. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2513. {
  2514. int slot;
  2515. if (pci_ari_enabled(dev->bus))
  2516. slot = 0;
  2517. else
  2518. slot = PCI_SLOT(dev->devfn);
  2519. return (((pin - 1) + slot) % 4) + 1;
  2520. }
  2521. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2522. {
  2523. u8 pin;
  2524. pin = dev->pin;
  2525. if (!pin)
  2526. return -1;
  2527. while (!pci_is_root_bus(dev->bus)) {
  2528. pin = pci_swizzle_interrupt_pin(dev, pin);
  2529. dev = dev->bus->self;
  2530. }
  2531. *bridge = dev;
  2532. return pin;
  2533. }
  2534. /**
  2535. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2536. * @dev: the PCI device
  2537. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2538. *
  2539. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2540. * bridges all the way up to a PCI root bus.
  2541. */
  2542. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2543. {
  2544. u8 pin = *pinp;
  2545. while (!pci_is_root_bus(dev->bus)) {
  2546. pin = pci_swizzle_interrupt_pin(dev, pin);
  2547. dev = dev->bus->self;
  2548. }
  2549. *pinp = pin;
  2550. return PCI_SLOT(dev->devfn);
  2551. }
  2552. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2553. /**
  2554. * pci_release_region - Release a PCI bar
  2555. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2556. * @bar: BAR to release
  2557. *
  2558. * Releases the PCI I/O and memory resources previously reserved by a
  2559. * successful call to pci_request_region. Call this function only
  2560. * after all use of the PCI regions has ceased.
  2561. */
  2562. void pci_release_region(struct pci_dev *pdev, int bar)
  2563. {
  2564. struct pci_devres *dr;
  2565. if (pci_resource_len(pdev, bar) == 0)
  2566. return;
  2567. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2568. release_region(pci_resource_start(pdev, bar),
  2569. pci_resource_len(pdev, bar));
  2570. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2571. release_mem_region(pci_resource_start(pdev, bar),
  2572. pci_resource_len(pdev, bar));
  2573. dr = find_pci_dr(pdev);
  2574. if (dr)
  2575. dr->region_mask &= ~(1 << bar);
  2576. }
  2577. EXPORT_SYMBOL(pci_release_region);
  2578. /**
  2579. * __pci_request_region - Reserved PCI I/O and memory resource
  2580. * @pdev: PCI device whose resources are to be reserved
  2581. * @bar: BAR to be reserved
  2582. * @res_name: Name to be associated with resource.
  2583. * @exclusive: whether the region access is exclusive or not
  2584. *
  2585. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2586. * being reserved by owner @res_name. Do not access any
  2587. * address inside the PCI regions unless this call returns
  2588. * successfully.
  2589. *
  2590. * If @exclusive is set, then the region is marked so that userspace
  2591. * is explicitly not allowed to map the resource via /dev/mem or
  2592. * sysfs MMIO access.
  2593. *
  2594. * Returns 0 on success, or %EBUSY on error. A warning
  2595. * message is also printed on failure.
  2596. */
  2597. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2598. const char *res_name, int exclusive)
  2599. {
  2600. struct pci_devres *dr;
  2601. if (pci_resource_len(pdev, bar) == 0)
  2602. return 0;
  2603. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2604. if (!request_region(pci_resource_start(pdev, bar),
  2605. pci_resource_len(pdev, bar), res_name))
  2606. goto err_out;
  2607. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2608. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2609. pci_resource_len(pdev, bar), res_name,
  2610. exclusive))
  2611. goto err_out;
  2612. }
  2613. dr = find_pci_dr(pdev);
  2614. if (dr)
  2615. dr->region_mask |= 1 << bar;
  2616. return 0;
  2617. err_out:
  2618. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  2619. &pdev->resource[bar]);
  2620. return -EBUSY;
  2621. }
  2622. /**
  2623. * pci_request_region - Reserve PCI I/O and memory resource
  2624. * @pdev: PCI device whose resources are to be reserved
  2625. * @bar: BAR to be reserved
  2626. * @res_name: Name to be associated with resource
  2627. *
  2628. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2629. * being reserved by owner @res_name. Do not access any
  2630. * address inside the PCI regions unless this call returns
  2631. * successfully.
  2632. *
  2633. * Returns 0 on success, or %EBUSY on error. A warning
  2634. * message is also printed on failure.
  2635. */
  2636. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2637. {
  2638. return __pci_request_region(pdev, bar, res_name, 0);
  2639. }
  2640. EXPORT_SYMBOL(pci_request_region);
  2641. /**
  2642. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2643. * @pdev: PCI device whose resources are to be reserved
  2644. * @bar: BAR to be reserved
  2645. * @res_name: Name to be associated with resource.
  2646. *
  2647. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2648. * being reserved by owner @res_name. Do not access any
  2649. * address inside the PCI regions unless this call returns
  2650. * successfully.
  2651. *
  2652. * Returns 0 on success, or %EBUSY on error. A warning
  2653. * message is also printed on failure.
  2654. *
  2655. * The key difference that _exclusive makes it that userspace is
  2656. * explicitly not allowed to map the resource via /dev/mem or
  2657. * sysfs.
  2658. */
  2659. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2660. const char *res_name)
  2661. {
  2662. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2663. }
  2664. EXPORT_SYMBOL(pci_request_region_exclusive);
  2665. /**
  2666. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2667. * @pdev: PCI device whose resources were previously reserved
  2668. * @bars: Bitmask of BARs to be released
  2669. *
  2670. * Release selected PCI I/O and memory resources previously reserved.
  2671. * Call this function only after all use of the PCI regions has ceased.
  2672. */
  2673. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2674. {
  2675. int i;
  2676. for (i = 0; i < 6; i++)
  2677. if (bars & (1 << i))
  2678. pci_release_region(pdev, i);
  2679. }
  2680. EXPORT_SYMBOL(pci_release_selected_regions);
  2681. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2682. const char *res_name, int excl)
  2683. {
  2684. int i;
  2685. for (i = 0; i < 6; i++)
  2686. if (bars & (1 << i))
  2687. if (__pci_request_region(pdev, i, res_name, excl))
  2688. goto err_out;
  2689. return 0;
  2690. err_out:
  2691. while (--i >= 0)
  2692. if (bars & (1 << i))
  2693. pci_release_region(pdev, i);
  2694. return -EBUSY;
  2695. }
  2696. /**
  2697. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2698. * @pdev: PCI device whose resources are to be reserved
  2699. * @bars: Bitmask of BARs to be requested
  2700. * @res_name: Name to be associated with resource
  2701. */
  2702. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2703. const char *res_name)
  2704. {
  2705. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2706. }
  2707. EXPORT_SYMBOL(pci_request_selected_regions);
  2708. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2709. const char *res_name)
  2710. {
  2711. return __pci_request_selected_regions(pdev, bars, res_name,
  2712. IORESOURCE_EXCLUSIVE);
  2713. }
  2714. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2715. /**
  2716. * pci_release_regions - Release reserved PCI I/O and memory resources
  2717. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2718. *
  2719. * Releases all PCI I/O and memory resources previously reserved by a
  2720. * successful call to pci_request_regions. Call this function only
  2721. * after all use of the PCI regions has ceased.
  2722. */
  2723. void pci_release_regions(struct pci_dev *pdev)
  2724. {
  2725. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2726. }
  2727. EXPORT_SYMBOL(pci_release_regions);
  2728. /**
  2729. * pci_request_regions - Reserved PCI I/O and memory resources
  2730. * @pdev: PCI device whose resources are to be reserved
  2731. * @res_name: Name to be associated with resource.
  2732. *
  2733. * Mark all PCI regions associated with PCI device @pdev as
  2734. * being reserved by owner @res_name. Do not access any
  2735. * address inside the PCI regions unless this call returns
  2736. * successfully.
  2737. *
  2738. * Returns 0 on success, or %EBUSY on error. A warning
  2739. * message is also printed on failure.
  2740. */
  2741. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2742. {
  2743. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2744. }
  2745. EXPORT_SYMBOL(pci_request_regions);
  2746. /**
  2747. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2748. * @pdev: PCI device whose resources are to be reserved
  2749. * @res_name: Name to be associated with resource.
  2750. *
  2751. * Mark all PCI regions associated with PCI device @pdev as
  2752. * being reserved by owner @res_name. Do not access any
  2753. * address inside the PCI regions unless this call returns
  2754. * successfully.
  2755. *
  2756. * pci_request_regions_exclusive() will mark the region so that
  2757. * /dev/mem and the sysfs MMIO access will not be allowed.
  2758. *
  2759. * Returns 0 on success, or %EBUSY on error. A warning
  2760. * message is also printed on failure.
  2761. */
  2762. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2763. {
  2764. return pci_request_selected_regions_exclusive(pdev,
  2765. ((1 << 6) - 1), res_name);
  2766. }
  2767. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2768. #ifdef PCI_IOBASE
  2769. struct io_range {
  2770. struct list_head list;
  2771. phys_addr_t start;
  2772. resource_size_t size;
  2773. };
  2774. static LIST_HEAD(io_range_list);
  2775. static DEFINE_SPINLOCK(io_range_lock);
  2776. #endif
  2777. /*
  2778. * Record the PCI IO range (expressed as CPU physical address + size).
  2779. * Return a negative value if an error has occured, zero otherwise
  2780. */
  2781. int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
  2782. {
  2783. int err = 0;
  2784. #ifdef PCI_IOBASE
  2785. struct io_range *range;
  2786. resource_size_t allocated_size = 0;
  2787. /* check if the range hasn't been previously recorded */
  2788. spin_lock(&io_range_lock);
  2789. list_for_each_entry(range, &io_range_list, list) {
  2790. if (addr >= range->start && addr + size <= range->start + size) {
  2791. /* range already registered, bail out */
  2792. goto end_register;
  2793. }
  2794. allocated_size += range->size;
  2795. }
  2796. /* range not registed yet, check for available space */
  2797. if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
  2798. /* if it's too big check if 64K space can be reserved */
  2799. if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
  2800. err = -E2BIG;
  2801. goto end_register;
  2802. }
  2803. size = SZ_64K;
  2804. pr_warn("Requested IO range too big, new size set to 64K\n");
  2805. }
  2806. /* add the range to the list */
  2807. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2808. if (!range) {
  2809. err = -ENOMEM;
  2810. goto end_register;
  2811. }
  2812. range->start = addr;
  2813. range->size = size;
  2814. list_add_tail(&range->list, &io_range_list);
  2815. end_register:
  2816. spin_unlock(&io_range_lock);
  2817. #endif
  2818. return err;
  2819. }
  2820. phys_addr_t pci_pio_to_address(unsigned long pio)
  2821. {
  2822. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  2823. #ifdef PCI_IOBASE
  2824. struct io_range *range;
  2825. resource_size_t allocated_size = 0;
  2826. if (pio > IO_SPACE_LIMIT)
  2827. return address;
  2828. spin_lock(&io_range_lock);
  2829. list_for_each_entry(range, &io_range_list, list) {
  2830. if (pio >= allocated_size && pio < allocated_size + range->size) {
  2831. address = range->start + pio - allocated_size;
  2832. break;
  2833. }
  2834. allocated_size += range->size;
  2835. }
  2836. spin_unlock(&io_range_lock);
  2837. #endif
  2838. return address;
  2839. }
  2840. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  2841. {
  2842. #ifdef PCI_IOBASE
  2843. struct io_range *res;
  2844. resource_size_t offset = 0;
  2845. unsigned long addr = -1;
  2846. spin_lock(&io_range_lock);
  2847. list_for_each_entry(res, &io_range_list, list) {
  2848. if (address >= res->start && address < res->start + res->size) {
  2849. addr = address - res->start + offset;
  2850. break;
  2851. }
  2852. offset += res->size;
  2853. }
  2854. spin_unlock(&io_range_lock);
  2855. return addr;
  2856. #else
  2857. if (address > IO_SPACE_LIMIT)
  2858. return (unsigned long)-1;
  2859. return (unsigned long) address;
  2860. #endif
  2861. }
  2862. /**
  2863. * pci_remap_iospace - Remap the memory mapped I/O space
  2864. * @res: Resource describing the I/O space
  2865. * @phys_addr: physical address of range to be mapped
  2866. *
  2867. * Remap the memory mapped I/O space described by the @res
  2868. * and the CPU physical address @phys_addr into virtual address space.
  2869. * Only architectures that have memory mapped IO functions defined
  2870. * (and the PCI_IOBASE value defined) should call this function.
  2871. */
  2872. int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  2873. {
  2874. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2875. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2876. if (!(res->flags & IORESOURCE_IO))
  2877. return -EINVAL;
  2878. if (res->end > IO_SPACE_LIMIT)
  2879. return -EINVAL;
  2880. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  2881. pgprot_device(PAGE_KERNEL));
  2882. #else
  2883. /* this architecture does not have memory mapped I/O space,
  2884. so this function should never be called */
  2885. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  2886. return -ENODEV;
  2887. #endif
  2888. }
  2889. /**
  2890. * pci_unmap_iospace - Unmap the memory mapped I/O space
  2891. * @res: resource to be unmapped
  2892. *
  2893. * Unmap the CPU virtual address @res from virtual address space.
  2894. * Only architectures that have memory mapped IO functions defined
  2895. * (and the PCI_IOBASE value defined) should call this function.
  2896. */
  2897. void pci_unmap_iospace(struct resource *res)
  2898. {
  2899. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2900. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2901. unmap_kernel_range(vaddr, resource_size(res));
  2902. #endif
  2903. }
  2904. static void __pci_set_master(struct pci_dev *dev, bool enable)
  2905. {
  2906. u16 old_cmd, cmd;
  2907. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  2908. if (enable)
  2909. cmd = old_cmd | PCI_COMMAND_MASTER;
  2910. else
  2911. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  2912. if (cmd != old_cmd) {
  2913. dev_dbg(&dev->dev, "%s bus mastering\n",
  2914. enable ? "enabling" : "disabling");
  2915. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2916. }
  2917. dev->is_busmaster = enable;
  2918. }
  2919. /**
  2920. * pcibios_setup - process "pci=" kernel boot arguments
  2921. * @str: string used to pass in "pci=" kernel boot arguments
  2922. *
  2923. * Process kernel boot arguments. This is the default implementation.
  2924. * Architecture specific implementations can override this as necessary.
  2925. */
  2926. char * __weak __init pcibios_setup(char *str)
  2927. {
  2928. return str;
  2929. }
  2930. /**
  2931. * pcibios_set_master - enable PCI bus-mastering for device dev
  2932. * @dev: the PCI device to enable
  2933. *
  2934. * Enables PCI bus-mastering for the device. This is the default
  2935. * implementation. Architecture specific implementations can override
  2936. * this if necessary.
  2937. */
  2938. void __weak pcibios_set_master(struct pci_dev *dev)
  2939. {
  2940. u8 lat;
  2941. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  2942. if (pci_is_pcie(dev))
  2943. return;
  2944. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  2945. if (lat < 16)
  2946. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  2947. else if (lat > pcibios_max_latency)
  2948. lat = pcibios_max_latency;
  2949. else
  2950. return;
  2951. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  2952. }
  2953. /**
  2954. * pci_set_master - enables bus-mastering for device dev
  2955. * @dev: the PCI device to enable
  2956. *
  2957. * Enables bus-mastering on the device and calls pcibios_set_master()
  2958. * to do the needed arch specific settings.
  2959. */
  2960. void pci_set_master(struct pci_dev *dev)
  2961. {
  2962. __pci_set_master(dev, true);
  2963. pcibios_set_master(dev);
  2964. }
  2965. EXPORT_SYMBOL(pci_set_master);
  2966. /**
  2967. * pci_clear_master - disables bus-mastering for device dev
  2968. * @dev: the PCI device to disable
  2969. */
  2970. void pci_clear_master(struct pci_dev *dev)
  2971. {
  2972. __pci_set_master(dev, false);
  2973. }
  2974. EXPORT_SYMBOL(pci_clear_master);
  2975. /**
  2976. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  2977. * @dev: the PCI device for which MWI is to be enabled
  2978. *
  2979. * Helper function for pci_set_mwi.
  2980. * Originally copied from drivers/net/acenic.c.
  2981. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  2982. *
  2983. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2984. */
  2985. int pci_set_cacheline_size(struct pci_dev *dev)
  2986. {
  2987. u8 cacheline_size;
  2988. if (!pci_cache_line_size)
  2989. return -EINVAL;
  2990. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  2991. equal to or multiple of the right value. */
  2992. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  2993. if (cacheline_size >= pci_cache_line_size &&
  2994. (cacheline_size % pci_cache_line_size) == 0)
  2995. return 0;
  2996. /* Write the correct value. */
  2997. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  2998. /* Read it back. */
  2999. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3000. if (cacheline_size == pci_cache_line_size)
  3001. return 0;
  3002. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
  3003. pci_cache_line_size << 2);
  3004. return -EINVAL;
  3005. }
  3006. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3007. /**
  3008. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3009. * @dev: the PCI device for which MWI is enabled
  3010. *
  3011. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3012. *
  3013. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3014. */
  3015. int pci_set_mwi(struct pci_dev *dev)
  3016. {
  3017. #ifdef PCI_DISABLE_MWI
  3018. return 0;
  3019. #else
  3020. int rc;
  3021. u16 cmd;
  3022. rc = pci_set_cacheline_size(dev);
  3023. if (rc)
  3024. return rc;
  3025. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3026. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3027. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  3028. cmd |= PCI_COMMAND_INVALIDATE;
  3029. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3030. }
  3031. return 0;
  3032. #endif
  3033. }
  3034. EXPORT_SYMBOL(pci_set_mwi);
  3035. /**
  3036. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3037. * @dev: the PCI device for which MWI is enabled
  3038. *
  3039. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3040. * Callers are not required to check the return value.
  3041. *
  3042. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3043. */
  3044. int pci_try_set_mwi(struct pci_dev *dev)
  3045. {
  3046. #ifdef PCI_DISABLE_MWI
  3047. return 0;
  3048. #else
  3049. return pci_set_mwi(dev);
  3050. #endif
  3051. }
  3052. EXPORT_SYMBOL(pci_try_set_mwi);
  3053. /**
  3054. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3055. * @dev: the PCI device to disable
  3056. *
  3057. * Disables PCI Memory-Write-Invalidate transaction on the device
  3058. */
  3059. void pci_clear_mwi(struct pci_dev *dev)
  3060. {
  3061. #ifndef PCI_DISABLE_MWI
  3062. u16 cmd;
  3063. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3064. if (cmd & PCI_COMMAND_INVALIDATE) {
  3065. cmd &= ~PCI_COMMAND_INVALIDATE;
  3066. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3067. }
  3068. #endif
  3069. }
  3070. EXPORT_SYMBOL(pci_clear_mwi);
  3071. /**
  3072. * pci_intx - enables/disables PCI INTx for device dev
  3073. * @pdev: the PCI device to operate on
  3074. * @enable: boolean: whether to enable or disable PCI INTx
  3075. *
  3076. * Enables/disables PCI INTx for device dev
  3077. */
  3078. void pci_intx(struct pci_dev *pdev, int enable)
  3079. {
  3080. u16 pci_command, new;
  3081. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3082. if (enable)
  3083. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3084. else
  3085. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3086. if (new != pci_command) {
  3087. struct pci_devres *dr;
  3088. pci_write_config_word(pdev, PCI_COMMAND, new);
  3089. dr = find_pci_dr(pdev);
  3090. if (dr && !dr->restore_intx) {
  3091. dr->restore_intx = 1;
  3092. dr->orig_intx = !enable;
  3093. }
  3094. }
  3095. }
  3096. EXPORT_SYMBOL_GPL(pci_intx);
  3097. /**
  3098. * pci_intx_mask_supported - probe for INTx masking support
  3099. * @dev: the PCI device to operate on
  3100. *
  3101. * Check if the device dev support INTx masking via the config space
  3102. * command word.
  3103. */
  3104. bool pci_intx_mask_supported(struct pci_dev *dev)
  3105. {
  3106. bool mask_supported = false;
  3107. u16 orig, new;
  3108. if (dev->broken_intx_masking)
  3109. return false;
  3110. pci_cfg_access_lock(dev);
  3111. pci_read_config_word(dev, PCI_COMMAND, &orig);
  3112. pci_write_config_word(dev, PCI_COMMAND,
  3113. orig ^ PCI_COMMAND_INTX_DISABLE);
  3114. pci_read_config_word(dev, PCI_COMMAND, &new);
  3115. /*
  3116. * There's no way to protect against hardware bugs or detect them
  3117. * reliably, but as long as we know what the value should be, let's
  3118. * go ahead and check it.
  3119. */
  3120. if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
  3121. dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
  3122. orig, new);
  3123. } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
  3124. mask_supported = true;
  3125. pci_write_config_word(dev, PCI_COMMAND, orig);
  3126. }
  3127. pci_cfg_access_unlock(dev);
  3128. return mask_supported;
  3129. }
  3130. EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
  3131. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3132. {
  3133. struct pci_bus *bus = dev->bus;
  3134. bool mask_updated = true;
  3135. u32 cmd_status_dword;
  3136. u16 origcmd, newcmd;
  3137. unsigned long flags;
  3138. bool irq_pending;
  3139. /*
  3140. * We do a single dword read to retrieve both command and status.
  3141. * Document assumptions that make this possible.
  3142. */
  3143. BUILD_BUG_ON(PCI_COMMAND % 4);
  3144. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3145. raw_spin_lock_irqsave(&pci_lock, flags);
  3146. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3147. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3148. /*
  3149. * Check interrupt status register to see whether our device
  3150. * triggered the interrupt (when masking) or the next IRQ is
  3151. * already pending (when unmasking).
  3152. */
  3153. if (mask != irq_pending) {
  3154. mask_updated = false;
  3155. goto done;
  3156. }
  3157. origcmd = cmd_status_dword;
  3158. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3159. if (mask)
  3160. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3161. if (newcmd != origcmd)
  3162. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3163. done:
  3164. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3165. return mask_updated;
  3166. }
  3167. /**
  3168. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3169. * @dev: the PCI device to operate on
  3170. *
  3171. * Check if the device dev has its INTx line asserted, mask it and
  3172. * return true in that case. False is returned if not interrupt was
  3173. * pending.
  3174. */
  3175. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3176. {
  3177. return pci_check_and_set_intx_mask(dev, true);
  3178. }
  3179. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3180. /**
  3181. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3182. * @dev: the PCI device to operate on
  3183. *
  3184. * Check if the device dev has its INTx line asserted, unmask it if not
  3185. * and return true. False is returned and the mask remains active if
  3186. * there was still an interrupt pending.
  3187. */
  3188. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3189. {
  3190. return pci_check_and_set_intx_mask(dev, false);
  3191. }
  3192. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3193. /**
  3194. * pci_wait_for_pending_transaction - waits for pending transaction
  3195. * @dev: the PCI device to operate on
  3196. *
  3197. * Return 0 if transaction is pending 1 otherwise.
  3198. */
  3199. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3200. {
  3201. if (!pci_is_pcie(dev))
  3202. return 1;
  3203. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3204. PCI_EXP_DEVSTA_TRPND);
  3205. }
  3206. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3207. /*
  3208. * We should only need to wait 100ms after FLR, but some devices take longer.
  3209. * Wait for up to 1000ms for config space to return something other than -1.
  3210. * Intel IGD requires this when an LCD panel is attached. We read the 2nd
  3211. * dword because VFs don't implement the 1st dword.
  3212. */
  3213. static void pci_flr_wait(struct pci_dev *dev)
  3214. {
  3215. int i = 0;
  3216. u32 id;
  3217. do {
  3218. msleep(100);
  3219. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3220. } while (i++ < 10 && id == ~0);
  3221. if (id == ~0)
  3222. dev_warn(&dev->dev, "Failed to return from FLR\n");
  3223. else if (i > 1)
  3224. dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
  3225. (i - 1) * 100);
  3226. }
  3227. static int pcie_flr(struct pci_dev *dev, int probe)
  3228. {
  3229. u32 cap;
  3230. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3231. if (!(cap & PCI_EXP_DEVCAP_FLR))
  3232. return -ENOTTY;
  3233. if (probe)
  3234. return 0;
  3235. if (!pci_wait_for_pending_transaction(dev))
  3236. dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3237. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3238. pci_flr_wait(dev);
  3239. return 0;
  3240. }
  3241. static int pci_af_flr(struct pci_dev *dev, int probe)
  3242. {
  3243. int pos;
  3244. u8 cap;
  3245. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3246. if (!pos)
  3247. return -ENOTTY;
  3248. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3249. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3250. return -ENOTTY;
  3251. if (probe)
  3252. return 0;
  3253. /*
  3254. * Wait for Transaction Pending bit to clear. A word-aligned test
  3255. * is used, so we use the conrol offset rather than status and shift
  3256. * the test bit to match.
  3257. */
  3258. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3259. PCI_AF_STATUS_TP << 8))
  3260. dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3261. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3262. pci_flr_wait(dev);
  3263. return 0;
  3264. }
  3265. /**
  3266. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3267. * @dev: Device to reset.
  3268. * @probe: If set, only check if the device can be reset this way.
  3269. *
  3270. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3271. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3272. * PCI_D0. If that's the case and the device is not in a low-power state
  3273. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3274. *
  3275. * NOTE: This causes the caller to sleep for twice the device power transition
  3276. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3277. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3278. * Moreover, only devices in D0 can be reset by this function.
  3279. */
  3280. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3281. {
  3282. u16 csr;
  3283. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3284. return -ENOTTY;
  3285. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3286. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3287. return -ENOTTY;
  3288. if (probe)
  3289. return 0;
  3290. if (dev->current_state != PCI_D0)
  3291. return -EINVAL;
  3292. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3293. csr |= PCI_D3hot;
  3294. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3295. pci_dev_d3_sleep(dev);
  3296. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3297. csr |= PCI_D0;
  3298. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3299. pci_dev_d3_sleep(dev);
  3300. return 0;
  3301. }
  3302. void pci_reset_secondary_bus(struct pci_dev *dev)
  3303. {
  3304. u16 ctrl;
  3305. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3306. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3307. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3308. /*
  3309. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3310. * this to 2ms to ensure that we meet the minimum requirement.
  3311. */
  3312. msleep(2);
  3313. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3314. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3315. /*
  3316. * Trhfa for conventional PCI is 2^25 clock cycles.
  3317. * Assuming a minimum 33MHz clock this results in a 1s
  3318. * delay before we can consider subordinate devices to
  3319. * be re-initialized. PCIe has some ways to shorten this,
  3320. * but we don't make use of them yet.
  3321. */
  3322. ssleep(1);
  3323. }
  3324. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3325. {
  3326. pci_reset_secondary_bus(dev);
  3327. }
  3328. /**
  3329. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3330. * @dev: Bridge device
  3331. *
  3332. * Use the bridge control register to assert reset on the secondary bus.
  3333. * Devices on the secondary bus are left in power-on state.
  3334. */
  3335. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3336. {
  3337. pcibios_reset_secondary_bus(dev);
  3338. }
  3339. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3340. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3341. {
  3342. struct pci_dev *pdev;
  3343. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3344. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3345. return -ENOTTY;
  3346. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3347. if (pdev != dev)
  3348. return -ENOTTY;
  3349. if (probe)
  3350. return 0;
  3351. pci_reset_bridge_secondary_bus(dev->bus->self);
  3352. return 0;
  3353. }
  3354. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3355. {
  3356. int rc = -ENOTTY;
  3357. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3358. return rc;
  3359. if (hotplug->ops->reset_slot)
  3360. rc = hotplug->ops->reset_slot(hotplug, probe);
  3361. module_put(hotplug->ops->owner);
  3362. return rc;
  3363. }
  3364. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3365. {
  3366. struct pci_dev *pdev;
  3367. if (dev->subordinate || !dev->slot ||
  3368. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3369. return -ENOTTY;
  3370. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3371. if (pdev != dev && pdev->slot == dev->slot)
  3372. return -ENOTTY;
  3373. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3374. }
  3375. static int __pci_dev_reset(struct pci_dev *dev, int probe)
  3376. {
  3377. int rc;
  3378. might_sleep();
  3379. rc = pci_dev_specific_reset(dev, probe);
  3380. if (rc != -ENOTTY)
  3381. goto done;
  3382. rc = pcie_flr(dev, probe);
  3383. if (rc != -ENOTTY)
  3384. goto done;
  3385. rc = pci_af_flr(dev, probe);
  3386. if (rc != -ENOTTY)
  3387. goto done;
  3388. rc = pci_pm_reset(dev, probe);
  3389. if (rc != -ENOTTY)
  3390. goto done;
  3391. rc = pci_dev_reset_slot_function(dev, probe);
  3392. if (rc != -ENOTTY)
  3393. goto done;
  3394. rc = pci_parent_bus_reset(dev, probe);
  3395. done:
  3396. return rc;
  3397. }
  3398. static void pci_dev_lock(struct pci_dev *dev)
  3399. {
  3400. pci_cfg_access_lock(dev);
  3401. /* block PM suspend, driver probe, etc. */
  3402. device_lock(&dev->dev);
  3403. }
  3404. /* Return 1 on successful lock, 0 on contention */
  3405. static int pci_dev_trylock(struct pci_dev *dev)
  3406. {
  3407. if (pci_cfg_access_trylock(dev)) {
  3408. if (device_trylock(&dev->dev))
  3409. return 1;
  3410. pci_cfg_access_unlock(dev);
  3411. }
  3412. return 0;
  3413. }
  3414. static void pci_dev_unlock(struct pci_dev *dev)
  3415. {
  3416. device_unlock(&dev->dev);
  3417. pci_cfg_access_unlock(dev);
  3418. }
  3419. /**
  3420. * pci_reset_notify - notify device driver of reset
  3421. * @dev: device to be notified of reset
  3422. * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
  3423. * completed
  3424. *
  3425. * Must be called prior to device access being disabled and after device
  3426. * access is restored.
  3427. */
  3428. static void pci_reset_notify(struct pci_dev *dev, bool prepare)
  3429. {
  3430. const struct pci_error_handlers *err_handler =
  3431. dev->driver ? dev->driver->err_handler : NULL;
  3432. if (err_handler && err_handler->reset_notify)
  3433. err_handler->reset_notify(dev, prepare);
  3434. }
  3435. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3436. {
  3437. pci_reset_notify(dev, true);
  3438. /*
  3439. * Wake-up device prior to save. PM registers default to D0 after
  3440. * reset and a simple register restore doesn't reliably return
  3441. * to a non-D0 state anyway.
  3442. */
  3443. pci_set_power_state(dev, PCI_D0);
  3444. pci_save_state(dev);
  3445. /*
  3446. * Disable the device by clearing the Command register, except for
  3447. * INTx-disable which is set. This not only disables MMIO and I/O port
  3448. * BARs, but also prevents the device from being Bus Master, preventing
  3449. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3450. * compliant devices, INTx-disable prevents legacy interrupts.
  3451. */
  3452. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3453. }
  3454. static void pci_dev_restore(struct pci_dev *dev)
  3455. {
  3456. pci_restore_state(dev);
  3457. pci_reset_notify(dev, false);
  3458. }
  3459. static int pci_dev_reset(struct pci_dev *dev, int probe)
  3460. {
  3461. int rc;
  3462. if (!probe)
  3463. pci_dev_lock(dev);
  3464. rc = __pci_dev_reset(dev, probe);
  3465. if (!probe)
  3466. pci_dev_unlock(dev);
  3467. return rc;
  3468. }
  3469. /**
  3470. * __pci_reset_function - reset a PCI device function
  3471. * @dev: PCI device to reset
  3472. *
  3473. * Some devices allow an individual function to be reset without affecting
  3474. * other functions in the same device. The PCI device must be responsive
  3475. * to PCI config space in order to use this function.
  3476. *
  3477. * The device function is presumed to be unused when this function is called.
  3478. * Resetting the device will make the contents of PCI configuration space
  3479. * random, so any caller of this must be prepared to reinitialise the
  3480. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3481. * etc.
  3482. *
  3483. * Returns 0 if the device function was successfully reset or negative if the
  3484. * device doesn't support resetting a single function.
  3485. */
  3486. int __pci_reset_function(struct pci_dev *dev)
  3487. {
  3488. return pci_dev_reset(dev, 0);
  3489. }
  3490. EXPORT_SYMBOL_GPL(__pci_reset_function);
  3491. /**
  3492. * __pci_reset_function_locked - reset a PCI device function while holding
  3493. * the @dev mutex lock.
  3494. * @dev: PCI device to reset
  3495. *
  3496. * Some devices allow an individual function to be reset without affecting
  3497. * other functions in the same device. The PCI device must be responsive
  3498. * to PCI config space in order to use this function.
  3499. *
  3500. * The device function is presumed to be unused and the caller is holding
  3501. * the device mutex lock when this function is called.
  3502. * Resetting the device will make the contents of PCI configuration space
  3503. * random, so any caller of this must be prepared to reinitialise the
  3504. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3505. * etc.
  3506. *
  3507. * Returns 0 if the device function was successfully reset or negative if the
  3508. * device doesn't support resetting a single function.
  3509. */
  3510. int __pci_reset_function_locked(struct pci_dev *dev)
  3511. {
  3512. return __pci_dev_reset(dev, 0);
  3513. }
  3514. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3515. /**
  3516. * pci_probe_reset_function - check whether the device can be safely reset
  3517. * @dev: PCI device to reset
  3518. *
  3519. * Some devices allow an individual function to be reset without affecting
  3520. * other functions in the same device. The PCI device must be responsive
  3521. * to PCI config space in order to use this function.
  3522. *
  3523. * Returns 0 if the device function can be reset or negative if the
  3524. * device doesn't support resetting a single function.
  3525. */
  3526. int pci_probe_reset_function(struct pci_dev *dev)
  3527. {
  3528. return pci_dev_reset(dev, 1);
  3529. }
  3530. /**
  3531. * pci_reset_function - quiesce and reset a PCI device function
  3532. * @dev: PCI device to reset
  3533. *
  3534. * Some devices allow an individual function to be reset without affecting
  3535. * other functions in the same device. The PCI device must be responsive
  3536. * to PCI config space in order to use this function.
  3537. *
  3538. * This function does not just reset the PCI portion of a device, but
  3539. * clears all the state associated with the device. This function differs
  3540. * from __pci_reset_function in that it saves and restores device state
  3541. * over the reset.
  3542. *
  3543. * Returns 0 if the device function was successfully reset or negative if the
  3544. * device doesn't support resetting a single function.
  3545. */
  3546. int pci_reset_function(struct pci_dev *dev)
  3547. {
  3548. int rc;
  3549. rc = pci_dev_reset(dev, 1);
  3550. if (rc)
  3551. return rc;
  3552. pci_dev_save_and_disable(dev);
  3553. rc = pci_dev_reset(dev, 0);
  3554. pci_dev_restore(dev);
  3555. return rc;
  3556. }
  3557. EXPORT_SYMBOL_GPL(pci_reset_function);
  3558. /**
  3559. * pci_try_reset_function - quiesce and reset a PCI device function
  3560. * @dev: PCI device to reset
  3561. *
  3562. * Same as above, except return -EAGAIN if unable to lock device.
  3563. */
  3564. int pci_try_reset_function(struct pci_dev *dev)
  3565. {
  3566. int rc;
  3567. rc = pci_dev_reset(dev, 1);
  3568. if (rc)
  3569. return rc;
  3570. pci_dev_save_and_disable(dev);
  3571. if (pci_dev_trylock(dev)) {
  3572. rc = __pci_dev_reset(dev, 0);
  3573. pci_dev_unlock(dev);
  3574. } else
  3575. rc = -EAGAIN;
  3576. pci_dev_restore(dev);
  3577. return rc;
  3578. }
  3579. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3580. /* Do any devices on or below this bus prevent a bus reset? */
  3581. static bool pci_bus_resetable(struct pci_bus *bus)
  3582. {
  3583. struct pci_dev *dev;
  3584. list_for_each_entry(dev, &bus->devices, bus_list) {
  3585. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3586. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3587. return false;
  3588. }
  3589. return true;
  3590. }
  3591. /* Lock devices from the top of the tree down */
  3592. static void pci_bus_lock(struct pci_bus *bus)
  3593. {
  3594. struct pci_dev *dev;
  3595. list_for_each_entry(dev, &bus->devices, bus_list) {
  3596. pci_dev_lock(dev);
  3597. if (dev->subordinate)
  3598. pci_bus_lock(dev->subordinate);
  3599. }
  3600. }
  3601. /* Unlock devices from the bottom of the tree up */
  3602. static void pci_bus_unlock(struct pci_bus *bus)
  3603. {
  3604. struct pci_dev *dev;
  3605. list_for_each_entry(dev, &bus->devices, bus_list) {
  3606. if (dev->subordinate)
  3607. pci_bus_unlock(dev->subordinate);
  3608. pci_dev_unlock(dev);
  3609. }
  3610. }
  3611. /* Return 1 on successful lock, 0 on contention */
  3612. static int pci_bus_trylock(struct pci_bus *bus)
  3613. {
  3614. struct pci_dev *dev;
  3615. list_for_each_entry(dev, &bus->devices, bus_list) {
  3616. if (!pci_dev_trylock(dev))
  3617. goto unlock;
  3618. if (dev->subordinate) {
  3619. if (!pci_bus_trylock(dev->subordinate)) {
  3620. pci_dev_unlock(dev);
  3621. goto unlock;
  3622. }
  3623. }
  3624. }
  3625. return 1;
  3626. unlock:
  3627. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3628. if (dev->subordinate)
  3629. pci_bus_unlock(dev->subordinate);
  3630. pci_dev_unlock(dev);
  3631. }
  3632. return 0;
  3633. }
  3634. /* Do any devices on or below this slot prevent a bus reset? */
  3635. static bool pci_slot_resetable(struct pci_slot *slot)
  3636. {
  3637. struct pci_dev *dev;
  3638. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3639. if (!dev->slot || dev->slot != slot)
  3640. continue;
  3641. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3642. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3643. return false;
  3644. }
  3645. return true;
  3646. }
  3647. /* Lock devices from the top of the tree down */
  3648. static void pci_slot_lock(struct pci_slot *slot)
  3649. {
  3650. struct pci_dev *dev;
  3651. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3652. if (!dev->slot || dev->slot != slot)
  3653. continue;
  3654. pci_dev_lock(dev);
  3655. if (dev->subordinate)
  3656. pci_bus_lock(dev->subordinate);
  3657. }
  3658. }
  3659. /* Unlock devices from the bottom of the tree up */
  3660. static void pci_slot_unlock(struct pci_slot *slot)
  3661. {
  3662. struct pci_dev *dev;
  3663. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3664. if (!dev->slot || dev->slot != slot)
  3665. continue;
  3666. if (dev->subordinate)
  3667. pci_bus_unlock(dev->subordinate);
  3668. pci_dev_unlock(dev);
  3669. }
  3670. }
  3671. /* Return 1 on successful lock, 0 on contention */
  3672. static int pci_slot_trylock(struct pci_slot *slot)
  3673. {
  3674. struct pci_dev *dev;
  3675. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3676. if (!dev->slot || dev->slot != slot)
  3677. continue;
  3678. if (!pci_dev_trylock(dev))
  3679. goto unlock;
  3680. if (dev->subordinate) {
  3681. if (!pci_bus_trylock(dev->subordinate)) {
  3682. pci_dev_unlock(dev);
  3683. goto unlock;
  3684. }
  3685. }
  3686. }
  3687. return 1;
  3688. unlock:
  3689. list_for_each_entry_continue_reverse(dev,
  3690. &slot->bus->devices, bus_list) {
  3691. if (!dev->slot || dev->slot != slot)
  3692. continue;
  3693. if (dev->subordinate)
  3694. pci_bus_unlock(dev->subordinate);
  3695. pci_dev_unlock(dev);
  3696. }
  3697. return 0;
  3698. }
  3699. /* Save and disable devices from the top of the tree down */
  3700. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3701. {
  3702. struct pci_dev *dev;
  3703. list_for_each_entry(dev, &bus->devices, bus_list) {
  3704. pci_dev_save_and_disable(dev);
  3705. if (dev->subordinate)
  3706. pci_bus_save_and_disable(dev->subordinate);
  3707. }
  3708. }
  3709. /*
  3710. * Restore devices from top of the tree down - parent bridges need to be
  3711. * restored before we can get to subordinate devices.
  3712. */
  3713. static void pci_bus_restore(struct pci_bus *bus)
  3714. {
  3715. struct pci_dev *dev;
  3716. list_for_each_entry(dev, &bus->devices, bus_list) {
  3717. pci_dev_restore(dev);
  3718. if (dev->subordinate)
  3719. pci_bus_restore(dev->subordinate);
  3720. }
  3721. }
  3722. /* Save and disable devices from the top of the tree down */
  3723. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3724. {
  3725. struct pci_dev *dev;
  3726. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3727. if (!dev->slot || dev->slot != slot)
  3728. continue;
  3729. pci_dev_save_and_disable(dev);
  3730. if (dev->subordinate)
  3731. pci_bus_save_and_disable(dev->subordinate);
  3732. }
  3733. }
  3734. /*
  3735. * Restore devices from top of the tree down - parent bridges need to be
  3736. * restored before we can get to subordinate devices.
  3737. */
  3738. static void pci_slot_restore(struct pci_slot *slot)
  3739. {
  3740. struct pci_dev *dev;
  3741. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3742. if (!dev->slot || dev->slot != slot)
  3743. continue;
  3744. pci_dev_restore(dev);
  3745. if (dev->subordinate)
  3746. pci_bus_restore(dev->subordinate);
  3747. }
  3748. }
  3749. static int pci_slot_reset(struct pci_slot *slot, int probe)
  3750. {
  3751. int rc;
  3752. if (!slot || !pci_slot_resetable(slot))
  3753. return -ENOTTY;
  3754. if (!probe)
  3755. pci_slot_lock(slot);
  3756. might_sleep();
  3757. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  3758. if (!probe)
  3759. pci_slot_unlock(slot);
  3760. return rc;
  3761. }
  3762. /**
  3763. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  3764. * @slot: PCI slot to probe
  3765. *
  3766. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  3767. */
  3768. int pci_probe_reset_slot(struct pci_slot *slot)
  3769. {
  3770. return pci_slot_reset(slot, 1);
  3771. }
  3772. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  3773. /**
  3774. * pci_reset_slot - reset a PCI slot
  3775. * @slot: PCI slot to reset
  3776. *
  3777. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  3778. * independent of other slots. For instance, some slots may support slot power
  3779. * control. In the case of a 1:1 bus to slot architecture, this function may
  3780. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  3781. * Generally a slot reset should be attempted before a bus reset. All of the
  3782. * function of the slot and any subordinate buses behind the slot are reset
  3783. * through this function. PCI config space of all devices in the slot and
  3784. * behind the slot is saved before and restored after reset.
  3785. *
  3786. * Return 0 on success, non-zero on error.
  3787. */
  3788. int pci_reset_slot(struct pci_slot *slot)
  3789. {
  3790. int rc;
  3791. rc = pci_slot_reset(slot, 1);
  3792. if (rc)
  3793. return rc;
  3794. pci_slot_save_and_disable(slot);
  3795. rc = pci_slot_reset(slot, 0);
  3796. pci_slot_restore(slot);
  3797. return rc;
  3798. }
  3799. EXPORT_SYMBOL_GPL(pci_reset_slot);
  3800. /**
  3801. * pci_try_reset_slot - Try to reset a PCI slot
  3802. * @slot: PCI slot to reset
  3803. *
  3804. * Same as above except return -EAGAIN if the slot cannot be locked
  3805. */
  3806. int pci_try_reset_slot(struct pci_slot *slot)
  3807. {
  3808. int rc;
  3809. rc = pci_slot_reset(slot, 1);
  3810. if (rc)
  3811. return rc;
  3812. pci_slot_save_and_disable(slot);
  3813. if (pci_slot_trylock(slot)) {
  3814. might_sleep();
  3815. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  3816. pci_slot_unlock(slot);
  3817. } else
  3818. rc = -EAGAIN;
  3819. pci_slot_restore(slot);
  3820. return rc;
  3821. }
  3822. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  3823. static int pci_bus_reset(struct pci_bus *bus, int probe)
  3824. {
  3825. if (!bus->self || !pci_bus_resetable(bus))
  3826. return -ENOTTY;
  3827. if (probe)
  3828. return 0;
  3829. pci_bus_lock(bus);
  3830. might_sleep();
  3831. pci_reset_bridge_secondary_bus(bus->self);
  3832. pci_bus_unlock(bus);
  3833. return 0;
  3834. }
  3835. /**
  3836. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  3837. * @bus: PCI bus to probe
  3838. *
  3839. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  3840. */
  3841. int pci_probe_reset_bus(struct pci_bus *bus)
  3842. {
  3843. return pci_bus_reset(bus, 1);
  3844. }
  3845. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  3846. /**
  3847. * pci_reset_bus - reset a PCI bus
  3848. * @bus: top level PCI bus to reset
  3849. *
  3850. * Do a bus reset on the given bus and any subordinate buses, saving
  3851. * and restoring state of all devices.
  3852. *
  3853. * Return 0 on success, non-zero on error.
  3854. */
  3855. int pci_reset_bus(struct pci_bus *bus)
  3856. {
  3857. int rc;
  3858. rc = pci_bus_reset(bus, 1);
  3859. if (rc)
  3860. return rc;
  3861. pci_bus_save_and_disable(bus);
  3862. rc = pci_bus_reset(bus, 0);
  3863. pci_bus_restore(bus);
  3864. return rc;
  3865. }
  3866. EXPORT_SYMBOL_GPL(pci_reset_bus);
  3867. /**
  3868. * pci_try_reset_bus - Try to reset a PCI bus
  3869. * @bus: top level PCI bus to reset
  3870. *
  3871. * Same as above except return -EAGAIN if the bus cannot be locked
  3872. */
  3873. int pci_try_reset_bus(struct pci_bus *bus)
  3874. {
  3875. int rc;
  3876. rc = pci_bus_reset(bus, 1);
  3877. if (rc)
  3878. return rc;
  3879. pci_bus_save_and_disable(bus);
  3880. if (pci_bus_trylock(bus)) {
  3881. might_sleep();
  3882. pci_reset_bridge_secondary_bus(bus->self);
  3883. pci_bus_unlock(bus);
  3884. } else
  3885. rc = -EAGAIN;
  3886. pci_bus_restore(bus);
  3887. return rc;
  3888. }
  3889. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  3890. /**
  3891. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  3892. * @dev: PCI device to query
  3893. *
  3894. * Returns mmrbc: maximum designed memory read count in bytes
  3895. * or appropriate error value.
  3896. */
  3897. int pcix_get_max_mmrbc(struct pci_dev *dev)
  3898. {
  3899. int cap;
  3900. u32 stat;
  3901. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3902. if (!cap)
  3903. return -EINVAL;
  3904. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  3905. return -EINVAL;
  3906. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  3907. }
  3908. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  3909. /**
  3910. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  3911. * @dev: PCI device to query
  3912. *
  3913. * Returns mmrbc: maximum memory read count in bytes
  3914. * or appropriate error value.
  3915. */
  3916. int pcix_get_mmrbc(struct pci_dev *dev)
  3917. {
  3918. int cap;
  3919. u16 cmd;
  3920. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3921. if (!cap)
  3922. return -EINVAL;
  3923. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  3924. return -EINVAL;
  3925. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  3926. }
  3927. EXPORT_SYMBOL(pcix_get_mmrbc);
  3928. /**
  3929. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  3930. * @dev: PCI device to query
  3931. * @mmrbc: maximum memory read count in bytes
  3932. * valid values are 512, 1024, 2048, 4096
  3933. *
  3934. * If possible sets maximum memory read byte count, some bridges have erratas
  3935. * that prevent this.
  3936. */
  3937. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  3938. {
  3939. int cap;
  3940. u32 stat, v, o;
  3941. u16 cmd;
  3942. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  3943. return -EINVAL;
  3944. v = ffs(mmrbc) - 10;
  3945. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3946. if (!cap)
  3947. return -EINVAL;
  3948. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  3949. return -EINVAL;
  3950. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  3951. return -E2BIG;
  3952. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  3953. return -EINVAL;
  3954. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  3955. if (o != v) {
  3956. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  3957. return -EIO;
  3958. cmd &= ~PCI_X_CMD_MAX_READ;
  3959. cmd |= v << 2;
  3960. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  3961. return -EIO;
  3962. }
  3963. return 0;
  3964. }
  3965. EXPORT_SYMBOL(pcix_set_mmrbc);
  3966. /**
  3967. * pcie_get_readrq - get PCI Express read request size
  3968. * @dev: PCI device to query
  3969. *
  3970. * Returns maximum memory read request in bytes
  3971. * or appropriate error value.
  3972. */
  3973. int pcie_get_readrq(struct pci_dev *dev)
  3974. {
  3975. u16 ctl;
  3976. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  3977. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  3978. }
  3979. EXPORT_SYMBOL(pcie_get_readrq);
  3980. /**
  3981. * pcie_set_readrq - set PCI Express maximum memory read request
  3982. * @dev: PCI device to query
  3983. * @rq: maximum memory read count in bytes
  3984. * valid values are 128, 256, 512, 1024, 2048, 4096
  3985. *
  3986. * If possible sets maximum memory read request in bytes
  3987. */
  3988. int pcie_set_readrq(struct pci_dev *dev, int rq)
  3989. {
  3990. u16 v;
  3991. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  3992. return -EINVAL;
  3993. /*
  3994. * If using the "performance" PCIe config, we clamp the
  3995. * read rq size to the max packet size to prevent the
  3996. * host bridge generating requests larger than we can
  3997. * cope with
  3998. */
  3999. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4000. int mps = pcie_get_mps(dev);
  4001. if (mps < rq)
  4002. rq = mps;
  4003. }
  4004. v = (ffs(rq) - 8) << 12;
  4005. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4006. PCI_EXP_DEVCTL_READRQ, v);
  4007. }
  4008. EXPORT_SYMBOL(pcie_set_readrq);
  4009. /**
  4010. * pcie_get_mps - get PCI Express maximum payload size
  4011. * @dev: PCI device to query
  4012. *
  4013. * Returns maximum payload size in bytes
  4014. */
  4015. int pcie_get_mps(struct pci_dev *dev)
  4016. {
  4017. u16 ctl;
  4018. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4019. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4020. }
  4021. EXPORT_SYMBOL(pcie_get_mps);
  4022. /**
  4023. * pcie_set_mps - set PCI Express maximum payload size
  4024. * @dev: PCI device to query
  4025. * @mps: maximum payload size in bytes
  4026. * valid values are 128, 256, 512, 1024, 2048, 4096
  4027. *
  4028. * If possible sets maximum payload size
  4029. */
  4030. int pcie_set_mps(struct pci_dev *dev, int mps)
  4031. {
  4032. u16 v;
  4033. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4034. return -EINVAL;
  4035. v = ffs(mps) - 8;
  4036. if (v > dev->pcie_mpss)
  4037. return -EINVAL;
  4038. v <<= 5;
  4039. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4040. PCI_EXP_DEVCTL_PAYLOAD, v);
  4041. }
  4042. EXPORT_SYMBOL(pcie_set_mps);
  4043. /**
  4044. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  4045. * @dev: PCI device to query
  4046. * @speed: storage for minimum speed
  4047. * @width: storage for minimum width
  4048. *
  4049. * This function will walk up the PCI device chain and determine the minimum
  4050. * link width and speed of the device.
  4051. */
  4052. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  4053. enum pcie_link_width *width)
  4054. {
  4055. int ret;
  4056. *speed = PCI_SPEED_UNKNOWN;
  4057. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4058. while (dev) {
  4059. u16 lnksta;
  4060. enum pci_bus_speed next_speed;
  4061. enum pcie_link_width next_width;
  4062. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4063. if (ret)
  4064. return ret;
  4065. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4066. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4067. PCI_EXP_LNKSTA_NLW_SHIFT;
  4068. if (next_speed < *speed)
  4069. *speed = next_speed;
  4070. if (next_width < *width)
  4071. *width = next_width;
  4072. dev = dev->bus->self;
  4073. }
  4074. return 0;
  4075. }
  4076. EXPORT_SYMBOL(pcie_get_minimum_link);
  4077. /**
  4078. * pci_select_bars - Make BAR mask from the type of resource
  4079. * @dev: the PCI device for which BAR mask is made
  4080. * @flags: resource type mask to be selected
  4081. *
  4082. * This helper routine makes bar mask from the type of resource.
  4083. */
  4084. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4085. {
  4086. int i, bars = 0;
  4087. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4088. if (pci_resource_flags(dev, i) & flags)
  4089. bars |= (1 << i);
  4090. return bars;
  4091. }
  4092. EXPORT_SYMBOL(pci_select_bars);
  4093. /* Some architectures require additional programming to enable VGA */
  4094. static arch_set_vga_state_t arch_set_vga_state;
  4095. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4096. {
  4097. arch_set_vga_state = func; /* NULL disables */
  4098. }
  4099. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4100. unsigned int command_bits, u32 flags)
  4101. {
  4102. if (arch_set_vga_state)
  4103. return arch_set_vga_state(dev, decode, command_bits,
  4104. flags);
  4105. return 0;
  4106. }
  4107. /**
  4108. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4109. * @dev: the PCI device
  4110. * @decode: true = enable decoding, false = disable decoding
  4111. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4112. * @flags: traverse ancestors and change bridges
  4113. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4114. */
  4115. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4116. unsigned int command_bits, u32 flags)
  4117. {
  4118. struct pci_bus *bus;
  4119. struct pci_dev *bridge;
  4120. u16 cmd;
  4121. int rc;
  4122. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4123. /* ARCH specific VGA enables */
  4124. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4125. if (rc)
  4126. return rc;
  4127. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4128. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4129. if (decode == true)
  4130. cmd |= command_bits;
  4131. else
  4132. cmd &= ~command_bits;
  4133. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4134. }
  4135. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4136. return 0;
  4137. bus = dev->bus;
  4138. while (bus) {
  4139. bridge = bus->self;
  4140. if (bridge) {
  4141. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4142. &cmd);
  4143. if (decode == true)
  4144. cmd |= PCI_BRIDGE_CTL_VGA;
  4145. else
  4146. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4147. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4148. cmd);
  4149. }
  4150. bus = bus->parent;
  4151. }
  4152. return 0;
  4153. }
  4154. /**
  4155. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4156. * @dev: the PCI device for which alias is added
  4157. * @devfn: alias slot and function
  4158. *
  4159. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4160. * It should be called early, preferably as PCI fixup header quirk.
  4161. */
  4162. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4163. {
  4164. if (!dev->dma_alias_mask)
  4165. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4166. sizeof(long), GFP_KERNEL);
  4167. if (!dev->dma_alias_mask) {
  4168. dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
  4169. return;
  4170. }
  4171. set_bit(devfn, dev->dma_alias_mask);
  4172. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  4173. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4174. }
  4175. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4176. {
  4177. return (dev1->dma_alias_mask &&
  4178. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4179. (dev2->dma_alias_mask &&
  4180. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4181. }
  4182. bool pci_device_is_present(struct pci_dev *pdev)
  4183. {
  4184. u32 v;
  4185. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4186. }
  4187. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4188. void pci_ignore_hotplug(struct pci_dev *dev)
  4189. {
  4190. struct pci_dev *bridge = dev->bus->self;
  4191. dev->ignore_hotplug = 1;
  4192. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4193. if (bridge)
  4194. bridge->ignore_hotplug = 1;
  4195. }
  4196. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4197. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4198. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4199. static DEFINE_SPINLOCK(resource_alignment_lock);
  4200. /**
  4201. * pci_specified_resource_alignment - get resource alignment specified by user.
  4202. * @dev: the PCI device to get
  4203. *
  4204. * RETURNS: Resource alignment if it is specified.
  4205. * Zero if it is not specified.
  4206. */
  4207. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
  4208. {
  4209. int seg, bus, slot, func, align_order, count;
  4210. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4211. resource_size_t align = 0;
  4212. char *p;
  4213. spin_lock(&resource_alignment_lock);
  4214. p = resource_alignment_param;
  4215. if (!*p)
  4216. goto out;
  4217. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4218. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4219. goto out;
  4220. }
  4221. while (*p) {
  4222. count = 0;
  4223. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4224. p[count] == '@') {
  4225. p += count + 1;
  4226. } else {
  4227. align_order = -1;
  4228. }
  4229. if (strncmp(p, "pci:", 4) == 0) {
  4230. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4231. p += 4;
  4232. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4233. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4234. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4235. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4236. p);
  4237. break;
  4238. }
  4239. subsystem_vendor = subsystem_device = 0;
  4240. }
  4241. p += count;
  4242. if ((!vendor || (vendor == dev->vendor)) &&
  4243. (!device || (device == dev->device)) &&
  4244. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4245. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4246. if (align_order == -1)
  4247. align = PAGE_SIZE;
  4248. else
  4249. align = 1 << align_order;
  4250. /* Found */
  4251. break;
  4252. }
  4253. }
  4254. else {
  4255. if (sscanf(p, "%x:%x:%x.%x%n",
  4256. &seg, &bus, &slot, &func, &count) != 4) {
  4257. seg = 0;
  4258. if (sscanf(p, "%x:%x.%x%n",
  4259. &bus, &slot, &func, &count) != 3) {
  4260. /* Invalid format */
  4261. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4262. p);
  4263. break;
  4264. }
  4265. }
  4266. p += count;
  4267. if (seg == pci_domain_nr(dev->bus) &&
  4268. bus == dev->bus->number &&
  4269. slot == PCI_SLOT(dev->devfn) &&
  4270. func == PCI_FUNC(dev->devfn)) {
  4271. if (align_order == -1)
  4272. align = PAGE_SIZE;
  4273. else
  4274. align = 1 << align_order;
  4275. /* Found */
  4276. break;
  4277. }
  4278. }
  4279. if (*p != ';' && *p != ',') {
  4280. /* End of param or invalid format */
  4281. break;
  4282. }
  4283. p++;
  4284. }
  4285. out:
  4286. spin_unlock(&resource_alignment_lock);
  4287. return align;
  4288. }
  4289. /*
  4290. * This function disables memory decoding and releases memory resources
  4291. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4292. * It also rounds up size to specified alignment.
  4293. * Later on, the kernel will assign page-aligned memory resource back
  4294. * to the device.
  4295. */
  4296. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4297. {
  4298. int i;
  4299. struct resource *r;
  4300. resource_size_t align, size;
  4301. u16 command;
  4302. /*
  4303. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4304. * 3.4.1.11. Their resources are allocated from the space
  4305. * described by the VF BARx register in the PF's SR-IOV capability.
  4306. * We can't influence their alignment here.
  4307. */
  4308. if (dev->is_virtfn)
  4309. return;
  4310. /* check if specified PCI is target device to reassign */
  4311. align = pci_specified_resource_alignment(dev);
  4312. if (!align)
  4313. return;
  4314. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4315. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4316. dev_warn(&dev->dev,
  4317. "Can't reassign resources to host bridge.\n");
  4318. return;
  4319. }
  4320. dev_info(&dev->dev,
  4321. "Disabling memory decoding and releasing memory resources.\n");
  4322. pci_read_config_word(dev, PCI_COMMAND, &command);
  4323. command &= ~PCI_COMMAND_MEMORY;
  4324. pci_write_config_word(dev, PCI_COMMAND, command);
  4325. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  4326. r = &dev->resource[i];
  4327. if (!(r->flags & IORESOURCE_MEM))
  4328. continue;
  4329. if (r->flags & IORESOURCE_PCI_FIXED) {
  4330. dev_info(&dev->dev, "Ignoring requested alignment for BAR%d: %pR\n",
  4331. i, r);
  4332. continue;
  4333. }
  4334. size = resource_size(r);
  4335. if (size < align) {
  4336. size = align;
  4337. dev_info(&dev->dev,
  4338. "Rounding up size of resource #%d to %#llx.\n",
  4339. i, (unsigned long long)size);
  4340. }
  4341. r->flags |= IORESOURCE_UNSET;
  4342. r->end = size - 1;
  4343. r->start = 0;
  4344. }
  4345. /* Need to disable bridge's resource window,
  4346. * to enable the kernel to reassign new resource
  4347. * window later on.
  4348. */
  4349. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4350. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4351. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4352. r = &dev->resource[i];
  4353. if (!(r->flags & IORESOURCE_MEM))
  4354. continue;
  4355. r->flags |= IORESOURCE_UNSET;
  4356. r->end = resource_size(r) - 1;
  4357. r->start = 0;
  4358. }
  4359. pci_disable_bridge_window(dev);
  4360. }
  4361. }
  4362. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4363. {
  4364. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4365. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4366. spin_lock(&resource_alignment_lock);
  4367. strncpy(resource_alignment_param, buf, count);
  4368. resource_alignment_param[count] = '\0';
  4369. spin_unlock(&resource_alignment_lock);
  4370. return count;
  4371. }
  4372. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4373. {
  4374. size_t count;
  4375. spin_lock(&resource_alignment_lock);
  4376. count = snprintf(buf, size, "%s", resource_alignment_param);
  4377. spin_unlock(&resource_alignment_lock);
  4378. return count;
  4379. }
  4380. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4381. {
  4382. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4383. }
  4384. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4385. const char *buf, size_t count)
  4386. {
  4387. return pci_set_resource_alignment_param(buf, count);
  4388. }
  4389. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4390. pci_resource_alignment_store);
  4391. static int __init pci_resource_alignment_sysfs_init(void)
  4392. {
  4393. return bus_create_file(&pci_bus_type,
  4394. &bus_attr_resource_alignment);
  4395. }
  4396. late_initcall(pci_resource_alignment_sysfs_init);
  4397. static void pci_no_domains(void)
  4398. {
  4399. #ifdef CONFIG_PCI_DOMAINS
  4400. pci_domains_supported = 0;
  4401. #endif
  4402. }
  4403. #ifdef CONFIG_PCI_DOMAINS
  4404. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4405. int pci_get_new_domain_nr(void)
  4406. {
  4407. return atomic_inc_return(&__domain_nr);
  4408. }
  4409. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4410. static int of_pci_bus_find_domain_nr(struct device *parent)
  4411. {
  4412. static int use_dt_domains = -1;
  4413. int domain = -1;
  4414. if (parent)
  4415. domain = of_get_pci_domain_nr(parent->of_node);
  4416. /*
  4417. * Check DT domain and use_dt_domains values.
  4418. *
  4419. * If DT domain property is valid (domain >= 0) and
  4420. * use_dt_domains != 0, the DT assignment is valid since this means
  4421. * we have not previously allocated a domain number by using
  4422. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4423. * 1, to indicate that we have just assigned a domain number from
  4424. * DT.
  4425. *
  4426. * If DT domain property value is not valid (ie domain < 0), and we
  4427. * have not previously assigned a domain number from DT
  4428. * (use_dt_domains != 1) we should assign a domain number by
  4429. * using the:
  4430. *
  4431. * pci_get_new_domain_nr()
  4432. *
  4433. * API and update the use_dt_domains value to keep track of method we
  4434. * are using to assign domain numbers (use_dt_domains = 0).
  4435. *
  4436. * All other combinations imply we have a platform that is trying
  4437. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4438. * which is a recipe for domain mishandling and it is prevented by
  4439. * invalidating the domain value (domain = -1) and printing a
  4440. * corresponding error.
  4441. */
  4442. if (domain >= 0 && use_dt_domains) {
  4443. use_dt_domains = 1;
  4444. } else if (domain < 0 && use_dt_domains != 1) {
  4445. use_dt_domains = 0;
  4446. domain = pci_get_new_domain_nr();
  4447. } else {
  4448. dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
  4449. parent->of_node->full_name);
  4450. domain = -1;
  4451. }
  4452. return domain;
  4453. }
  4454. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4455. {
  4456. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4457. acpi_pci_bus_find_domain_nr(bus);
  4458. }
  4459. #endif
  4460. #endif
  4461. /**
  4462. * pci_ext_cfg_avail - can we access extended PCI config space?
  4463. *
  4464. * Returns 1 if we can access PCI extended config space (offsets
  4465. * greater than 0xff). This is the default implementation. Architecture
  4466. * implementations can override this.
  4467. */
  4468. int __weak pci_ext_cfg_avail(void)
  4469. {
  4470. return 1;
  4471. }
  4472. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4473. {
  4474. }
  4475. EXPORT_SYMBOL(pci_fixup_cardbus);
  4476. static int __init pci_setup(char *str)
  4477. {
  4478. while (str) {
  4479. char *k = strchr(str, ',');
  4480. if (k)
  4481. *k++ = 0;
  4482. if (*str && (str = pcibios_setup(str)) && *str) {
  4483. if (!strcmp(str, "nomsi")) {
  4484. pci_no_msi();
  4485. } else if (!strcmp(str, "noaer")) {
  4486. pci_no_aer();
  4487. } else if (!strncmp(str, "realloc=", 8)) {
  4488. pci_realloc_get_opt(str + 8);
  4489. } else if (!strncmp(str, "realloc", 7)) {
  4490. pci_realloc_get_opt("on");
  4491. } else if (!strcmp(str, "nodomains")) {
  4492. pci_no_domains();
  4493. } else if (!strncmp(str, "noari", 5)) {
  4494. pcie_ari_disabled = true;
  4495. } else if (!strncmp(str, "cbiosize=", 9)) {
  4496. pci_cardbus_io_size = memparse(str + 9, &str);
  4497. } else if (!strncmp(str, "cbmemsize=", 10)) {
  4498. pci_cardbus_mem_size = memparse(str + 10, &str);
  4499. } else if (!strncmp(str, "resource_alignment=", 19)) {
  4500. pci_set_resource_alignment_param(str + 19,
  4501. strlen(str + 19));
  4502. } else if (!strncmp(str, "ecrc=", 5)) {
  4503. pcie_ecrc_get_policy(str + 5);
  4504. } else if (!strncmp(str, "hpiosize=", 9)) {
  4505. pci_hotplug_io_size = memparse(str + 9, &str);
  4506. } else if (!strncmp(str, "hpmemsize=", 10)) {
  4507. pci_hotplug_mem_size = memparse(str + 10, &str);
  4508. } else if (!strncmp(str, "hpbussize=", 10)) {
  4509. pci_hotplug_bus_size =
  4510. simple_strtoul(str + 10, &str, 0);
  4511. if (pci_hotplug_bus_size > 0xff)
  4512. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  4513. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  4514. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  4515. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  4516. pcie_bus_config = PCIE_BUS_SAFE;
  4517. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  4518. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  4519. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  4520. pcie_bus_config = PCIE_BUS_PEER2PEER;
  4521. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  4522. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  4523. } else {
  4524. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  4525. str);
  4526. }
  4527. }
  4528. str = k;
  4529. }
  4530. return 0;
  4531. }
  4532. early_param("pci", pci_setup);