pcie-designware.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * Synopsys Designware PCIe host controller driver
  3. *
  4. * Copyright (C) 2013 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * Author: Jingoo Han <jg1.han@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/delay.h>
  14. #include <linux/of.h>
  15. #include <linux/types.h>
  16. #include "pcie-designware.h"
  17. /* PCIe Port Logic registers */
  18. #define PLR_OFFSET 0x700
  19. #define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c)
  20. #define PCIE_PHY_DEBUG_R1_LINK_UP (0x1 << 4)
  21. #define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING (0x1 << 29)
  22. int dw_pcie_read(void __iomem *addr, int size, u32 *val)
  23. {
  24. if ((uintptr_t)addr & (size - 1)) {
  25. *val = 0;
  26. return PCIBIOS_BAD_REGISTER_NUMBER;
  27. }
  28. if (size == 4) {
  29. *val = readl(addr);
  30. } else if (size == 2) {
  31. *val = readw(addr);
  32. } else if (size == 1) {
  33. *val = readb(addr);
  34. } else {
  35. *val = 0;
  36. return PCIBIOS_BAD_REGISTER_NUMBER;
  37. }
  38. return PCIBIOS_SUCCESSFUL;
  39. }
  40. int dw_pcie_write(void __iomem *addr, int size, u32 val)
  41. {
  42. if ((uintptr_t)addr & (size - 1))
  43. return PCIBIOS_BAD_REGISTER_NUMBER;
  44. if (size == 4)
  45. writel(val, addr);
  46. else if (size == 2)
  47. writew(val, addr);
  48. else if (size == 1)
  49. writeb(val, addr);
  50. else
  51. return PCIBIOS_BAD_REGISTER_NUMBER;
  52. return PCIBIOS_SUCCESSFUL;
  53. }
  54. u32 dw_pcie_readl_dbi(struct dw_pcie *pci, u32 reg)
  55. {
  56. if (pci->ops->readl_dbi)
  57. return pci->ops->readl_dbi(pci, reg);
  58. return readl(pci->dbi_base + reg);
  59. }
  60. void dw_pcie_writel_dbi(struct dw_pcie *pci, u32 reg, u32 val)
  61. {
  62. if (pci->ops->writel_dbi)
  63. pci->ops->writel_dbi(pci, reg, val);
  64. else
  65. writel(val, pci->dbi_base + reg);
  66. }
  67. static u32 dw_pcie_readl_unroll(struct dw_pcie *pci, u32 index, u32 reg)
  68. {
  69. u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
  70. return dw_pcie_readl_dbi(pci, offset + reg);
  71. }
  72. static void dw_pcie_writel_unroll(struct dw_pcie *pci, u32 index, u32 reg,
  73. u32 val)
  74. {
  75. u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
  76. dw_pcie_writel_dbi(pci, offset + reg, val);
  77. }
  78. void dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index, int type,
  79. u64 cpu_addr, u64 pci_addr, u32 size)
  80. {
  81. u32 retries, val;
  82. if (pci->iatu_unroll_enabled) {
  83. dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_LOWER_BASE,
  84. lower_32_bits(cpu_addr));
  85. dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_UPPER_BASE,
  86. upper_32_bits(cpu_addr));
  87. dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_LIMIT,
  88. lower_32_bits(cpu_addr + size - 1));
  89. dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
  90. lower_32_bits(pci_addr));
  91. dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
  92. upper_32_bits(pci_addr));
  93. dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1,
  94. type);
  95. dw_pcie_writel_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
  96. PCIE_ATU_ENABLE);
  97. } else {
  98. dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT,
  99. PCIE_ATU_REGION_OUTBOUND | index);
  100. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_BASE,
  101. lower_32_bits(cpu_addr));
  102. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_BASE,
  103. upper_32_bits(cpu_addr));
  104. dw_pcie_writel_dbi(pci, PCIE_ATU_LIMIT,
  105. lower_32_bits(cpu_addr + size - 1));
  106. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET,
  107. lower_32_bits(pci_addr));
  108. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET,
  109. upper_32_bits(pci_addr));
  110. dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
  111. dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
  112. }
  113. /*
  114. * Make sure ATU enable takes effect before any subsequent config
  115. * and I/O accesses.
  116. */
  117. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  118. if (pci->iatu_unroll_enabled)
  119. val = dw_pcie_readl_unroll(pci, index,
  120. PCIE_ATU_UNR_REGION_CTRL2);
  121. else
  122. val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
  123. if (val == PCIE_ATU_ENABLE)
  124. return;
  125. usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
  126. }
  127. dev_err(pci->dev, "iATU is not being enabled\n");
  128. }
  129. int dw_pcie_wait_for_link(struct dw_pcie *pci)
  130. {
  131. int retries;
  132. /* check if the link is up or not */
  133. for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
  134. if (dw_pcie_link_up(pci)) {
  135. dev_info(pci->dev, "link up\n");
  136. return 0;
  137. }
  138. usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
  139. }
  140. dev_err(pci->dev, "phy link never came up\n");
  141. return -ETIMEDOUT;
  142. }
  143. int dw_pcie_link_up(struct dw_pcie *pci)
  144. {
  145. u32 val;
  146. if (pci->ops->link_up)
  147. return pci->ops->link_up(pci);
  148. val = readl(pci->dbi_base + PCIE_PHY_DEBUG_R1);
  149. return ((val & PCIE_PHY_DEBUG_R1_LINK_UP) &&
  150. (!(val & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING)));
  151. }
  152. void dw_pcie_setup(struct dw_pcie *pci)
  153. {
  154. int ret;
  155. u32 val;
  156. u32 lanes;
  157. struct device *dev = pci->dev;
  158. struct device_node *np = dev->of_node;
  159. ret = of_property_read_u32(np, "num-lanes", &lanes);
  160. if (ret)
  161. lanes = 0;
  162. /* set the number of lanes */
  163. val = dw_pcie_readl_dbi(pci, PCIE_PORT_LINK_CONTROL);
  164. val &= ~PORT_LINK_MODE_MASK;
  165. switch (lanes) {
  166. case 1:
  167. val |= PORT_LINK_MODE_1_LANES;
  168. break;
  169. case 2:
  170. val |= PORT_LINK_MODE_2_LANES;
  171. break;
  172. case 4:
  173. val |= PORT_LINK_MODE_4_LANES;
  174. break;
  175. case 8:
  176. val |= PORT_LINK_MODE_8_LANES;
  177. break;
  178. default:
  179. dev_err(pci->dev, "num-lanes %u: invalid value\n", lanes);
  180. return;
  181. }
  182. dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
  183. /* set link width speed control register */
  184. val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
  185. val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
  186. switch (lanes) {
  187. case 1:
  188. val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
  189. break;
  190. case 2:
  191. val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
  192. break;
  193. case 4:
  194. val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
  195. break;
  196. case 8:
  197. val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
  198. break;
  199. }
  200. dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
  201. }