hw.c 117 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "dm.h"
  36. #include "fw.h"
  37. #include "led.h"
  38. #include "hw.h"
  39. #include "../pwrseqcmd.h"
  40. #include "pwrseq.h"
  41. #include "../btcoexist/rtl_btc.h"
  42. #define LLT_CONFIG 5
  43. static void _rtl8821ae_return_beacon_queue_skb(struct ieee80211_hw *hw)
  44. {
  45. struct rtl_priv *rtlpriv = rtl_priv(hw);
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  48. unsigned long flags;
  49. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  50. while (skb_queue_len(&ring->queue)) {
  51. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  52. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  53. pci_unmap_single(rtlpci->pdev,
  54. rtlpriv->cfg->ops->get_desc(
  55. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  56. skb->len, PCI_DMA_TODEVICE);
  57. kfree_skb(skb);
  58. ring->idx = (ring->idx + 1) % ring->entries;
  59. }
  60. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  61. }
  62. static void _rtl8821ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  63. u8 set_bits, u8 clear_bits)
  64. {
  65. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. rtlpci->reg_bcn_ctrl_val |= set_bits;
  68. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  69. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  70. }
  71. void _rtl8821ae_stop_tx_beacon(struct ieee80211_hw *hw)
  72. {
  73. struct rtl_priv *rtlpriv = rtl_priv(hw);
  74. u8 tmp1byte;
  75. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  76. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  77. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  78. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  79. tmp1byte &= ~(BIT(0));
  80. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  81. }
  82. void _rtl8821ae_resume_tx_beacon(struct ieee80211_hw *hw)
  83. {
  84. struct rtl_priv *rtlpriv = rtl_priv(hw);
  85. u8 tmp1byte;
  86. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  87. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  88. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  89. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  90. tmp1byte |= BIT(0);
  91. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  92. }
  93. static void _rtl8821ae_enable_bcn_sub_func(struct ieee80211_hw *hw)
  94. {
  95. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
  96. }
  97. static void _rtl8821ae_disable_bcn_sub_func(struct ieee80211_hw *hw)
  98. {
  99. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
  100. }
  101. static void _rtl8821ae_set_fw_clock_on(struct ieee80211_hw *hw,
  102. u8 rpwm_val, bool b_need_turn_off_ckk)
  103. {
  104. struct rtl_priv *rtlpriv = rtl_priv(hw);
  105. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  106. bool b_support_remote_wake_up;
  107. u32 count = 0, isr_regaddr, content;
  108. bool b_schedule_timer = b_need_turn_off_ckk;
  109. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  110. (u8 *)(&b_support_remote_wake_up));
  111. if (!rtlhal->fw_ready)
  112. return;
  113. if (!rtlpriv->psc.fw_current_inpsmode)
  114. return;
  115. while (1) {
  116. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  117. if (rtlhal->fw_clk_change_in_progress) {
  118. while (rtlhal->fw_clk_change_in_progress) {
  119. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  120. count++;
  121. udelay(100);
  122. if (count > 1000)
  123. goto change_done;
  124. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  125. }
  126. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  127. } else {
  128. rtlhal->fw_clk_change_in_progress = false;
  129. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  130. goto change_done;
  131. }
  132. }
  133. change_done:
  134. if (IS_IN_LOW_POWER_STATE_8821AE(rtlhal->fw_ps_state)) {
  135. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
  136. (u8 *)(&rpwm_val));
  137. if (FW_PS_IS_ACK(rpwm_val)) {
  138. isr_regaddr = REG_HISR;
  139. content = rtl_read_dword(rtlpriv, isr_regaddr);
  140. while (!(content & IMR_CPWM) && (count < 500)) {
  141. udelay(50);
  142. count++;
  143. content = rtl_read_dword(rtlpriv, isr_regaddr);
  144. }
  145. if (content & IMR_CPWM) {
  146. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  147. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_8821AE;
  148. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  149. "Receive CPWM INT!!! Set rtlhal->FwPSState = %X\n",
  150. rtlhal->fw_ps_state);
  151. }
  152. }
  153. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  154. rtlhal->fw_clk_change_in_progress = false;
  155. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  156. if (b_schedule_timer)
  157. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  158. jiffies + MSECS(10));
  159. } else {
  160. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  161. rtlhal->fw_clk_change_in_progress = false;
  162. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  163. }
  164. }
  165. static void _rtl8821ae_set_fw_clock_off(struct ieee80211_hw *hw,
  166. u8 rpwm_val)
  167. {
  168. struct rtl_priv *rtlpriv = rtl_priv(hw);
  169. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  170. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  171. struct rtl8192_tx_ring *ring;
  172. enum rf_pwrstate rtstate;
  173. bool b_schedule_timer = false;
  174. u8 queue;
  175. if (!rtlhal->fw_ready)
  176. return;
  177. if (!rtlpriv->psc.fw_current_inpsmode)
  178. return;
  179. if (!rtlhal->allow_sw_to_change_hwclc)
  180. return;
  181. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  182. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  183. return;
  184. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  185. ring = &rtlpci->tx_ring[queue];
  186. if (skb_queue_len(&ring->queue)) {
  187. b_schedule_timer = true;
  188. break;
  189. }
  190. }
  191. if (b_schedule_timer) {
  192. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  193. jiffies + MSECS(10));
  194. return;
  195. }
  196. if (FW_PS_STATE(rtlhal->fw_ps_state) !=
  197. FW_PS_STATE_RF_OFF_LOW_PWR_8821AE) {
  198. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  199. if (!rtlhal->fw_clk_change_in_progress) {
  200. rtlhal->fw_clk_change_in_progress = true;
  201. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  202. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  203. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  204. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  205. (u8 *)(&rpwm_val));
  206. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  207. rtlhal->fw_clk_change_in_progress = false;
  208. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  209. } else {
  210. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  211. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  212. jiffies + MSECS(10));
  213. }
  214. }
  215. }
  216. static void _rtl8821ae_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  217. {
  218. u8 rpwm_val = 0;
  219. rpwm_val |= (FW_PS_STATE_RF_OFF_8821AE | FW_PS_ACK);
  220. _rtl8821ae_set_fw_clock_on(hw, rpwm_val, true);
  221. }
  222. static void _rtl8821ae_fwlps_leave(struct ieee80211_hw *hw)
  223. {
  224. struct rtl_priv *rtlpriv = rtl_priv(hw);
  225. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  226. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  227. bool fw_current_inps = false;
  228. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  229. if (ppsc->low_power_enable) {
  230. rpwm_val = (FW_PS_STATE_ALL_ON_8821AE|FW_PS_ACK);/* RF on */
  231. _rtl8821ae_set_fw_clock_on(hw, rpwm_val, false);
  232. rtlhal->allow_sw_to_change_hwclc = false;
  233. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  234. (u8 *)(&fw_pwrmode));
  235. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  236. (u8 *)(&fw_current_inps));
  237. } else {
  238. rpwm_val = FW_PS_STATE_ALL_ON_8821AE; /* RF on */
  239. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  240. (u8 *)(&rpwm_val));
  241. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  242. (u8 *)(&fw_pwrmode));
  243. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  244. (u8 *)(&fw_current_inps));
  245. }
  246. }
  247. static void _rtl8821ae_fwlps_enter(struct ieee80211_hw *hw)
  248. {
  249. struct rtl_priv *rtlpriv = rtl_priv(hw);
  250. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  251. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  252. bool fw_current_inps = true;
  253. u8 rpwm_val;
  254. if (ppsc->low_power_enable) {
  255. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_8821AE; /* RF off */
  256. rtlpriv->cfg->ops->set_hw_reg(hw,
  257. HW_VAR_FW_PSMODE_STATUS,
  258. (u8 *)(&fw_current_inps));
  259. rtlpriv->cfg->ops->set_hw_reg(hw,
  260. HW_VAR_H2C_FW_PWRMODE,
  261. (u8 *)(&ppsc->fwctrl_psmode));
  262. rtlhal->allow_sw_to_change_hwclc = true;
  263. _rtl8821ae_set_fw_clock_off(hw, rpwm_val);
  264. } else {
  265. rpwm_val = FW_PS_STATE_RF_OFF_8821AE; /* RF off */
  266. rtlpriv->cfg->ops->set_hw_reg(hw,
  267. HW_VAR_FW_PSMODE_STATUS,
  268. (u8 *)(&fw_current_inps));
  269. rtlpriv->cfg->ops->set_hw_reg(hw,
  270. HW_VAR_H2C_FW_PWRMODE,
  271. (u8 *)(&ppsc->fwctrl_psmode));
  272. rtlpriv->cfg->ops->set_hw_reg(hw,
  273. HW_VAR_SET_RPWM,
  274. (u8 *)(&rpwm_val));
  275. }
  276. }
  277. static void _rtl8821ae_download_rsvd_page(struct ieee80211_hw *hw,
  278. bool dl_whole_packets)
  279. {
  280. struct rtl_priv *rtlpriv = rtl_priv(hw);
  281. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  282. u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
  283. u8 count = 0, dlbcn_count = 0;
  284. bool send_beacon = false;
  285. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  286. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr | BIT(0)));
  287. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  288. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  289. tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  290. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  291. tmp_reg422 & (~BIT(6)));
  292. if (tmp_reg422 & BIT(6))
  293. send_beacon = true;
  294. do {
  295. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  296. rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
  297. (bcnvalid_reg | BIT(0)));
  298. _rtl8821ae_return_beacon_queue_skb(hw);
  299. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  300. rtl8812ae_set_fw_rsvdpagepkt(hw, false,
  301. dl_whole_packets);
  302. else
  303. rtl8821ae_set_fw_rsvdpagepkt(hw, false,
  304. dl_whole_packets);
  305. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  306. count = 0;
  307. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  308. count++;
  309. udelay(10);
  310. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  311. }
  312. dlbcn_count++;
  313. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  314. if (!(bcnvalid_reg & BIT(0)))
  315. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  316. "Download RSVD page failed!\n");
  317. if (bcnvalid_reg & BIT(0) && rtlhal->enter_pnp_sleep) {
  318. rtl_write_byte(rtlpriv, REG_TDECTRL + 2, bcnvalid_reg | BIT(0));
  319. _rtl8821ae_return_beacon_queue_skb(hw);
  320. if (send_beacon) {
  321. dlbcn_count = 0;
  322. do {
  323. rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
  324. bcnvalid_reg | BIT(0));
  325. _rtl8821ae_return_beacon_queue_skb(hw);
  326. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  327. rtl8812ae_set_fw_rsvdpagepkt(hw, true,
  328. false);
  329. else
  330. rtl8821ae_set_fw_rsvdpagepkt(hw, true,
  331. false);
  332. /* check rsvd page download OK. */
  333. bcnvalid_reg = rtl_read_byte(rtlpriv,
  334. REG_TDECTRL + 2);
  335. count = 0;
  336. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  337. count++;
  338. udelay(10);
  339. bcnvalid_reg =
  340. rtl_read_byte(rtlpriv,
  341. REG_TDECTRL + 2);
  342. }
  343. dlbcn_count++;
  344. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  345. if (!(bcnvalid_reg & BIT(0)))
  346. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  347. "2 Download RSVD page failed!\n");
  348. }
  349. }
  350. if (bcnvalid_reg & BIT(0))
  351. rtl_write_byte(rtlpriv, REG_TDECTRL + 2, BIT(0));
  352. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  353. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  354. if (send_beacon)
  355. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
  356. if (!rtlhal->enter_pnp_sleep) {
  357. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  358. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr & ~(BIT(0))));
  359. }
  360. }
  361. void rtl8821ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  362. {
  363. struct rtl_priv *rtlpriv = rtl_priv(hw);
  364. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  365. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  366. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  367. switch (variable) {
  368. case HW_VAR_ETHER_ADDR:
  369. *((u32 *)(val)) = rtl_read_dword(rtlpriv, REG_MACID);
  370. *((u16 *)(val+4)) = rtl_read_word(rtlpriv, REG_MACID + 4);
  371. break;
  372. case HW_VAR_BSSID:
  373. *((u32 *)(val)) = rtl_read_dword(rtlpriv, REG_BSSID);
  374. *((u16 *)(val+4)) = rtl_read_word(rtlpriv, REG_BSSID+4);
  375. break;
  376. case HW_VAR_MEDIA_STATUS:
  377. val[0] = rtl_read_byte(rtlpriv, MSR) & 0x3;
  378. break;
  379. case HW_VAR_SLOT_TIME:
  380. *((u8 *)(val)) = mac->slot_time;
  381. break;
  382. case HW_VAR_BEACON_INTERVAL:
  383. *((u16 *)(val)) = rtl_read_word(rtlpriv, REG_BCN_INTERVAL);
  384. break;
  385. case HW_VAR_ATIM_WINDOW:
  386. *((u16 *)(val)) = rtl_read_word(rtlpriv, REG_ATIMWND);
  387. break;
  388. case HW_VAR_RCR:
  389. *((u32 *)(val)) = rtlpci->receive_config;
  390. break;
  391. case HW_VAR_RF_STATE:
  392. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  393. break;
  394. case HW_VAR_FWLPS_RF_ON:{
  395. enum rf_pwrstate rfstate;
  396. u32 val_rcr;
  397. rtlpriv->cfg->ops->get_hw_reg(hw,
  398. HW_VAR_RF_STATE,
  399. (u8 *)(&rfstate));
  400. if (rfstate == ERFOFF) {
  401. *((bool *)(val)) = true;
  402. } else {
  403. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  404. val_rcr &= 0x00070000;
  405. if (val_rcr)
  406. *((bool *)(val)) = false;
  407. else
  408. *((bool *)(val)) = true;
  409. }
  410. break; }
  411. case HW_VAR_FW_PSMODE_STATUS:
  412. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  413. break;
  414. case HW_VAR_CORRECT_TSF:{
  415. u64 tsf;
  416. u32 *ptsf_low = (u32 *)&tsf;
  417. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  418. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  419. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  420. *((u64 *)(val)) = tsf;
  421. break; }
  422. case HAL_DEF_WOWLAN:
  423. if (ppsc->wo_wlan_mode)
  424. *((bool *)(val)) = true;
  425. else
  426. *((bool *)(val)) = false;
  427. break;
  428. default:
  429. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  430. "switch case %#x not processed\n", variable);
  431. break;
  432. }
  433. }
  434. void rtl8821ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  435. {
  436. struct rtl_priv *rtlpriv = rtl_priv(hw);
  437. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  438. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  439. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  440. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  441. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  442. u8 idx;
  443. switch (variable) {
  444. case HW_VAR_ETHER_ADDR:{
  445. for (idx = 0; idx < ETH_ALEN; idx++) {
  446. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  447. val[idx]);
  448. }
  449. break;
  450. }
  451. case HW_VAR_BASIC_RATE:{
  452. u16 b_rate_cfg = ((u16 *)val)[0];
  453. b_rate_cfg = b_rate_cfg & 0x15f;
  454. rtl_write_word(rtlpriv, REG_RRSR, b_rate_cfg);
  455. break;
  456. }
  457. case HW_VAR_BSSID:{
  458. for (idx = 0; idx < ETH_ALEN; idx++) {
  459. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  460. val[idx]);
  461. }
  462. break;
  463. }
  464. case HW_VAR_SIFS:
  465. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  466. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[0]);
  467. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  468. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  469. rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM + 1, val[0]);
  470. rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM, val[0]);
  471. break;
  472. case HW_VAR_R2T_SIFS:
  473. rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM + 1, val[0]);
  474. break;
  475. case HW_VAR_SLOT_TIME:{
  476. u8 e_aci;
  477. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  478. "HW_VAR_SLOT_TIME %x\n", val[0]);
  479. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  480. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  481. rtlpriv->cfg->ops->set_hw_reg(hw,
  482. HW_VAR_AC_PARAM,
  483. (u8 *)(&e_aci));
  484. }
  485. break; }
  486. case HW_VAR_ACK_PREAMBLE:{
  487. u8 reg_tmp;
  488. u8 short_preamble = (bool)(*(u8 *)val);
  489. reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
  490. if (short_preamble) {
  491. reg_tmp |= BIT(1);
  492. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2,
  493. reg_tmp);
  494. } else {
  495. reg_tmp &= (~BIT(1));
  496. rtl_write_byte(rtlpriv,
  497. REG_TRXPTCL_CTL + 2,
  498. reg_tmp);
  499. }
  500. break; }
  501. case HW_VAR_WPA_CONFIG:
  502. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  503. break;
  504. case HW_VAR_AMPDU_MIN_SPACE:{
  505. u8 min_spacing_to_set;
  506. u8 sec_min_space;
  507. min_spacing_to_set = *((u8 *)val);
  508. if (min_spacing_to_set <= 7) {
  509. sec_min_space = 0;
  510. if (min_spacing_to_set < sec_min_space)
  511. min_spacing_to_set = sec_min_space;
  512. mac->min_space_cfg = ((mac->min_space_cfg &
  513. 0xf8) |
  514. min_spacing_to_set);
  515. *val = min_spacing_to_set;
  516. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  517. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  518. mac->min_space_cfg);
  519. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  520. mac->min_space_cfg);
  521. }
  522. break; }
  523. case HW_VAR_SHORTGI_DENSITY:{
  524. u8 density_to_set;
  525. density_to_set = *((u8 *)val);
  526. mac->min_space_cfg |= (density_to_set << 3);
  527. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  528. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  529. mac->min_space_cfg);
  530. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  531. mac->min_space_cfg);
  532. break; }
  533. case HW_VAR_AMPDU_FACTOR:{
  534. u32 ampdu_len = (*((u8 *)val));
  535. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  536. if (ampdu_len < VHT_AGG_SIZE_128K)
  537. ampdu_len =
  538. (0x2000 << (*((u8 *)val))) - 1;
  539. else
  540. ampdu_len = 0x1ffff;
  541. } else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  542. if (ampdu_len < HT_AGG_SIZE_64K)
  543. ampdu_len =
  544. (0x2000 << (*((u8 *)val))) - 1;
  545. else
  546. ampdu_len = 0xffff;
  547. }
  548. ampdu_len |= BIT(31);
  549. rtl_write_dword(rtlpriv,
  550. REG_AMPDU_MAX_LENGTH_8812, ampdu_len);
  551. break; }
  552. case HW_VAR_AC_PARAM:{
  553. u8 e_aci = *((u8 *)val);
  554. rtl8821ae_dm_init_edca_turbo(hw);
  555. if (rtlpci->acm_method != EACMWAY2_SW)
  556. rtlpriv->cfg->ops->set_hw_reg(hw,
  557. HW_VAR_ACM_CTRL,
  558. (u8 *)(&e_aci));
  559. break; }
  560. case HW_VAR_ACM_CTRL:{
  561. u8 e_aci = *((u8 *)val);
  562. union aci_aifsn *p_aci_aifsn =
  563. (union aci_aifsn *)(&mac->ac[0].aifs);
  564. u8 acm = p_aci_aifsn->f.acm;
  565. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  566. acm_ctrl =
  567. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  568. if (acm) {
  569. switch (e_aci) {
  570. case AC0_BE:
  571. acm_ctrl |= ACMHW_BEQEN;
  572. break;
  573. case AC2_VI:
  574. acm_ctrl |= ACMHW_VIQEN;
  575. break;
  576. case AC3_VO:
  577. acm_ctrl |= ACMHW_VOQEN;
  578. break;
  579. default:
  580. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  581. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  582. acm);
  583. break;
  584. }
  585. } else {
  586. switch (e_aci) {
  587. case AC0_BE:
  588. acm_ctrl &= (~ACMHW_BEQEN);
  589. break;
  590. case AC2_VI:
  591. acm_ctrl &= (~ACMHW_VIQEN);
  592. break;
  593. case AC3_VO:
  594. acm_ctrl &= (~ACMHW_VOQEN);
  595. break;
  596. default:
  597. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  598. "switch case %#x not processed\n",
  599. e_aci);
  600. break;
  601. }
  602. }
  603. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  604. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  605. acm_ctrl);
  606. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  607. break; }
  608. case HW_VAR_RCR:
  609. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  610. rtlpci->receive_config = ((u32 *)(val))[0];
  611. break;
  612. case HW_VAR_RETRY_LIMIT:{
  613. u8 retry_limit = ((u8 *)(val))[0];
  614. rtl_write_word(rtlpriv, REG_RL,
  615. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  616. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  617. break; }
  618. case HW_VAR_DUAL_TSF_RST:
  619. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  620. break;
  621. case HW_VAR_EFUSE_BYTES:
  622. rtlefuse->efuse_usedbytes = *((u16 *)val);
  623. break;
  624. case HW_VAR_EFUSE_USAGE:
  625. rtlefuse->efuse_usedpercentage = *((u8 *)val);
  626. break;
  627. case HW_VAR_IO_CMD:
  628. rtl8821ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
  629. break;
  630. case HW_VAR_SET_RPWM:{
  631. u8 rpwm_val;
  632. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  633. udelay(1);
  634. if (rpwm_val & BIT(7)) {
  635. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  636. (*(u8 *)val));
  637. } else {
  638. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  639. ((*(u8 *)val) | BIT(7)));
  640. }
  641. break; }
  642. case HW_VAR_H2C_FW_PWRMODE:
  643. rtl8821ae_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  644. break;
  645. case HW_VAR_FW_PSMODE_STATUS:
  646. ppsc->fw_current_inpsmode = *((bool *)val);
  647. break;
  648. case HW_VAR_INIT_RTS_RATE:
  649. break;
  650. case HW_VAR_RESUME_CLK_ON:
  651. _rtl8821ae_set_fw_ps_rf_on(hw);
  652. break;
  653. case HW_VAR_FW_LPS_ACTION:{
  654. bool b_enter_fwlps = *((bool *)val);
  655. if (b_enter_fwlps)
  656. _rtl8821ae_fwlps_enter(hw);
  657. else
  658. _rtl8821ae_fwlps_leave(hw);
  659. break; }
  660. case HW_VAR_H2C_FW_JOINBSSRPT:{
  661. u8 mstatus = (*(u8 *)val);
  662. if (mstatus == RT_MEDIA_CONNECT) {
  663. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  664. NULL);
  665. _rtl8821ae_download_rsvd_page(hw, false);
  666. }
  667. rtl8821ae_set_fw_media_status_rpt_cmd(hw, mstatus);
  668. break; }
  669. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  670. rtl8821ae_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  671. break;
  672. case HW_VAR_AID:{
  673. u16 u2btmp;
  674. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  675. u2btmp &= 0xC000;
  676. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  677. mac->assoc_id));
  678. break; }
  679. case HW_VAR_CORRECT_TSF:{
  680. u8 btype_ibss = ((u8 *)(val))[0];
  681. if (btype_ibss)
  682. _rtl8821ae_stop_tx_beacon(hw);
  683. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  684. rtl_write_dword(rtlpriv, REG_TSFTR,
  685. (u32)(mac->tsf & 0xffffffff));
  686. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  687. (u32)((mac->tsf >> 32) & 0xffffffff));
  688. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  689. if (btype_ibss)
  690. _rtl8821ae_resume_tx_beacon(hw);
  691. break; }
  692. case HW_VAR_NAV_UPPER: {
  693. u32 us_nav_upper = ((u32)*val);
  694. if (us_nav_upper > HAL_92C_NAV_UPPER_UNIT * 0xFF) {
  695. RT_TRACE(rtlpriv, COMP_INIT , DBG_WARNING,
  696. "The setting value (0x%08X us) of NAV_UPPER is larger than (%d * 0xFF)!!!\n",
  697. us_nav_upper, HAL_92C_NAV_UPPER_UNIT);
  698. break;
  699. }
  700. rtl_write_byte(rtlpriv, REG_NAV_UPPER,
  701. ((u8)((us_nav_upper +
  702. HAL_92C_NAV_UPPER_UNIT - 1) /
  703. HAL_92C_NAV_UPPER_UNIT)));
  704. break; }
  705. case HW_VAR_KEEP_ALIVE: {
  706. u8 array[2];
  707. array[0] = 0xff;
  708. array[1] = *((u8 *)val);
  709. rtl8821ae_fill_h2c_cmd(hw, H2C_8821AE_KEEP_ALIVE_CTRL, 2,
  710. array);
  711. break; }
  712. default:
  713. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  714. "switch case %#x not processed\n", variable);
  715. break;
  716. }
  717. }
  718. static bool _rtl8821ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  719. {
  720. struct rtl_priv *rtlpriv = rtl_priv(hw);
  721. bool status = true;
  722. long count = 0;
  723. u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
  724. _LLT_OP(_LLT_WRITE_ACCESS);
  725. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  726. do {
  727. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  728. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  729. break;
  730. if (count > POLLING_LLT_THRESHOLD) {
  731. pr_err("Failed to polling write LLT done at address %d!\n",
  732. address);
  733. status = false;
  734. break;
  735. }
  736. } while (++count);
  737. return status;
  738. }
  739. static bool _rtl8821ae_llt_table_init(struct ieee80211_hw *hw)
  740. {
  741. struct rtl_priv *rtlpriv = rtl_priv(hw);
  742. unsigned short i;
  743. u8 txpktbuf_bndy;
  744. u32 rqpn;
  745. u8 maxpage;
  746. bool status;
  747. maxpage = 255;
  748. txpktbuf_bndy = 0xF8;
  749. rqpn = 0x80e70808;
  750. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8812AE) {
  751. txpktbuf_bndy = 0xFA;
  752. rqpn = 0x80e90808;
  753. }
  754. rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
  755. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, MAX_RX_DMA_BUFFER_SIZE - 1);
  756. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  757. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  758. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  759. rtl_write_byte(rtlpriv, REG_PBP, 0x31);
  760. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  761. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  762. status = _rtl8821ae_llt_write(hw, i, i + 1);
  763. if (!status)
  764. return status;
  765. }
  766. status = _rtl8821ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  767. if (!status)
  768. return status;
  769. for (i = txpktbuf_bndy; i < maxpage; i++) {
  770. status = _rtl8821ae_llt_write(hw, i, (i + 1));
  771. if (!status)
  772. return status;
  773. }
  774. status = _rtl8821ae_llt_write(hw, maxpage, txpktbuf_bndy);
  775. if (!status)
  776. return status;
  777. rtl_write_dword(rtlpriv, REG_RQPN, rqpn);
  778. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x00);
  779. return true;
  780. }
  781. static void _rtl8821ae_gen_refresh_led_state(struct ieee80211_hw *hw)
  782. {
  783. struct rtl_priv *rtlpriv = rtl_priv(hw);
  784. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  785. struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
  786. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  787. if (rtlpriv->rtlhal.up_first_time)
  788. return;
  789. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  790. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  791. rtl8812ae_sw_led_on(hw, pled0);
  792. else
  793. rtl8821ae_sw_led_on(hw, pled0);
  794. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  795. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  796. rtl8812ae_sw_led_on(hw, pled0);
  797. else
  798. rtl8821ae_sw_led_on(hw, pled0);
  799. else
  800. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  801. rtl8812ae_sw_led_off(hw, pled0);
  802. else
  803. rtl8821ae_sw_led_off(hw, pled0);
  804. }
  805. static bool _rtl8821ae_init_mac(struct ieee80211_hw *hw)
  806. {
  807. struct rtl_priv *rtlpriv = rtl_priv(hw);
  808. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  809. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  810. u8 bytetmp = 0;
  811. u16 wordtmp = 0;
  812. bool mac_func_enable = rtlhal->mac_func_enable;
  813. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  814. /*Auto Power Down to CHIP-off State*/
  815. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
  816. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  817. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  818. /* HW Power on sequence*/
  819. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
  820. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  821. RTL8812_NIC_ENABLE_FLOW)) {
  822. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  823. "init 8812 MAC Fail as power on failure\n");
  824. return false;
  825. }
  826. } else {
  827. /* HW Power on sequence */
  828. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_A_MSK,
  829. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  830. RTL8821A_NIC_ENABLE_FLOW)){
  831. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  832. "init 8821 MAC Fail as power on failure\n");
  833. return false;
  834. }
  835. }
  836. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
  837. rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
  838. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  839. bytetmp = 0xff;
  840. rtl_write_byte(rtlpriv, REG_CR, bytetmp);
  841. mdelay(2);
  842. bytetmp = 0xff;
  843. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
  844. mdelay(2);
  845. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  846. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CFG + 3);
  847. if (bytetmp & BIT(0)) {
  848. bytetmp = rtl_read_byte(rtlpriv, 0x7c);
  849. bytetmp |= BIT(6);
  850. rtl_write_byte(rtlpriv, 0x7c, bytetmp);
  851. }
  852. }
  853. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
  854. bytetmp &= ~BIT(4);
  855. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp);
  856. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  857. if (!mac_func_enable) {
  858. if (!_rtl8821ae_llt_table_init(hw))
  859. return false;
  860. }
  861. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  862. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  863. /* Enable FW Beamformer Interrupt */
  864. bytetmp = rtl_read_byte(rtlpriv, REG_FWIMR + 3);
  865. rtl_write_byte(rtlpriv, REG_FWIMR + 3, bytetmp | BIT(6));
  866. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  867. wordtmp &= 0xf;
  868. wordtmp |= 0xF5B1;
  869. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  870. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  871. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  872. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  873. /*low address*/
  874. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  875. rtlpci->tx_ring[BEACON_QUEUE].dma & DMA_BIT_MASK(32));
  876. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  877. rtlpci->tx_ring[MGNT_QUEUE].dma & DMA_BIT_MASK(32));
  878. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  879. rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  880. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  881. rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  882. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  883. rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  884. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  885. rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  886. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  887. rtlpci->tx_ring[HIGH_QUEUE].dma & DMA_BIT_MASK(32));
  888. rtl_write_dword(rtlpriv, REG_RX_DESA,
  889. rtlpci->rx_ring[RX_MPDU_QUEUE].dma & DMA_BIT_MASK(32));
  890. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  891. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  892. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0);
  893. rtl_write_byte(rtlpriv, REG_SECONDARY_CCA_CTRL, 0x3);
  894. _rtl8821ae_gen_refresh_led_state(hw);
  895. return true;
  896. }
  897. static void _rtl8821ae_hw_configure(struct ieee80211_hw *hw)
  898. {
  899. struct rtl_priv *rtlpriv = rtl_priv(hw);
  900. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  901. u32 reg_rrsr;
  902. reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  903. rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
  904. /* ARFB table 9 for 11ac 5G 2SS */
  905. rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0xfffff000);
  906. /* ARFB table 10 for 11ac 5G 1SS */
  907. rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x003ff000);
  908. /* ARFB table 11 for 11ac 24G 1SS */
  909. rtl_write_dword(rtlpriv, REG_ARFR2, 0x00000015);
  910. rtl_write_dword(rtlpriv, REG_ARFR2 + 4, 0x003ff000);
  911. /* ARFB table 12 for 11ac 24G 1SS */
  912. rtl_write_dword(rtlpriv, REG_ARFR3, 0x00000015);
  913. rtl_write_dword(rtlpriv, REG_ARFR3 + 4, 0xffcff000);
  914. /* 0x420[7] = 0 , enable retry AMPDU in new AMPD not singal MPDU. */
  915. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F00);
  916. rtl_write_byte(rtlpriv, REG_AMPDU_MAX_TIME, 0x70);
  917. /*Set retry limit*/
  918. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  919. /* Set Data / Response auto rate fallack retry count*/
  920. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  921. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  922. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  923. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  924. rtlpci->reg_bcn_ctrl_val = 0x1d;
  925. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  926. /* TBTT prohibit hold time. Suggested by designer TimChen. */
  927. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  928. /* AGGR_BK_TIME Reg51A 0x16 */
  929. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
  930. /*For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
  931. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  932. rtl_write_byte(rtlpriv, REG_HT_SINGLE_AMPDU, 0x80);
  933. rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
  934. rtl_write_word(rtlpriv, REG_MAX_AGGR_NUM, 0x1F1F);
  935. }
  936. static u16 _rtl8821ae_mdio_read(struct rtl_priv *rtlpriv, u8 addr)
  937. {
  938. u16 ret = 0;
  939. u8 tmp = 0, count = 0;
  940. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(6));
  941. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  942. count = 0;
  943. while (tmp && count < 20) {
  944. udelay(10);
  945. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  946. count++;
  947. }
  948. if (0 == tmp)
  949. ret = rtl_read_word(rtlpriv, REG_MDIO_RDATA);
  950. return ret;
  951. }
  952. static void _rtl8821ae_mdio_write(struct rtl_priv *rtlpriv, u8 addr, u16 data)
  953. {
  954. u8 tmp = 0, count = 0;
  955. rtl_write_word(rtlpriv, REG_MDIO_WDATA, data);
  956. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(5));
  957. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  958. count = 0;
  959. while (tmp && count < 20) {
  960. udelay(10);
  961. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  962. count++;
  963. }
  964. }
  965. static u8 _rtl8821ae_dbi_read(struct rtl_priv *rtlpriv, u16 addr)
  966. {
  967. u16 read_addr = addr & 0xfffc;
  968. u8 tmp = 0, count = 0, ret = 0;
  969. rtl_write_word(rtlpriv, REG_DBI_ADDR, read_addr);
  970. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x2);
  971. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  972. count = 0;
  973. while (tmp && count < 20) {
  974. udelay(10);
  975. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  976. count++;
  977. }
  978. if (0 == tmp) {
  979. read_addr = REG_DBI_RDATA + addr % 4;
  980. ret = rtl_read_byte(rtlpriv, read_addr);
  981. }
  982. return ret;
  983. }
  984. static void _rtl8821ae_dbi_write(struct rtl_priv *rtlpriv, u16 addr, u8 data)
  985. {
  986. u8 tmp = 0, count = 0;
  987. u16 wrtie_addr, remainder = addr % 4;
  988. wrtie_addr = REG_DBI_WDATA + remainder;
  989. rtl_write_byte(rtlpriv, wrtie_addr, data);
  990. wrtie_addr = (addr & 0xfffc) | (BIT(0) << (remainder + 12));
  991. rtl_write_word(rtlpriv, REG_DBI_ADDR, wrtie_addr);
  992. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x1);
  993. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  994. count = 0;
  995. while (tmp && count < 20) {
  996. udelay(10);
  997. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  998. count++;
  999. }
  1000. }
  1001. static void _rtl8821ae_enable_aspm_back_door(struct ieee80211_hw *hw)
  1002. {
  1003. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1004. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1005. u8 tmp;
  1006. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1007. if (_rtl8821ae_mdio_read(rtlpriv, 0x04) != 0x8544)
  1008. _rtl8821ae_mdio_write(rtlpriv, 0x04, 0x8544);
  1009. if (_rtl8821ae_mdio_read(rtlpriv, 0x0b) != 0x0070)
  1010. _rtl8821ae_mdio_write(rtlpriv, 0x0b, 0x0070);
  1011. }
  1012. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x70f);
  1013. _rtl8821ae_dbi_write(rtlpriv, 0x70f, tmp | BIT(7));
  1014. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x719);
  1015. _rtl8821ae_dbi_write(rtlpriv, 0x719, tmp | BIT(3) | BIT(4));
  1016. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1017. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x718);
  1018. _rtl8821ae_dbi_write(rtlpriv, 0x718, tmp|BIT(4));
  1019. }
  1020. }
  1021. void rtl8821ae_enable_hw_security_config(struct ieee80211_hw *hw)
  1022. {
  1023. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1024. u8 sec_reg_value;
  1025. u8 tmp;
  1026. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1027. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  1028. rtlpriv->sec.pairwise_enc_algorithm,
  1029. rtlpriv->sec.group_enc_algorithm);
  1030. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  1031. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1032. "not open hw encryption\n");
  1033. return;
  1034. }
  1035. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  1036. if (rtlpriv->sec.use_defaultkey) {
  1037. sec_reg_value |= SCR_TXUSEDK;
  1038. sec_reg_value |= SCR_RXUSEDK;
  1039. }
  1040. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  1041. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1042. rtl_write_byte(rtlpriv, REG_CR + 1, tmp | BIT(1));
  1043. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1044. "The SECR-value %x\n", sec_reg_value);
  1045. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  1046. }
  1047. /* Static MacID Mapping (cf. Used in MacIdDoStaticMapping) ---------- */
  1048. #define MAC_ID_STATIC_FOR_DEFAULT_PORT 0
  1049. #define MAC_ID_STATIC_FOR_BROADCAST_MULTICAST 1
  1050. #define MAC_ID_STATIC_FOR_BT_CLIENT_START 2
  1051. #define MAC_ID_STATIC_FOR_BT_CLIENT_END 3
  1052. /* ----------------------------------------------------------- */
  1053. static void rtl8821ae_macid_initialize_mediastatus(struct ieee80211_hw *hw)
  1054. {
  1055. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1056. u8 media_rpt[4] = {RT_MEDIA_CONNECT, 1,
  1057. MAC_ID_STATIC_FOR_BROADCAST_MULTICAST,
  1058. MAC_ID_STATIC_FOR_BT_CLIENT_END};
  1059. rtlpriv->cfg->ops->set_hw_reg(hw,
  1060. HW_VAR_H2C_FW_MEDIASTATUSRPT, media_rpt);
  1061. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1062. "Initialize MacId media status: from %d to %d\n",
  1063. MAC_ID_STATIC_FOR_BROADCAST_MULTICAST,
  1064. MAC_ID_STATIC_FOR_BT_CLIENT_END);
  1065. }
  1066. static bool _rtl8821ae_check_pcie_dma_hang(struct ieee80211_hw *hw)
  1067. {
  1068. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1069. u8 tmp;
  1070. /* write reg 0x350 Bit[26]=1. Enable debug port. */
  1071. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1072. if (!(tmp & BIT(2))) {
  1073. rtl_write_byte(rtlpriv, REG_DBI_CTRL + 3, (tmp | BIT(2)));
  1074. mdelay(100);
  1075. }
  1076. /* read reg 0x350 Bit[25] if 1 : RX hang */
  1077. /* read reg 0x350 Bit[24] if 1 : TX hang */
  1078. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1079. if ((tmp & BIT(0)) || (tmp & BIT(1))) {
  1080. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1081. "CheckPcieDMAHang8821AE(): true! Reset PCIE DMA!\n");
  1082. return true;
  1083. } else {
  1084. return false;
  1085. }
  1086. }
  1087. static bool _rtl8821ae_reset_pcie_interface_dma(struct ieee80211_hw *hw,
  1088. bool mac_power_on,
  1089. bool in_watchdog)
  1090. {
  1091. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1092. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1093. u8 tmp;
  1094. bool release_mac_rx_pause;
  1095. u8 backup_pcie_dma_pause;
  1096. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  1097. /* 1. Disable register write lock. 0x1c[1] = 0 */
  1098. tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
  1099. tmp &= ~(BIT(1));
  1100. rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
  1101. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1102. /* write 0xCC bit[2] = 1'b1 */
  1103. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1104. tmp |= BIT(2);
  1105. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1106. }
  1107. /* 2. Check and pause TRX DMA */
  1108. /* write 0x284 bit[18] = 1'b1 */
  1109. /* write 0x301 = 0xFF */
  1110. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1111. if (tmp & BIT(2)) {
  1112. /* Already pause before the function for another purpose. */
  1113. release_mac_rx_pause = false;
  1114. } else {
  1115. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
  1116. release_mac_rx_pause = true;
  1117. }
  1118. backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
  1119. if (backup_pcie_dma_pause != 0xFF)
  1120. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
  1121. if (mac_power_on) {
  1122. /* 3. reset TRX function */
  1123. /* write 0x100 = 0x00 */
  1124. rtl_write_byte(rtlpriv, REG_CR, 0);
  1125. }
  1126. /* 4. Reset PCIe DMA. 0x3[0] = 0 */
  1127. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1128. tmp &= ~(BIT(0));
  1129. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1130. /* 5. Enable PCIe DMA. 0x3[0] = 1 */
  1131. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1132. tmp |= BIT(0);
  1133. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1134. if (mac_power_on) {
  1135. /* 6. enable TRX function */
  1136. /* write 0x100 = 0xFF */
  1137. rtl_write_byte(rtlpriv, REG_CR, 0xFF);
  1138. /* We should init LLT & RQPN and
  1139. * prepare Tx/Rx descrptor address later
  1140. * because MAC function is reset.*/
  1141. }
  1142. /* 7. Restore PCIe autoload down bit */
  1143. /* 8812AE does not has the defination. */
  1144. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1145. /* write 0xF8 bit[17] = 1'b1 */
  1146. tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
  1147. tmp |= BIT(1);
  1148. rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
  1149. }
  1150. /* In MAC power on state, BB and RF maybe in ON state,
  1151. * if we release TRx DMA here.
  1152. * it will cause packets to be started to Tx/Rx,
  1153. * so we release Tx/Rx DMA later.*/
  1154. if (!mac_power_on/* || in_watchdog*/) {
  1155. /* 8. release TRX DMA */
  1156. /* write 0x284 bit[18] = 1'b0 */
  1157. /* write 0x301 = 0x00 */
  1158. if (release_mac_rx_pause) {
  1159. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1160. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
  1161. tmp & (~BIT(2)));
  1162. }
  1163. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
  1164. backup_pcie_dma_pause);
  1165. }
  1166. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1167. /* 9. lock system register */
  1168. /* write 0xCC bit[2] = 1'b0 */
  1169. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1170. tmp &= ~(BIT(2));
  1171. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1172. }
  1173. return true;
  1174. }
  1175. static void _rtl8821ae_get_wakeup_reason(struct ieee80211_hw *hw)
  1176. {
  1177. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1178. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1179. struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
  1180. u8 fw_reason = 0;
  1181. struct timeval ts;
  1182. fw_reason = rtl_read_byte(rtlpriv, REG_MCUTST_WOWLAN);
  1183. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "WOL Read 0x1c7 = %02X\n",
  1184. fw_reason);
  1185. ppsc->wakeup_reason = 0;
  1186. rtlhal->last_suspend_sec = ts.tv_sec;
  1187. switch (fw_reason) {
  1188. case FW_WOW_V2_PTK_UPDATE_EVENT:
  1189. ppsc->wakeup_reason = WOL_REASON_PTK_UPDATE;
  1190. do_gettimeofday(&ts);
  1191. ppsc->last_wakeup_time = ts.tv_sec*1000 + ts.tv_usec/1000;
  1192. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1193. "It's a WOL PTK Key update event!\n");
  1194. break;
  1195. case FW_WOW_V2_GTK_UPDATE_EVENT:
  1196. ppsc->wakeup_reason = WOL_REASON_GTK_UPDATE;
  1197. do_gettimeofday(&ts);
  1198. ppsc->last_wakeup_time = ts.tv_sec*1000 + ts.tv_usec/1000;
  1199. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1200. "It's a WOL GTK Key update event!\n");
  1201. break;
  1202. case FW_WOW_V2_DISASSOC_EVENT:
  1203. ppsc->wakeup_reason = WOL_REASON_DISASSOC;
  1204. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1205. "It's a disassociation event!\n");
  1206. break;
  1207. case FW_WOW_V2_DEAUTH_EVENT:
  1208. ppsc->wakeup_reason = WOL_REASON_DEAUTH;
  1209. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1210. "It's a deauth event!\n");
  1211. break;
  1212. case FW_WOW_V2_FW_DISCONNECT_EVENT:
  1213. ppsc->wakeup_reason = WOL_REASON_AP_LOST;
  1214. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1215. "It's a Fw disconnect decision (AP lost) event!\n");
  1216. break;
  1217. case FW_WOW_V2_MAGIC_PKT_EVENT:
  1218. ppsc->wakeup_reason = WOL_REASON_MAGIC_PKT;
  1219. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1220. "It's a magic packet event!\n");
  1221. break;
  1222. case FW_WOW_V2_UNICAST_PKT_EVENT:
  1223. ppsc->wakeup_reason = WOL_REASON_UNICAST_PKT;
  1224. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1225. "It's an unicast packet event!\n");
  1226. break;
  1227. case FW_WOW_V2_PATTERN_PKT_EVENT:
  1228. ppsc->wakeup_reason = WOL_REASON_PATTERN_PKT;
  1229. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1230. "It's a pattern match event!\n");
  1231. break;
  1232. case FW_WOW_V2_RTD3_SSID_MATCH_EVENT:
  1233. ppsc->wakeup_reason = WOL_REASON_RTD3_SSID_MATCH;
  1234. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1235. "It's an RTD3 Ssid match event!\n");
  1236. break;
  1237. case FW_WOW_V2_REALWOW_V2_WAKEUPPKT:
  1238. ppsc->wakeup_reason = WOL_REASON_REALWOW_V2_WAKEUPPKT;
  1239. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1240. "It's an RealWoW wake packet event!\n");
  1241. break;
  1242. case FW_WOW_V2_REALWOW_V2_ACKLOST:
  1243. ppsc->wakeup_reason = WOL_REASON_REALWOW_V2_ACKLOST;
  1244. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1245. "It's an RealWoW ack lost event!\n");
  1246. break;
  1247. default:
  1248. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1249. "WOL Read 0x1c7 = %02X, Unknown reason!\n",
  1250. fw_reason);
  1251. break;
  1252. }
  1253. }
  1254. static void _rtl8821ae_init_trx_desc_hw_address(struct ieee80211_hw *hw)
  1255. {
  1256. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1257. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1258. /*low address*/
  1259. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  1260. rtlpci->tx_ring[BEACON_QUEUE].dma & DMA_BIT_MASK(32));
  1261. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  1262. rtlpci->tx_ring[MGNT_QUEUE].dma & DMA_BIT_MASK(32));
  1263. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  1264. rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  1265. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  1266. rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  1267. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  1268. rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  1269. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  1270. rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  1271. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  1272. rtlpci->tx_ring[HIGH_QUEUE].dma & DMA_BIT_MASK(32));
  1273. rtl_write_dword(rtlpriv, REG_RX_DESA,
  1274. rtlpci->rx_ring[RX_MPDU_QUEUE].dma & DMA_BIT_MASK(32));
  1275. }
  1276. static bool _rtl8821ae_init_llt_table(struct ieee80211_hw *hw, u32 boundary)
  1277. {
  1278. bool status = true;
  1279. u32 i;
  1280. u32 txpktbuf_bndy = boundary;
  1281. u32 last_entry_of_txpktbuf = LAST_ENTRY_OF_TX_PKT_BUFFER;
  1282. for (i = 0 ; i < (txpktbuf_bndy - 1) ; i++) {
  1283. status = _rtl8821ae_llt_write(hw, i , i + 1);
  1284. if (!status)
  1285. return status;
  1286. }
  1287. status = _rtl8821ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  1288. if (!status)
  1289. return status;
  1290. for (i = txpktbuf_bndy ; i < last_entry_of_txpktbuf ; i++) {
  1291. status = _rtl8821ae_llt_write(hw, i, (i + 1));
  1292. if (!status)
  1293. return status;
  1294. }
  1295. status = _rtl8821ae_llt_write(hw, last_entry_of_txpktbuf,
  1296. txpktbuf_bndy);
  1297. if (!status)
  1298. return status;
  1299. return status;
  1300. }
  1301. static bool _rtl8821ae_dynamic_rqpn(struct ieee80211_hw *hw, u32 boundary,
  1302. u16 npq_rqpn_value, u32 rqpn_val)
  1303. {
  1304. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1305. u8 tmp;
  1306. bool ret = true;
  1307. u16 count = 0, tmp16;
  1308. bool support_remote_wakeup;
  1309. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  1310. (u8 *)(&support_remote_wakeup));
  1311. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1312. "boundary=%#X, NPQ_RQPNValue=%#X, RQPNValue=%#X\n",
  1313. boundary, npq_rqpn_value, rqpn_val);
  1314. /* stop PCIe DMA
  1315. * 1. 0x301[7:0] = 0xFE */
  1316. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
  1317. /* wait TXFF empty
  1318. * 2. polling till 0x41A[15:0]=0x07FF */
  1319. tmp16 = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  1320. while ((tmp16 & 0x07FF) != 0x07FF) {
  1321. udelay(100);
  1322. tmp16 = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  1323. count++;
  1324. if ((count % 200) == 0) {
  1325. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1326. "Tx queue is not empty for 20ms!\n");
  1327. }
  1328. if (count >= 1000) {
  1329. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1330. "Wait for Tx FIFO empty timeout!\n");
  1331. break;
  1332. }
  1333. }
  1334. /* TX pause
  1335. * 3. reg 0x522=0xFF */
  1336. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1337. /* Wait TX State Machine OK
  1338. * 4. polling till reg 0x5FB~0x5F8 = 0x00000000 for 50ms */
  1339. count = 0;
  1340. while (rtl_read_byte(rtlpriv, REG_SCH_TXCMD) != 0) {
  1341. udelay(100);
  1342. count++;
  1343. if (count >= 500) {
  1344. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1345. "Wait for TX State Machine ready timeout !!\n");
  1346. break;
  1347. }
  1348. }
  1349. /* stop RX DMA path
  1350. * 5. 0x284[18] = 1
  1351. * 6. wait till 0x284[17] == 1
  1352. * wait RX DMA idle */
  1353. count = 0;
  1354. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1355. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
  1356. do {
  1357. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1358. udelay(10);
  1359. count++;
  1360. } while (!(tmp & BIT(1)) && count < 100);
  1361. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1362. "Wait until Rx DMA Idle. count=%d REG[0x286]=0x%x\n",
  1363. count, tmp);
  1364. /* reset BB
  1365. * 7. 0x02 [0] = 0 */
  1366. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  1367. tmp &= ~(BIT(0));
  1368. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, tmp);
  1369. /* Reset TRX MAC
  1370. * 8. 0x100 = 0x00
  1371. * Delay (1ms) */
  1372. rtl_write_byte(rtlpriv, REG_CR, 0x00);
  1373. udelay(1000);
  1374. /* Disable MAC Security Engine
  1375. * 9. 0x100 bit[9]=0 */
  1376. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1377. tmp &= ~(BIT(1));
  1378. rtl_write_byte(rtlpriv, REG_CR + 1, tmp);
  1379. /* To avoid DD-Tim Circuit hang
  1380. * 10. 0x553 bit[5]=1 */
  1381. tmp = rtl_read_byte(rtlpriv, REG_DUAL_TSF_RST);
  1382. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (tmp | BIT(5)));
  1383. /* Enable MAC Security Engine
  1384. * 11. 0x100 bit[9]=1 */
  1385. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1386. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp | BIT(1)));
  1387. /* Enable TRX MAC
  1388. * 12. 0x100 = 0xFF
  1389. * Delay (1ms) */
  1390. rtl_write_byte(rtlpriv, REG_CR, 0xFF);
  1391. udelay(1000);
  1392. /* Enable BB
  1393. * 13. 0x02 [0] = 1 */
  1394. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  1395. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, (tmp | BIT(0)));
  1396. /* beacon setting
  1397. * 14,15. set beacon head page (reg 0x209 and 0x424) */
  1398. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, (u8)boundary);
  1399. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, (u8)boundary);
  1400. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, (u8)boundary);
  1401. /* 16. WMAC_LBK_BF_HD 0x45D[7:0]
  1402. * WMAC_LBK_BF_HD */
  1403. rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD,
  1404. (u8)boundary);
  1405. rtl_write_word(rtlpriv, REG_TRXFF_BNDY, boundary);
  1406. /* init LLT
  1407. * 17. init LLT */
  1408. if (!_rtl8821ae_init_llt_table(hw, boundary)) {
  1409. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING,
  1410. "Failed to init LLT table!\n");
  1411. return false;
  1412. }
  1413. /* reallocate RQPN
  1414. * 18. reallocate RQPN and init LLT */
  1415. rtl_write_word(rtlpriv, REG_RQPN_NPQ, npq_rqpn_value);
  1416. rtl_write_dword(rtlpriv, REG_RQPN, rqpn_val);
  1417. /* release Tx pause
  1418. * 19. 0x522=0x00 */
  1419. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1420. /* enable PCIE DMA
  1421. * 20. 0x301[7:0] = 0x00
  1422. * 21. 0x284[18] = 0 */
  1423. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x00);
  1424. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1425. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp&~BIT(2)));
  1426. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "End.\n");
  1427. return ret;
  1428. }
  1429. static void _rtl8821ae_simple_initialize_adapter(struct ieee80211_hw *hw)
  1430. {
  1431. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1432. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1433. struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
  1434. #if (USE_SPECIFIC_FW_TO_SUPPORT_WOWLAN == 1)
  1435. /* Re-download normal Fw. */
  1436. rtl8821ae_set_fw_related_for_wowlan(hw, false);
  1437. #endif
  1438. /* Re-Initialize LLT table. */
  1439. if (rtlhal->re_init_llt_table) {
  1440. u32 rqpn = 0x80e70808;
  1441. u8 rqpn_npq = 0, boundary = 0xF8;
  1442. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1443. rqpn = 0x80e90808;
  1444. boundary = 0xFA;
  1445. }
  1446. if (_rtl8821ae_dynamic_rqpn(hw, boundary, rqpn_npq, rqpn))
  1447. rtlhal->re_init_llt_table = false;
  1448. }
  1449. ppsc->rfpwr_state = ERFON;
  1450. }
  1451. static void _rtl8821ae_enable_l1off(struct ieee80211_hw *hw)
  1452. {
  1453. u8 tmp = 0;
  1454. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1455. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "--->\n");
  1456. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x160);
  1457. if (!(tmp & (BIT(2) | BIT(3)))) {
  1458. RT_TRACE(rtlpriv, COMP_POWER | COMP_INIT, DBG_LOUD,
  1459. "0x160(%#x)return!!\n", tmp);
  1460. return;
  1461. }
  1462. tmp = _rtl8821ae_mdio_read(rtlpriv, 0x1b);
  1463. _rtl8821ae_mdio_write(rtlpriv, 0x1b, (tmp | BIT(4)));
  1464. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x718);
  1465. _rtl8821ae_dbi_write(rtlpriv, 0x718, tmp | BIT(5));
  1466. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "<---\n");
  1467. }
  1468. static void _rtl8821ae_enable_ltr(struct ieee80211_hw *hw)
  1469. {
  1470. u8 tmp = 0;
  1471. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1472. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "--->\n");
  1473. /* Check 0x98[10] */
  1474. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x99);
  1475. if (!(tmp & BIT(2))) {
  1476. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1477. "<---0x99(%#x) return!!\n", tmp);
  1478. return;
  1479. }
  1480. /* LTR idle latency, 0x90 for 144us */
  1481. rtl_write_dword(rtlpriv, 0x798, 0x88908890);
  1482. /* LTR active latency, 0x3c for 60us */
  1483. rtl_write_dword(rtlpriv, 0x79c, 0x883c883c);
  1484. tmp = rtl_read_byte(rtlpriv, 0x7a4);
  1485. rtl_write_byte(rtlpriv, 0x7a4, (tmp | BIT(4)));
  1486. tmp = rtl_read_byte(rtlpriv, 0x7a4);
  1487. rtl_write_byte(rtlpriv, 0x7a4, (tmp & (~BIT(0))));
  1488. rtl_write_byte(rtlpriv, 0x7a4, (tmp | BIT(0)));
  1489. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "<---\n");
  1490. }
  1491. static bool _rtl8821ae_wowlan_initialize_adapter(struct ieee80211_hw *hw)
  1492. {
  1493. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1494. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1495. bool init_finished = true;
  1496. u8 tmp = 0;
  1497. /* Get Fw wake up reason. */
  1498. _rtl8821ae_get_wakeup_reason(hw);
  1499. /* Patch Pcie Rx DMA hang after S3/S4 several times.
  1500. * The root cause has not be found. */
  1501. if (_rtl8821ae_check_pcie_dma_hang(hw))
  1502. _rtl8821ae_reset_pcie_interface_dma(hw, true, false);
  1503. /* Prepare Tx/Rx Desc Hw address. */
  1504. _rtl8821ae_init_trx_desc_hw_address(hw);
  1505. /* Release Pcie Interface Rx DMA to allow wake packet DMA. */
  1506. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
  1507. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Enable PCIE Rx DMA.\n");
  1508. /* Check wake up event.
  1509. * We should check wake packet bit before disable wowlan by H2C or
  1510. * Fw will clear the bit. */
  1511. tmp = rtl_read_byte(rtlpriv, REG_FTISR + 3);
  1512. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1513. "Read REG_FTISR 0x13f = %#X\n", tmp);
  1514. /* Set the WoWLAN related function control disable. */
  1515. rtl8821ae_set_fw_wowlan_mode(hw, false);
  1516. rtl8821ae_set_fw_remote_wake_ctrl_cmd(hw, 0);
  1517. if (rtlhal->hw_rof_enable) {
  1518. tmp = rtl_read_byte(rtlpriv, REG_HSISR + 3);
  1519. if (tmp & BIT(1)) {
  1520. /* Clear GPIO9 ISR */
  1521. rtl_write_byte(rtlpriv, REG_HSISR + 3, tmp | BIT(1));
  1522. init_finished = false;
  1523. } else {
  1524. init_finished = true;
  1525. }
  1526. }
  1527. if (init_finished) {
  1528. _rtl8821ae_simple_initialize_adapter(hw);
  1529. /* Release Pcie Interface Tx DMA. */
  1530. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x00);
  1531. /* Release Pcie RX DMA */
  1532. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, 0x02);
  1533. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1534. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp & (~BIT(0))));
  1535. _rtl8821ae_enable_l1off(hw);
  1536. _rtl8821ae_enable_ltr(hw);
  1537. }
  1538. return init_finished;
  1539. }
  1540. static void _rtl8812ae_bb8812_config_1t(struct ieee80211_hw *hw)
  1541. {
  1542. /* BB OFDM RX Path_A */
  1543. rtl_set_bbreg(hw, 0x808, 0xff, 0x11);
  1544. /* BB OFDM TX Path_A */
  1545. rtl_set_bbreg(hw, 0x80c, MASKLWORD, 0x1111);
  1546. /* BB CCK R/Rx Path_A */
  1547. rtl_set_bbreg(hw, 0xa04, 0x0c000000, 0x0);
  1548. /* MCS support */
  1549. rtl_set_bbreg(hw, 0x8bc, 0xc0000060, 0x4);
  1550. /* RF Path_B HSSI OFF */
  1551. rtl_set_bbreg(hw, 0xe00, 0xf, 0x4);
  1552. /* RF Path_B Power Down */
  1553. rtl_set_bbreg(hw, 0xe90, MASKDWORD, 0);
  1554. /* ADDA Path_B OFF */
  1555. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0);
  1556. rtl_set_bbreg(hw, 0xe64, MASKDWORD, 0);
  1557. }
  1558. static void _rtl8821ae_poweroff_adapter(struct ieee80211_hw *hw)
  1559. {
  1560. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1561. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1562. u8 u1b_tmp;
  1563. rtlhal->mac_func_enable = false;
  1564. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1565. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  1566. /* 1. Run LPS WL RFOFF flow */
  1567. /* RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1568. "=====>CardDisableRTL8812E,RTL8821A_NIC_LPS_ENTER_FLOW\n");
  1569. */
  1570. rtl_hal_pwrseqcmdparsing(rtlpriv,
  1571. PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1572. PWR_INTF_PCI_MSK, RTL8821A_NIC_LPS_ENTER_FLOW);
  1573. }
  1574. /* 2. 0x1F[7:0] = 0 */
  1575. /* turn off RF */
  1576. /* rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00); */
  1577. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
  1578. rtlhal->fw_ready) {
  1579. rtl8821ae_firmware_selfreset(hw);
  1580. }
  1581. /* Reset MCU. Suggested by Filen. */
  1582. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  1583. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1b_tmp & (~BIT(2))));
  1584. /* g. MCUFWDL 0x80[1:0]=0 */
  1585. /* reset MCU ready status */
  1586. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1587. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1588. /* HW card disable configuration. */
  1589. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1590. PWR_INTF_PCI_MSK, RTL8821A_NIC_DISABLE_FLOW);
  1591. } else {
  1592. /* HW card disable configuration. */
  1593. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1594. PWR_INTF_PCI_MSK, RTL8812_NIC_DISABLE_FLOW);
  1595. }
  1596. /* Reset MCU IO Wrapper */
  1597. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1598. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
  1599. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1600. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
  1601. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1602. /* lock ISO/CLK/Power control register */
  1603. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1604. }
  1605. int rtl8821ae_hw_init(struct ieee80211_hw *hw)
  1606. {
  1607. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1608. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1609. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1610. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1611. bool rtstatus = true;
  1612. int err;
  1613. u8 tmp_u1b;
  1614. bool support_remote_wakeup;
  1615. u32 nav_upper = WIFI_NAV_UPPER_US;
  1616. rtlhal->being_init_adapter = true;
  1617. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  1618. (u8 *)(&support_remote_wakeup));
  1619. rtlpriv->intf_ops->disable_aspm(hw);
  1620. /*YP wowlan not considered*/
  1621. tmp_u1b = rtl_read_byte(rtlpriv, REG_CR);
  1622. if (tmp_u1b != 0 && tmp_u1b != 0xEA) {
  1623. rtlhal->mac_func_enable = true;
  1624. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1625. "MAC has already power on.\n");
  1626. } else {
  1627. rtlhal->mac_func_enable = false;
  1628. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_8821AE;
  1629. }
  1630. if (support_remote_wakeup &&
  1631. rtlhal->wake_from_pnp_sleep &&
  1632. rtlhal->mac_func_enable) {
  1633. if (_rtl8821ae_wowlan_initialize_adapter(hw)) {
  1634. rtlhal->being_init_adapter = false;
  1635. return 0;
  1636. }
  1637. }
  1638. if (_rtl8821ae_check_pcie_dma_hang(hw)) {
  1639. _rtl8821ae_reset_pcie_interface_dma(hw,
  1640. rtlhal->mac_func_enable,
  1641. false);
  1642. rtlhal->mac_func_enable = false;
  1643. }
  1644. /* Reset MAC/BB/RF status if it is not powered off
  1645. * before calling initialize Hw flow to prevent
  1646. * from interface and MAC status mismatch.
  1647. * 2013.06.21, by tynli. Suggested by SD1 JackieLau. */
  1648. if (rtlhal->mac_func_enable) {
  1649. _rtl8821ae_poweroff_adapter(hw);
  1650. rtlhal->mac_func_enable = false;
  1651. }
  1652. rtstatus = _rtl8821ae_init_mac(hw);
  1653. if (rtstatus != true) {
  1654. pr_err("Init MAC failed\n");
  1655. err = 1;
  1656. return err;
  1657. }
  1658. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CFG);
  1659. tmp_u1b &= 0x7F;
  1660. rtl_write_byte(rtlpriv, REG_SYS_CFG, tmp_u1b);
  1661. err = rtl8821ae_download_fw(hw, false);
  1662. if (err) {
  1663. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1664. "Failed to download FW. Init HW without FW now\n");
  1665. err = 1;
  1666. rtlhal->fw_ready = false;
  1667. return err;
  1668. } else {
  1669. rtlhal->fw_ready = true;
  1670. }
  1671. ppsc->fw_current_inpsmode = false;
  1672. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_8821AE;
  1673. rtlhal->fw_clk_change_in_progress = false;
  1674. rtlhal->allow_sw_to_change_hwclc = false;
  1675. rtlhal->last_hmeboxnum = 0;
  1676. /*SIC_Init(Adapter);
  1677. if(rtlhal->AMPDUBurstMode)
  1678. rtl_write_byte(rtlpriv,REG_AMPDU_BURST_MODE_8812, 0x7F);*/
  1679. rtl8821ae_phy_mac_config(hw);
  1680. /* because last function modify RCR, so we update
  1681. * rcr var here, or TP will unstable for receive_config
  1682. * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
  1683. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  1684. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  1685. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  1686. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);*/
  1687. rtl8821ae_phy_bb_config(hw);
  1688. rtl8821ae_phy_rf_config(hw);
  1689. if (rtlpriv->phy.rf_type == RF_1T1R &&
  1690. rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  1691. _rtl8812ae_bb8812_config_1t(hw);
  1692. _rtl8821ae_hw_configure(hw);
  1693. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_2_4G);
  1694. /*set wireless mode*/
  1695. rtlhal->mac_func_enable = true;
  1696. rtl_cam_reset_all_entry(hw);
  1697. rtl8821ae_enable_hw_security_config(hw);
  1698. ppsc->rfpwr_state = ERFON;
  1699. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  1700. _rtl8821ae_enable_aspm_back_door(hw);
  1701. rtlpriv->intf_ops->enable_aspm(hw);
  1702. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE &&
  1703. (rtlhal->rfe_type == 1 || rtlhal->rfe_type == 5))
  1704. rtl_set_bbreg(hw, 0x900, 0x00000303, 0x0302);
  1705. rtl8821ae_bt_hw_init(hw);
  1706. rtlpriv->rtlhal.being_init_adapter = false;
  1707. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_NAV_UPPER, (u8 *)&nav_upper);
  1708. /* rtl8821ae_dm_check_txpower_tracking(hw); */
  1709. /* rtl8821ae_phy_lc_calibrate(hw); */
  1710. if (support_remote_wakeup)
  1711. rtl_write_byte(rtlpriv, REG_WOW_CTRL, 0);
  1712. /* Release Rx DMA*/
  1713. tmp_u1b = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1714. if (tmp_u1b & BIT(2)) {
  1715. /* Release Rx DMA if needed*/
  1716. tmp_u1b &= ~BIT(2);
  1717. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, tmp_u1b);
  1718. }
  1719. /* Release Tx/Rx PCIE DMA if*/
  1720. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0);
  1721. rtl8821ae_dm_init(hw);
  1722. rtl8821ae_macid_initialize_mediastatus(hw);
  1723. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "rtl8821ae_hw_init() <====\n");
  1724. return err;
  1725. }
  1726. static enum version_8821ae _rtl8821ae_read_chip_version(struct ieee80211_hw *hw)
  1727. {
  1728. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1729. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1730. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1731. enum version_8821ae version = VERSION_UNKNOWN;
  1732. u32 value32;
  1733. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  1734. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1735. "ReadChipVersion8812A 0xF0 = 0x%x\n", value32);
  1736. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  1737. rtlphy->rf_type = RF_2T2R;
  1738. else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE)
  1739. rtlphy->rf_type = RF_1T1R;
  1740. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1741. "RF_Type is %x!!\n", rtlphy->rf_type);
  1742. if (value32 & TRP_VAUX_EN) {
  1743. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1744. if (rtlphy->rf_type == RF_2T2R)
  1745. version = VERSION_TEST_CHIP_2T2R_8812;
  1746. else
  1747. version = VERSION_TEST_CHIP_1T1R_8812;
  1748. } else
  1749. version = VERSION_TEST_CHIP_8821;
  1750. } else {
  1751. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1752. u32 rtl_id = ((value32 & CHIP_VER_RTL_MASK) >> 12) + 1;
  1753. if (rtlphy->rf_type == RF_2T2R)
  1754. version =
  1755. (enum version_8821ae)(CHIP_8812
  1756. | NORMAL_CHIP |
  1757. RF_TYPE_2T2R);
  1758. else
  1759. version = (enum version_8821ae)(CHIP_8812
  1760. | NORMAL_CHIP);
  1761. version = (enum version_8821ae)(version | (rtl_id << 12));
  1762. } else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1763. u32 rtl_id = value32 & CHIP_VER_RTL_MASK;
  1764. version = (enum version_8821ae)(CHIP_8821
  1765. | NORMAL_CHIP | rtl_id);
  1766. }
  1767. }
  1768. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1769. /*WL_HWROF_EN.*/
  1770. value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  1771. rtlhal->hw_rof_enable = ((value32 & WL_HWROF_EN) ? 1 : 0);
  1772. }
  1773. switch (version) {
  1774. case VERSION_TEST_CHIP_1T1R_8812:
  1775. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1776. "Chip Version ID: VERSION_TEST_CHIP_1T1R_8812\n");
  1777. break;
  1778. case VERSION_TEST_CHIP_2T2R_8812:
  1779. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1780. "Chip Version ID: VERSION_TEST_CHIP_2T2R_8812\n");
  1781. break;
  1782. case VERSION_NORMAL_TSMC_CHIP_1T1R_8812:
  1783. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1784. "Chip Version ID:VERSION_NORMAL_TSMC_CHIP_1T1R_8812\n");
  1785. break;
  1786. case VERSION_NORMAL_TSMC_CHIP_2T2R_8812:
  1787. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1788. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_2T2R_8812\n");
  1789. break;
  1790. case VERSION_NORMAL_TSMC_CHIP_1T1R_8812_C_CUT:
  1791. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1792. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_1T1R_8812 C CUT\n");
  1793. break;
  1794. case VERSION_NORMAL_TSMC_CHIP_2T2R_8812_C_CUT:
  1795. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1796. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_2T2R_8812 C CUT\n");
  1797. break;
  1798. case VERSION_TEST_CHIP_8821:
  1799. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1800. "Chip Version ID: VERSION_TEST_CHIP_8821\n");
  1801. break;
  1802. case VERSION_NORMAL_TSMC_CHIP_8821:
  1803. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1804. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_8821 A CUT\n");
  1805. break;
  1806. case VERSION_NORMAL_TSMC_CHIP_8821_B_CUT:
  1807. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1808. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_8821 B CUT\n");
  1809. break;
  1810. default:
  1811. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1812. "Chip Version ID: Unknow (0x%X)\n", version);
  1813. break;
  1814. }
  1815. return version;
  1816. }
  1817. static int _rtl8821ae_set_media_status(struct ieee80211_hw *hw,
  1818. enum nl80211_iftype type)
  1819. {
  1820. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1821. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1822. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1823. bt_msr &= 0xfc;
  1824. rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
  1825. RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
  1826. "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
  1827. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  1828. type == NL80211_IFTYPE_STATION) {
  1829. _rtl8821ae_stop_tx_beacon(hw);
  1830. _rtl8821ae_enable_bcn_sub_func(hw);
  1831. } else if (type == NL80211_IFTYPE_ADHOC ||
  1832. type == NL80211_IFTYPE_AP) {
  1833. _rtl8821ae_resume_tx_beacon(hw);
  1834. _rtl8821ae_disable_bcn_sub_func(hw);
  1835. } else {
  1836. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1837. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1838. type);
  1839. }
  1840. switch (type) {
  1841. case NL80211_IFTYPE_UNSPECIFIED:
  1842. bt_msr |= MSR_NOLINK;
  1843. ledaction = LED_CTL_LINK;
  1844. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1845. "Set Network type to NO LINK!\n");
  1846. break;
  1847. case NL80211_IFTYPE_ADHOC:
  1848. bt_msr |= MSR_ADHOC;
  1849. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1850. "Set Network type to Ad Hoc!\n");
  1851. break;
  1852. case NL80211_IFTYPE_STATION:
  1853. bt_msr |= MSR_INFRA;
  1854. ledaction = LED_CTL_LINK;
  1855. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1856. "Set Network type to STA!\n");
  1857. break;
  1858. case NL80211_IFTYPE_AP:
  1859. bt_msr |= MSR_AP;
  1860. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1861. "Set Network type to AP!\n");
  1862. break;
  1863. default:
  1864. pr_err("Network type %d not support!\n", type);
  1865. return 1;
  1866. }
  1867. rtl_write_byte(rtlpriv, MSR, bt_msr);
  1868. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1869. if ((bt_msr & MSR_MASK) == MSR_AP)
  1870. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1871. else
  1872. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1873. return 0;
  1874. }
  1875. void rtl8821ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1876. {
  1877. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1878. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1879. u32 reg_rcr = rtlpci->receive_config;
  1880. if (rtlpriv->psc.rfpwr_state != ERFON)
  1881. return;
  1882. if (check_bssid) {
  1883. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1884. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1885. (u8 *)(&reg_rcr));
  1886. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1887. } else if (!check_bssid) {
  1888. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1889. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1890. rtlpriv->cfg->ops->set_hw_reg(hw,
  1891. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1892. }
  1893. }
  1894. int rtl8821ae_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1895. {
  1896. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1897. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "rtl8821ae_set_network_type!\n");
  1898. if (_rtl8821ae_set_media_status(hw, type))
  1899. return -EOPNOTSUPP;
  1900. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1901. if (type != NL80211_IFTYPE_AP)
  1902. rtl8821ae_set_check_bssid(hw, true);
  1903. } else {
  1904. rtl8821ae_set_check_bssid(hw, false);
  1905. }
  1906. return 0;
  1907. }
  1908. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  1909. void rtl8821ae_set_qos(struct ieee80211_hw *hw, int aci)
  1910. {
  1911. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1912. rtl8821ae_dm_init_edca_turbo(hw);
  1913. switch (aci) {
  1914. case AC1_BK:
  1915. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1916. break;
  1917. case AC0_BE:
  1918. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
  1919. break;
  1920. case AC2_VI:
  1921. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1922. break;
  1923. case AC3_VO:
  1924. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1925. break;
  1926. default:
  1927. WARN_ONCE(true, "rtl8821ae: invalid aci: %d !\n", aci);
  1928. break;
  1929. }
  1930. }
  1931. static void rtl8821ae_clear_interrupt(struct ieee80211_hw *hw)
  1932. {
  1933. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1934. u32 tmp = rtl_read_dword(rtlpriv, REG_HISR);
  1935. rtl_write_dword(rtlpriv, REG_HISR, tmp);
  1936. tmp = rtl_read_dword(rtlpriv, REG_HISRE);
  1937. rtl_write_dword(rtlpriv, REG_HISRE, tmp);
  1938. tmp = rtl_read_dword(rtlpriv, REG_HSISR);
  1939. rtl_write_dword(rtlpriv, REG_HSISR, tmp);
  1940. }
  1941. void rtl8821ae_enable_interrupt(struct ieee80211_hw *hw)
  1942. {
  1943. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1944. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1945. if (rtlpci->int_clear)
  1946. rtl8821ae_clear_interrupt(hw);/*clear it here first*/
  1947. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1948. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1949. rtlpci->irq_enabled = true;
  1950. /* there are some C2H CMDs have been sent before
  1951. system interrupt is enabled, e.g., C2H, CPWM.
  1952. *So we need to clear all C2H events that FW has
  1953. notified, otherwise FW won't schedule any commands anymore.
  1954. */
  1955. /* rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0); */
  1956. /*enable system interrupt*/
  1957. rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
  1958. }
  1959. void rtl8821ae_disable_interrupt(struct ieee80211_hw *hw)
  1960. {
  1961. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1962. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1963. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1964. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1965. rtlpci->irq_enabled = false;
  1966. /*synchronize_irq(rtlpci->pdev->irq);*/
  1967. }
  1968. static void _rtl8821ae_clear_pci_pme_status(struct ieee80211_hw *hw)
  1969. {
  1970. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1971. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1972. u16 cap_hdr;
  1973. u8 cap_pointer;
  1974. u8 cap_id = 0xff;
  1975. u8 pmcs_reg;
  1976. u8 cnt = 0;
  1977. /* Get the Capability pointer first,
  1978. * the Capability Pointer is located at
  1979. * offset 0x34 from the Function Header */
  1980. pci_read_config_byte(rtlpci->pdev, 0x34, &cap_pointer);
  1981. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1982. "PCI configuration 0x34 = 0x%2x\n", cap_pointer);
  1983. do {
  1984. pci_read_config_word(rtlpci->pdev, cap_pointer, &cap_hdr);
  1985. cap_id = cap_hdr & 0xFF;
  1986. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1987. "in pci configuration, cap_pointer%x = %x\n",
  1988. cap_pointer, cap_id);
  1989. if (cap_id == 0x01) {
  1990. break;
  1991. } else {
  1992. /* point to next Capability */
  1993. cap_pointer = (cap_hdr >> 8) & 0xFF;
  1994. /* 0: end of pci capability, 0xff: invalid value */
  1995. if (cap_pointer == 0x00 || cap_pointer == 0xff) {
  1996. cap_id = 0xff;
  1997. break;
  1998. }
  1999. }
  2000. } while (cnt++ < 200);
  2001. if (cap_id == 0x01) {
  2002. /* Get the PM CSR (Control/Status Register),
  2003. * The PME_Status is located at PM Capatibility offset 5, bit 7
  2004. */
  2005. pci_read_config_byte(rtlpci->pdev, cap_pointer + 5, &pmcs_reg);
  2006. if (pmcs_reg & BIT(7)) {
  2007. /* PME event occured, clear the PM_Status by write 1 */
  2008. pmcs_reg = pmcs_reg | BIT(7);
  2009. pci_write_config_byte(rtlpci->pdev, cap_pointer + 5,
  2010. pmcs_reg);
  2011. /* Read it back to check */
  2012. pci_read_config_byte(rtlpci->pdev, cap_pointer + 5,
  2013. &pmcs_reg);
  2014. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  2015. "Clear PME status 0x%2x to 0x%2x\n",
  2016. cap_pointer + 5, pmcs_reg);
  2017. } else {
  2018. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  2019. "PME status(0x%2x) = 0x%2x\n",
  2020. cap_pointer + 5, pmcs_reg);
  2021. }
  2022. } else {
  2023. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING,
  2024. "Cannot find PME Capability\n");
  2025. }
  2026. }
  2027. void rtl8821ae_card_disable(struct ieee80211_hw *hw)
  2028. {
  2029. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2030. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2031. struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
  2032. struct rtl_mac *mac = rtl_mac(rtlpriv);
  2033. enum nl80211_iftype opmode;
  2034. bool support_remote_wakeup;
  2035. u8 tmp;
  2036. u32 count = 0;
  2037. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  2038. (u8 *)(&support_remote_wakeup));
  2039. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2040. if (!(support_remote_wakeup && mac->opmode == NL80211_IFTYPE_STATION)
  2041. || !rtlhal->enter_pnp_sleep) {
  2042. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Normal Power off\n");
  2043. mac->link_state = MAC80211_NOLINK;
  2044. opmode = NL80211_IFTYPE_UNSPECIFIED;
  2045. _rtl8821ae_set_media_status(hw, opmode);
  2046. _rtl8821ae_poweroff_adapter(hw);
  2047. } else {
  2048. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Wowlan Supported.\n");
  2049. /* 3 <1> Prepare for configuring wowlan related infomations */
  2050. /* Clear Fw WoWLAN event. */
  2051. rtl_write_byte(rtlpriv, REG_MCUTST_WOWLAN, 0x0);
  2052. #if (USE_SPECIFIC_FW_TO_SUPPORT_WOWLAN == 1)
  2053. rtl8821ae_set_fw_related_for_wowlan(hw, true);
  2054. #endif
  2055. /* Dynamically adjust Tx packet boundary
  2056. * for download reserved page packet.
  2057. * reserve 30 pages for rsvd page */
  2058. if (_rtl8821ae_dynamic_rqpn(hw, 0xE0, 0x3, 0x80c20d0d))
  2059. rtlhal->re_init_llt_table = true;
  2060. /* 3 <2> Set Fw releted H2C cmd. */
  2061. /* Set WoWLAN related security information. */
  2062. rtl8821ae_set_fw_global_info_cmd(hw);
  2063. _rtl8821ae_download_rsvd_page(hw, true);
  2064. /* Just enable AOAC related functions when we connect to AP. */
  2065. printk("mac->link_state = %d\n", mac->link_state);
  2066. if (mac->link_state >= MAC80211_LINKED &&
  2067. mac->opmode == NL80211_IFTYPE_STATION) {
  2068. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  2069. rtl8821ae_set_fw_media_status_rpt_cmd(hw,
  2070. RT_MEDIA_CONNECT);
  2071. rtl8821ae_set_fw_wowlan_mode(hw, true);
  2072. /* Enable Fw Keep alive mechanism. */
  2073. rtl8821ae_set_fw_keep_alive_cmd(hw, true);
  2074. /* Enable disconnect decision control. */
  2075. rtl8821ae_set_fw_disconnect_decision_ctrl_cmd(hw, true);
  2076. }
  2077. /* 3 <3> Hw Configutations */
  2078. /* Wait untill Rx DMA Finished before host sleep.
  2079. * FW Pause Rx DMA may happens when received packet doing dma.
  2080. */
  2081. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, BIT(2));
  2082. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  2083. count = 0;
  2084. while (!(tmp & BIT(1)) && (count++ < 100)) {
  2085. udelay(10);
  2086. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  2087. }
  2088. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2089. "Wait Rx DMA Finished before host sleep. count=%d\n",
  2090. count);
  2091. /* reset trx ring */
  2092. rtlpriv->intf_ops->reset_trx_ring(hw);
  2093. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x0);
  2094. _rtl8821ae_clear_pci_pme_status(hw);
  2095. tmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  2096. rtl_write_byte(rtlpriv, REG_SYS_CLKR, tmp | BIT(3));
  2097. /* prevent 8051 to be reset by PERST */
  2098. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x20);
  2099. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x60);
  2100. }
  2101. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  2102. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  2103. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  2104. /* For wowlan+LPS+32k. */
  2105. if (support_remote_wakeup && rtlhal->enter_pnp_sleep) {
  2106. /* Set the WoWLAN related function control enable.
  2107. * It should be the last H2C cmd in the WoWLAN flow. */
  2108. rtl8821ae_set_fw_remote_wake_ctrl_cmd(hw, 1);
  2109. /* Stop Pcie Interface Tx DMA. */
  2110. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xff);
  2111. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Stop PCIE Tx DMA.\n");
  2112. /* Wait for TxDMA idle. */
  2113. count = 0;
  2114. do {
  2115. tmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG);
  2116. udelay(10);
  2117. count++;
  2118. } while ((tmp != 0) && (count < 100));
  2119. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2120. "Wait Tx DMA Finished before host sleep. count=%d\n",
  2121. count);
  2122. if (rtlhal->hw_rof_enable) {
  2123. printk("hw_rof_enable\n");
  2124. tmp = rtl_read_byte(rtlpriv, REG_HSISR + 3);
  2125. rtl_write_byte(rtlpriv, REG_HSISR + 3, tmp | BIT(1));
  2126. }
  2127. }
  2128. /* after power off we should do iqk again */
  2129. rtlpriv->phy.iqk_initialized = false;
  2130. }
  2131. void rtl8821ae_interrupt_recognized(struct ieee80211_hw *hw,
  2132. u32 *p_inta, u32 *p_intb)
  2133. {
  2134. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2135. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2136. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  2137. rtl_write_dword(rtlpriv, ISR, *p_inta);
  2138. *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  2139. rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
  2140. }
  2141. void rtl8821ae_set_beacon_related_registers(struct ieee80211_hw *hw)
  2142. {
  2143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2144. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2145. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2146. u16 bcn_interval, atim_window;
  2147. bcn_interval = mac->beacon_interval;
  2148. atim_window = 2; /*FIX MERGE */
  2149. rtl8821ae_disable_interrupt(hw);
  2150. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  2151. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  2152. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  2153. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  2154. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  2155. rtl_write_byte(rtlpriv, 0x606, 0x30);
  2156. rtlpci->reg_bcn_ctrl_val |= BIT(3);
  2157. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  2158. rtl8821ae_enable_interrupt(hw);
  2159. }
  2160. void rtl8821ae_set_beacon_interval(struct ieee80211_hw *hw)
  2161. {
  2162. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2163. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2164. u16 bcn_interval = mac->beacon_interval;
  2165. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  2166. "beacon_interval:%d\n", bcn_interval);
  2167. rtl8821ae_disable_interrupt(hw);
  2168. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  2169. rtl8821ae_enable_interrupt(hw);
  2170. }
  2171. void rtl8821ae_update_interrupt_mask(struct ieee80211_hw *hw,
  2172. u32 add_msr, u32 rm_msr)
  2173. {
  2174. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2175. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2176. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  2177. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  2178. if (add_msr)
  2179. rtlpci->irq_mask[0] |= add_msr;
  2180. if (rm_msr)
  2181. rtlpci->irq_mask[0] &= (~rm_msr);
  2182. rtl8821ae_disable_interrupt(hw);
  2183. rtl8821ae_enable_interrupt(hw);
  2184. }
  2185. static u8 _rtl8821ae_get_chnl_group(u8 chnl)
  2186. {
  2187. u8 group = 0;
  2188. if (chnl <= 14) {
  2189. if (1 <= chnl && chnl <= 2)
  2190. group = 0;
  2191. else if (3 <= chnl && chnl <= 5)
  2192. group = 1;
  2193. else if (6 <= chnl && chnl <= 8)
  2194. group = 2;
  2195. else if (9 <= chnl && chnl <= 11)
  2196. group = 3;
  2197. else /*if (12 <= chnl && chnl <= 14)*/
  2198. group = 4;
  2199. } else {
  2200. if (36 <= chnl && chnl <= 42)
  2201. group = 0;
  2202. else if (44 <= chnl && chnl <= 48)
  2203. group = 1;
  2204. else if (50 <= chnl && chnl <= 58)
  2205. group = 2;
  2206. else if (60 <= chnl && chnl <= 64)
  2207. group = 3;
  2208. else if (100 <= chnl && chnl <= 106)
  2209. group = 4;
  2210. else if (108 <= chnl && chnl <= 114)
  2211. group = 5;
  2212. else if (116 <= chnl && chnl <= 122)
  2213. group = 6;
  2214. else if (124 <= chnl && chnl <= 130)
  2215. group = 7;
  2216. else if (132 <= chnl && chnl <= 138)
  2217. group = 8;
  2218. else if (140 <= chnl && chnl <= 144)
  2219. group = 9;
  2220. else if (149 <= chnl && chnl <= 155)
  2221. group = 10;
  2222. else if (157 <= chnl && chnl <= 161)
  2223. group = 11;
  2224. else if (165 <= chnl && chnl <= 171)
  2225. group = 12;
  2226. else if (173 <= chnl && chnl <= 177)
  2227. group = 13;
  2228. else
  2229. WARN_ONCE(true,
  2230. "rtl8821ae: 5G, Channel %d in Group not found\n",
  2231. chnl);
  2232. }
  2233. return group;
  2234. }
  2235. static void _rtl8821ae_read_power_value_fromprom(struct ieee80211_hw *hw,
  2236. struct txpower_info_2g *pwrinfo24g,
  2237. struct txpower_info_5g *pwrinfo5g,
  2238. bool autoload_fail,
  2239. u8 *hwinfo)
  2240. {
  2241. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2242. u32 rfPath, eeAddr = EEPROM_TX_PWR_INX, group, TxCount = 0;
  2243. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2244. "hal_ReadPowerValueFromPROM8821ae(): hwinfo[0x%x]=0x%x\n",
  2245. (eeAddr+1), hwinfo[eeAddr+1]);
  2246. if (0xFF == hwinfo[eeAddr+1]) /*YJ,add,120316*/
  2247. autoload_fail = true;
  2248. if (autoload_fail) {
  2249. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2250. "auto load fail : Use Default value!\n");
  2251. for (rfPath = 0 ; rfPath < MAX_RF_PATH ; rfPath++) {
  2252. /*2.4G default value*/
  2253. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  2254. pwrinfo24g->index_cck_base[rfPath][group] = 0x2D;
  2255. pwrinfo24g->index_bw40_base[rfPath][group] = 0x2D;
  2256. }
  2257. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2258. if (TxCount == 0) {
  2259. pwrinfo24g->bw20_diff[rfPath][0] = 0x02;
  2260. pwrinfo24g->ofdm_diff[rfPath][0] = 0x04;
  2261. } else {
  2262. pwrinfo24g->bw20_diff[rfPath][TxCount] = 0xFE;
  2263. pwrinfo24g->bw40_diff[rfPath][TxCount] = 0xFE;
  2264. pwrinfo24g->cck_diff[rfPath][TxCount] = 0xFE;
  2265. pwrinfo24g->ofdm_diff[rfPath][TxCount] = 0xFE;
  2266. }
  2267. }
  2268. /*5G default value*/
  2269. for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++)
  2270. pwrinfo5g->index_bw40_base[rfPath][group] = 0x2A;
  2271. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2272. if (TxCount == 0) {
  2273. pwrinfo5g->ofdm_diff[rfPath][0] = 0x04;
  2274. pwrinfo5g->bw20_diff[rfPath][0] = 0x00;
  2275. pwrinfo5g->bw80_diff[rfPath][0] = 0xFE;
  2276. pwrinfo5g->bw160_diff[rfPath][0] = 0xFE;
  2277. } else {
  2278. pwrinfo5g->ofdm_diff[rfPath][0] = 0xFE;
  2279. pwrinfo5g->bw20_diff[rfPath][0] = 0xFE;
  2280. pwrinfo5g->bw40_diff[rfPath][0] = 0xFE;
  2281. pwrinfo5g->bw80_diff[rfPath][0] = 0xFE;
  2282. pwrinfo5g->bw160_diff[rfPath][0] = 0xFE;
  2283. }
  2284. }
  2285. }
  2286. return;
  2287. }
  2288. rtl_priv(hw)->efuse.txpwr_fromeprom = true;
  2289. for (rfPath = 0 ; rfPath < MAX_RF_PATH ; rfPath++) {
  2290. /*2.4G default value*/
  2291. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  2292. pwrinfo24g->index_cck_base[rfPath][group] = hwinfo[eeAddr++];
  2293. if (pwrinfo24g->index_cck_base[rfPath][group] == 0xFF)
  2294. pwrinfo24g->index_cck_base[rfPath][group] = 0x2D;
  2295. }
  2296. for (group = 0 ; group < MAX_CHNL_GROUP_24G - 1; group++) {
  2297. pwrinfo24g->index_bw40_base[rfPath][group] = hwinfo[eeAddr++];
  2298. if (pwrinfo24g->index_bw40_base[rfPath][group] == 0xFF)
  2299. pwrinfo24g->index_bw40_base[rfPath][group] = 0x2D;
  2300. }
  2301. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2302. if (TxCount == 0) {
  2303. pwrinfo24g->bw40_diff[rfPath][TxCount] = 0;
  2304. /*bit sign number to 8 bit sign number*/
  2305. pwrinfo24g->bw20_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2306. if (pwrinfo24g->bw20_diff[rfPath][TxCount] & BIT(3))
  2307. pwrinfo24g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2308. /*bit sign number to 8 bit sign number*/
  2309. pwrinfo24g->ofdm_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2310. if (pwrinfo24g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2311. pwrinfo24g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2312. pwrinfo24g->cck_diff[rfPath][TxCount] = 0;
  2313. eeAddr++;
  2314. } else {
  2315. pwrinfo24g->bw40_diff[rfPath][TxCount] = (hwinfo[eeAddr]&0xf0) >> 4;
  2316. if (pwrinfo24g->bw40_diff[rfPath][TxCount] & BIT(3))
  2317. pwrinfo24g->bw40_diff[rfPath][TxCount] |= 0xF0;
  2318. pwrinfo24g->bw20_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2319. if (pwrinfo24g->bw20_diff[rfPath][TxCount] & BIT(3))
  2320. pwrinfo24g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2321. eeAddr++;
  2322. pwrinfo24g->ofdm_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2323. if (pwrinfo24g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2324. pwrinfo24g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2325. pwrinfo24g->cck_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2326. if (pwrinfo24g->cck_diff[rfPath][TxCount] & BIT(3))
  2327. pwrinfo24g->cck_diff[rfPath][TxCount] |= 0xF0;
  2328. eeAddr++;
  2329. }
  2330. }
  2331. /*5G default value*/
  2332. for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++) {
  2333. pwrinfo5g->index_bw40_base[rfPath][group] = hwinfo[eeAddr++];
  2334. if (pwrinfo5g->index_bw40_base[rfPath][group] == 0xFF)
  2335. pwrinfo5g->index_bw40_base[rfPath][group] = 0xFE;
  2336. }
  2337. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2338. if (TxCount == 0) {
  2339. pwrinfo5g->bw40_diff[rfPath][TxCount] = 0;
  2340. pwrinfo5g->bw20_diff[rfPath][0] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2341. if (pwrinfo5g->bw20_diff[rfPath][TxCount] & BIT(3))
  2342. pwrinfo5g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2343. pwrinfo5g->ofdm_diff[rfPath][0] = (hwinfo[eeAddr] & 0x0f);
  2344. if (pwrinfo5g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2345. pwrinfo5g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2346. eeAddr++;
  2347. } else {
  2348. pwrinfo5g->bw40_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2349. if (pwrinfo5g->bw40_diff[rfPath][TxCount] & BIT(3))
  2350. pwrinfo5g->bw40_diff[rfPath][TxCount] |= 0xF0;
  2351. pwrinfo5g->bw20_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2352. if (pwrinfo5g->bw20_diff[rfPath][TxCount] & BIT(3))
  2353. pwrinfo5g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2354. eeAddr++;
  2355. }
  2356. }
  2357. pwrinfo5g->ofdm_diff[rfPath][1] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2358. pwrinfo5g->ofdm_diff[rfPath][2] = (hwinfo[eeAddr] & 0x0f);
  2359. eeAddr++;
  2360. pwrinfo5g->ofdm_diff[rfPath][3] = (hwinfo[eeAddr] & 0x0f);
  2361. eeAddr++;
  2362. for (TxCount = 1; TxCount < MAX_TX_COUNT; TxCount++) {
  2363. if (pwrinfo5g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2364. pwrinfo5g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2365. }
  2366. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2367. pwrinfo5g->bw80_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2368. /* 4bit sign number to 8 bit sign number */
  2369. if (pwrinfo5g->bw80_diff[rfPath][TxCount] & BIT(3))
  2370. pwrinfo5g->bw80_diff[rfPath][TxCount] |= 0xF0;
  2371. /* 4bit sign number to 8 bit sign number */
  2372. pwrinfo5g->bw160_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2373. if (pwrinfo5g->bw160_diff[rfPath][TxCount] & BIT(3))
  2374. pwrinfo5g->bw160_diff[rfPath][TxCount] |= 0xF0;
  2375. eeAddr++;
  2376. }
  2377. }
  2378. }
  2379. #if 0
  2380. static void _rtl8812ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  2381. bool autoload_fail,
  2382. u8 *hwinfo)
  2383. {
  2384. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2385. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2386. struct txpower_info_2g pwrinfo24g;
  2387. struct txpower_info_5g pwrinfo5g;
  2388. u8 rf_path, index;
  2389. u8 i;
  2390. _rtl8821ae_read_power_value_fromprom(hw, &pwrinfo24g,
  2391. &pwrinfo5g, autoload_fail, hwinfo);
  2392. for (rf_path = 0; rf_path < 2; rf_path++) {
  2393. for (i = 0; i < CHANNEL_MAX_NUMBER_2G; i++) {
  2394. index = _rtl8821ae_get_chnl_group(i + 1);
  2395. if (i == CHANNEL_MAX_NUMBER_2G - 1) {
  2396. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2397. pwrinfo24g.index_cck_base[rf_path][5];
  2398. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2399. pwrinfo24g.index_bw40_base[rf_path][index];
  2400. } else {
  2401. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2402. pwrinfo24g.index_cck_base[rf_path][index];
  2403. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2404. pwrinfo24g.index_bw40_base[rf_path][index];
  2405. }
  2406. }
  2407. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
  2408. index = _rtl8821ae_get_chnl_group(channel5g[i]);
  2409. rtlefuse->txpwr_5g_bw40base[rf_path][i] =
  2410. pwrinfo5g.index_bw40_base[rf_path][index];
  2411. }
  2412. for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
  2413. u8 upper, lower;
  2414. index = _rtl8821ae_get_chnl_group(channel5g_80m[i]);
  2415. upper = pwrinfo5g.index_bw40_base[rf_path][index];
  2416. lower = pwrinfo5g.index_bw40_base[rf_path][index + 1];
  2417. rtlefuse->txpwr_5g_bw80base[rf_path][i] = (upper + lower) / 2;
  2418. }
  2419. for (i = 0; i < MAX_TX_COUNT; i++) {
  2420. rtlefuse->txpwr_cckdiff[rf_path][i] =
  2421. pwrinfo24g.cck_diff[rf_path][i];
  2422. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  2423. pwrinfo24g.ofdm_diff[rf_path][i];
  2424. rtlefuse->txpwr_ht20diff[rf_path][i] =
  2425. pwrinfo24g.bw20_diff[rf_path][i];
  2426. rtlefuse->txpwr_ht40diff[rf_path][i] =
  2427. pwrinfo24g.bw40_diff[rf_path][i];
  2428. rtlefuse->txpwr_5g_ofdmdiff[rf_path][i] =
  2429. pwrinfo5g.ofdm_diff[rf_path][i];
  2430. rtlefuse->txpwr_5g_bw20diff[rf_path][i] =
  2431. pwrinfo5g.bw20_diff[rf_path][i];
  2432. rtlefuse->txpwr_5g_bw40diff[rf_path][i] =
  2433. pwrinfo5g.bw40_diff[rf_path][i];
  2434. rtlefuse->txpwr_5g_bw80diff[rf_path][i] =
  2435. pwrinfo5g.bw80_diff[rf_path][i];
  2436. }
  2437. }
  2438. if (!autoload_fail) {
  2439. rtlefuse->eeprom_regulatory =
  2440. hwinfo[EEPROM_RF_BOARD_OPTION] & 0x07;/*bit0~2*/
  2441. if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xFF)
  2442. rtlefuse->eeprom_regulatory = 0;
  2443. } else {
  2444. rtlefuse->eeprom_regulatory = 0;
  2445. }
  2446. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  2447. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  2448. }
  2449. #endif
  2450. static void _rtl8821ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  2451. bool autoload_fail,
  2452. u8 *hwinfo)
  2453. {
  2454. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2455. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2456. struct txpower_info_2g pwrinfo24g;
  2457. struct txpower_info_5g pwrinfo5g;
  2458. u8 rf_path, index;
  2459. u8 i;
  2460. _rtl8821ae_read_power_value_fromprom(hw, &pwrinfo24g,
  2461. &pwrinfo5g, autoload_fail, hwinfo);
  2462. for (rf_path = 0; rf_path < 2; rf_path++) {
  2463. for (i = 0; i < CHANNEL_MAX_NUMBER_2G; i++) {
  2464. index = _rtl8821ae_get_chnl_group(i + 1);
  2465. if (i == CHANNEL_MAX_NUMBER_2G - 1) {
  2466. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2467. pwrinfo24g.index_cck_base[rf_path][5];
  2468. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2469. pwrinfo24g.index_bw40_base[rf_path][index];
  2470. } else {
  2471. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2472. pwrinfo24g.index_cck_base[rf_path][index];
  2473. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2474. pwrinfo24g.index_bw40_base[rf_path][index];
  2475. }
  2476. }
  2477. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
  2478. index = _rtl8821ae_get_chnl_group(channel5g[i]);
  2479. rtlefuse->txpwr_5g_bw40base[rf_path][i] =
  2480. pwrinfo5g.index_bw40_base[rf_path][index];
  2481. }
  2482. for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
  2483. u8 upper, lower;
  2484. index = _rtl8821ae_get_chnl_group(channel5g_80m[i]);
  2485. upper = pwrinfo5g.index_bw40_base[rf_path][index];
  2486. lower = pwrinfo5g.index_bw40_base[rf_path][index + 1];
  2487. rtlefuse->txpwr_5g_bw80base[rf_path][i] = (upper + lower) / 2;
  2488. }
  2489. for (i = 0; i < MAX_TX_COUNT; i++) {
  2490. rtlefuse->txpwr_cckdiff[rf_path][i] =
  2491. pwrinfo24g.cck_diff[rf_path][i];
  2492. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  2493. pwrinfo24g.ofdm_diff[rf_path][i];
  2494. rtlefuse->txpwr_ht20diff[rf_path][i] =
  2495. pwrinfo24g.bw20_diff[rf_path][i];
  2496. rtlefuse->txpwr_ht40diff[rf_path][i] =
  2497. pwrinfo24g.bw40_diff[rf_path][i];
  2498. rtlefuse->txpwr_5g_ofdmdiff[rf_path][i] =
  2499. pwrinfo5g.ofdm_diff[rf_path][i];
  2500. rtlefuse->txpwr_5g_bw20diff[rf_path][i] =
  2501. pwrinfo5g.bw20_diff[rf_path][i];
  2502. rtlefuse->txpwr_5g_bw40diff[rf_path][i] =
  2503. pwrinfo5g.bw40_diff[rf_path][i];
  2504. rtlefuse->txpwr_5g_bw80diff[rf_path][i] =
  2505. pwrinfo5g.bw80_diff[rf_path][i];
  2506. }
  2507. }
  2508. /*bit0~2*/
  2509. if (!autoload_fail) {
  2510. rtlefuse->eeprom_regulatory = hwinfo[EEPROM_RF_BOARD_OPTION] & 0x07;
  2511. if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xFF)
  2512. rtlefuse->eeprom_regulatory = 0;
  2513. } else {
  2514. rtlefuse->eeprom_regulatory = 0;
  2515. }
  2516. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  2517. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  2518. }
  2519. static void _rtl8812ae_read_pa_type(struct ieee80211_hw *hw, u8 *hwinfo,
  2520. bool autoload_fail)
  2521. {
  2522. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2523. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2524. if (!autoload_fail) {
  2525. rtlhal->pa_type_2g = hwinfo[0xBC];
  2526. rtlhal->lna_type_2g = hwinfo[0xBD];
  2527. if (rtlhal->pa_type_2g == 0xFF && rtlhal->lna_type_2g == 0xFF) {
  2528. rtlhal->pa_type_2g = 0;
  2529. rtlhal->lna_type_2g = 0;
  2530. }
  2531. rtlhal->external_pa_2g = ((rtlhal->pa_type_2g & BIT(5)) &&
  2532. (rtlhal->pa_type_2g & BIT(4))) ?
  2533. 1 : 0;
  2534. rtlhal->external_lna_2g = ((rtlhal->lna_type_2g & BIT(7)) &&
  2535. (rtlhal->lna_type_2g & BIT(3))) ?
  2536. 1 : 0;
  2537. rtlhal->pa_type_5g = hwinfo[0xBC];
  2538. rtlhal->lna_type_5g = hwinfo[0xBF];
  2539. if (rtlhal->pa_type_5g == 0xFF && rtlhal->lna_type_5g == 0xFF) {
  2540. rtlhal->pa_type_5g = 0;
  2541. rtlhal->lna_type_5g = 0;
  2542. }
  2543. rtlhal->external_pa_5g = ((rtlhal->pa_type_5g & BIT(1)) &&
  2544. (rtlhal->pa_type_5g & BIT(0))) ?
  2545. 1 : 0;
  2546. rtlhal->external_lna_5g = ((rtlhal->lna_type_5g & BIT(7)) &&
  2547. (rtlhal->lna_type_5g & BIT(3))) ?
  2548. 1 : 0;
  2549. } else {
  2550. rtlhal->external_pa_2g = 0;
  2551. rtlhal->external_lna_2g = 0;
  2552. rtlhal->external_pa_5g = 0;
  2553. rtlhal->external_lna_5g = 0;
  2554. }
  2555. }
  2556. static void _rtl8821ae_read_pa_type(struct ieee80211_hw *hw, u8 *hwinfo,
  2557. bool autoload_fail)
  2558. {
  2559. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2560. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2561. if (!autoload_fail) {
  2562. rtlhal->pa_type_2g = hwinfo[0xBC];
  2563. rtlhal->lna_type_2g = hwinfo[0xBD];
  2564. if (rtlhal->pa_type_2g == 0xFF && rtlhal->lna_type_2g == 0xFF) {
  2565. rtlhal->pa_type_2g = 0;
  2566. rtlhal->lna_type_2g = 0;
  2567. }
  2568. rtlhal->external_pa_2g = (rtlhal->pa_type_2g & BIT(5)) ? 1 : 0;
  2569. rtlhal->external_lna_2g = (rtlhal->lna_type_2g & BIT(7)) ? 1 : 0;
  2570. rtlhal->pa_type_5g = hwinfo[0xBC];
  2571. rtlhal->lna_type_5g = hwinfo[0xBF];
  2572. if (rtlhal->pa_type_5g == 0xFF && rtlhal->lna_type_5g == 0xFF) {
  2573. rtlhal->pa_type_5g = 0;
  2574. rtlhal->lna_type_5g = 0;
  2575. }
  2576. rtlhal->external_pa_5g = (rtlhal->pa_type_5g & BIT(1)) ? 1 : 0;
  2577. rtlhal->external_lna_5g = (rtlhal->lna_type_5g & BIT(7)) ? 1 : 0;
  2578. } else {
  2579. rtlhal->external_pa_2g = 0;
  2580. rtlhal->external_lna_2g = 0;
  2581. rtlhal->external_pa_5g = 0;
  2582. rtlhal->external_lna_5g = 0;
  2583. }
  2584. }
  2585. static void _rtl8821ae_read_rfe_type(struct ieee80211_hw *hw, u8 *hwinfo,
  2586. bool autoload_fail)
  2587. {
  2588. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2589. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2590. if (!autoload_fail) {
  2591. if (hwinfo[EEPROM_RFE_OPTION] & BIT(7)) {
  2592. if (rtlhal->external_lna_5g) {
  2593. if (rtlhal->external_pa_5g) {
  2594. if (rtlhal->external_lna_2g &&
  2595. rtlhal->external_pa_2g)
  2596. rtlhal->rfe_type = 3;
  2597. else
  2598. rtlhal->rfe_type = 0;
  2599. } else {
  2600. rtlhal->rfe_type = 2;
  2601. }
  2602. } else {
  2603. rtlhal->rfe_type = 4;
  2604. }
  2605. } else {
  2606. rtlhal->rfe_type = hwinfo[EEPROM_RFE_OPTION] & 0x3F;
  2607. if (rtlhal->rfe_type == 4 &&
  2608. (rtlhal->external_pa_5g ||
  2609. rtlhal->external_pa_2g ||
  2610. rtlhal->external_lna_5g ||
  2611. rtlhal->external_lna_2g)) {
  2612. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  2613. rtlhal->rfe_type = 2;
  2614. }
  2615. }
  2616. } else {
  2617. rtlhal->rfe_type = 0x04;
  2618. }
  2619. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2620. "RFE Type: 0x%2x\n", rtlhal->rfe_type);
  2621. }
  2622. static void _rtl8812ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2623. bool auto_load_fail, u8 *hwinfo)
  2624. {
  2625. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2626. u8 value;
  2627. if (!auto_load_fail) {
  2628. value = *(u8 *)&hwinfo[EEPROM_RF_BOARD_OPTION];
  2629. if (((value & 0xe0) >> 5) == 0x1)
  2630. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2631. else
  2632. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2633. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8812A;
  2634. value = hwinfo[EEPROM_RF_BT_SETTING];
  2635. rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
  2636. } else {
  2637. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2638. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8812A;
  2639. rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
  2640. }
  2641. /*move BT_InitHalVars() to init_sw_vars*/
  2642. }
  2643. static void _rtl8821ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2644. bool auto_load_fail, u8 *hwinfo)
  2645. {
  2646. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2647. u8 value;
  2648. u32 tmpu_32;
  2649. if (!auto_load_fail) {
  2650. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  2651. if (tmpu_32 & BIT(18))
  2652. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2653. else
  2654. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2655. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8821A;
  2656. value = hwinfo[EEPROM_RF_BT_SETTING];
  2657. rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
  2658. } else {
  2659. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2660. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8821A;
  2661. rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
  2662. }
  2663. /*move BT_InitHalVars() to init_sw_vars*/
  2664. }
  2665. static void _rtl8821ae_read_adapter_info(struct ieee80211_hw *hw, bool b_pseudo_test)
  2666. {
  2667. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2668. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2669. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2670. int params[] = {RTL_EEPROM_ID, EEPROM_VID, EEPROM_DID,
  2671. EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
  2672. EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
  2673. COUNTRY_CODE_WORLD_WIDE_13};
  2674. u8 *hwinfo;
  2675. if (b_pseudo_test) {
  2676. ;/* need add */
  2677. }
  2678. hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
  2679. if (!hwinfo)
  2680. return;
  2681. if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
  2682. goto exit;
  2683. _rtl8821ae_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  2684. hwinfo);
  2685. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  2686. _rtl8812ae_read_pa_type(hw, hwinfo, rtlefuse->autoload_failflag);
  2687. _rtl8812ae_read_bt_coexist_info_from_hwpg(hw,
  2688. rtlefuse->autoload_failflag, hwinfo);
  2689. } else {
  2690. _rtl8821ae_read_pa_type(hw, hwinfo, rtlefuse->autoload_failflag);
  2691. _rtl8821ae_read_bt_coexist_info_from_hwpg(hw,
  2692. rtlefuse->autoload_failflag, hwinfo);
  2693. }
  2694. _rtl8821ae_read_rfe_type(hw, hwinfo, rtlefuse->autoload_failflag);
  2695. /*board type*/
  2696. rtlefuse->board_type = ODM_BOARD_DEFAULT;
  2697. if (rtlhal->external_lna_2g != 0)
  2698. rtlefuse->board_type |= ODM_BOARD_EXT_LNA;
  2699. if (rtlhal->external_lna_5g != 0)
  2700. rtlefuse->board_type |= ODM_BOARD_EXT_LNA_5G;
  2701. if (rtlhal->external_pa_2g != 0)
  2702. rtlefuse->board_type |= ODM_BOARD_EXT_PA;
  2703. if (rtlhal->external_pa_5g != 0)
  2704. rtlefuse->board_type |= ODM_BOARD_EXT_PA_5G;
  2705. if (rtlpriv->btcoexist.btc_info.btcoexist == 1)
  2706. rtlefuse->board_type |= ODM_BOARD_BT;
  2707. rtlhal->board_type = rtlefuse->board_type;
  2708. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2709. "board_type = 0x%x\n", rtlefuse->board_type);
  2710. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  2711. if (rtlefuse->eeprom_channelplan == 0xff)
  2712. rtlefuse->eeprom_channelplan = 0x7F;
  2713. /* set channel plan from efuse */
  2714. rtlefuse->channel_plan = rtlefuse->eeprom_channelplan;
  2715. /*parse xtal*/
  2716. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_8821AE];
  2717. if (rtlefuse->crystalcap == 0xFF)
  2718. rtlefuse->crystalcap = 0x20;
  2719. rtlefuse->eeprom_thermalmeter = *(u8 *)&hwinfo[EEPROM_THERMAL_METER];
  2720. if ((rtlefuse->eeprom_thermalmeter == 0xff) ||
  2721. rtlefuse->autoload_failflag) {
  2722. rtlefuse->apk_thermalmeterignore = true;
  2723. rtlefuse->eeprom_thermalmeter = 0xff;
  2724. }
  2725. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  2726. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2727. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  2728. if (!rtlefuse->autoload_failflag) {
  2729. rtlefuse->antenna_div_cfg =
  2730. (hwinfo[EEPROM_RF_BOARD_OPTION] & 0x18) >> 3;
  2731. if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xff)
  2732. rtlefuse->antenna_div_cfg = 0;
  2733. if (rtlpriv->btcoexist.btc_info.btcoexist == 1 &&
  2734. rtlpriv->btcoexist.btc_info.ant_num == ANT_X1)
  2735. rtlefuse->antenna_div_cfg = 0;
  2736. rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
  2737. if (rtlefuse->antenna_div_type == 0xff)
  2738. rtlefuse->antenna_div_type = FIXED_HW_ANTDIV;
  2739. } else {
  2740. rtlefuse->antenna_div_cfg = 0;
  2741. rtlefuse->antenna_div_type = 0;
  2742. }
  2743. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2744. "SWAS: bHwAntDiv = %x, TRxAntDivType = %x\n",
  2745. rtlefuse->antenna_div_cfg, rtlefuse->antenna_div_type);
  2746. rtlpriv->ledctl.led_opendrain = true;
  2747. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  2748. switch (rtlefuse->eeprom_oemid) {
  2749. case RT_CID_DEFAULT:
  2750. break;
  2751. case EEPROM_CID_TOSHIBA:
  2752. rtlhal->oem_id = RT_CID_TOSHIBA;
  2753. break;
  2754. case EEPROM_CID_CCX:
  2755. rtlhal->oem_id = RT_CID_CCX;
  2756. break;
  2757. case EEPROM_CID_QMI:
  2758. rtlhal->oem_id = RT_CID_819X_QMI;
  2759. break;
  2760. case EEPROM_CID_WHQL:
  2761. break;
  2762. default:
  2763. break;
  2764. }
  2765. }
  2766. exit:
  2767. kfree(hwinfo);
  2768. }
  2769. /*static void _rtl8821ae_hal_customized_behavior(struct ieee80211_hw *hw)
  2770. {
  2771. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2772. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2773. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2774. rtlpriv->ledctl.led_opendrain = true;
  2775. switch (rtlhal->oem_id) {
  2776. case RT_CID_819X_HP:
  2777. rtlpriv->ledctl.led_opendrain = true;
  2778. break;
  2779. case RT_CID_819X_LENOVO:
  2780. case RT_CID_DEFAULT:
  2781. case RT_CID_TOSHIBA:
  2782. case RT_CID_CCX:
  2783. case RT_CID_819X_ACER:
  2784. case RT_CID_WHQL:
  2785. default:
  2786. break;
  2787. }
  2788. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  2789. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  2790. }*/
  2791. void rtl8821ae_read_eeprom_info(struct ieee80211_hw *hw)
  2792. {
  2793. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2794. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2795. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2796. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2797. u8 tmp_u1b;
  2798. rtlhal->version = _rtl8821ae_read_chip_version(hw);
  2799. if (get_rf_type(rtlphy) == RF_1T1R)
  2800. rtlpriv->dm.rfpath_rxenable[0] = true;
  2801. else
  2802. rtlpriv->dm.rfpath_rxenable[0] =
  2803. rtlpriv->dm.rfpath_rxenable[1] = true;
  2804. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  2805. rtlhal->version);
  2806. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  2807. if (tmp_u1b & BIT(4)) {
  2808. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  2809. rtlefuse->epromtype = EEPROM_93C46;
  2810. } else {
  2811. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  2812. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  2813. }
  2814. if (tmp_u1b & BIT(5)) {
  2815. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  2816. rtlefuse->autoload_failflag = false;
  2817. _rtl8821ae_read_adapter_info(hw, false);
  2818. } else {
  2819. pr_err("Autoload ERR!!\n");
  2820. }
  2821. /*hal_ReadRFType_8812A()*/
  2822. /* _rtl8821ae_hal_customized_behavior(hw); */
  2823. }
  2824. static void rtl8821ae_update_hal_rate_table(struct ieee80211_hw *hw,
  2825. struct ieee80211_sta *sta)
  2826. {
  2827. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2828. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2829. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2830. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2831. u32 ratr_value;
  2832. u8 ratr_index = 0;
  2833. u8 b_nmode = mac->ht_enable;
  2834. u8 mimo_ps = IEEE80211_SMPS_OFF;
  2835. u16 shortgi_rate;
  2836. u32 tmp_ratr_value;
  2837. u8 curtxbw_40mhz = mac->bw_40;
  2838. u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  2839. 1 : 0;
  2840. u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  2841. 1 : 0;
  2842. enum wireless_mode wirelessmode = mac->mode;
  2843. if (rtlhal->current_bandtype == BAND_ON_5G)
  2844. ratr_value = sta->supp_rates[1] << 4;
  2845. else
  2846. ratr_value = sta->supp_rates[0];
  2847. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  2848. ratr_value = 0xfff;
  2849. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  2850. sta->ht_cap.mcs.rx_mask[0] << 12);
  2851. switch (wirelessmode) {
  2852. case WIRELESS_MODE_B:
  2853. if (ratr_value & 0x0000000c)
  2854. ratr_value &= 0x0000000d;
  2855. else
  2856. ratr_value &= 0x0000000f;
  2857. break;
  2858. case WIRELESS_MODE_G:
  2859. ratr_value &= 0x00000FF5;
  2860. break;
  2861. case WIRELESS_MODE_N_24G:
  2862. case WIRELESS_MODE_N_5G:
  2863. b_nmode = 1;
  2864. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  2865. ratr_value &= 0x0007F005;
  2866. } else {
  2867. u32 ratr_mask;
  2868. if (get_rf_type(rtlphy) == RF_1T2R ||
  2869. get_rf_type(rtlphy) == RF_1T1R)
  2870. ratr_mask = 0x000ff005;
  2871. else
  2872. ratr_mask = 0x0f0ff005;
  2873. ratr_value &= ratr_mask;
  2874. }
  2875. break;
  2876. default:
  2877. if (rtlphy->rf_type == RF_1T2R)
  2878. ratr_value &= 0x000ff0ff;
  2879. else
  2880. ratr_value &= 0x0f0ff0ff;
  2881. break;
  2882. }
  2883. if ((rtlpriv->btcoexist.bt_coexistence) &&
  2884. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
  2885. (rtlpriv->btcoexist.bt_cur_state) &&
  2886. (rtlpriv->btcoexist.bt_ant_isolation) &&
  2887. ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
  2888. (rtlpriv->btcoexist.bt_service == BT_BUSY)))
  2889. ratr_value &= 0x0fffcfc0;
  2890. else
  2891. ratr_value &= 0x0FFFFFFF;
  2892. if (b_nmode && ((curtxbw_40mhz &&
  2893. b_curshortgi_40mhz) || (!curtxbw_40mhz &&
  2894. b_curshortgi_20mhz))) {
  2895. ratr_value |= 0x10000000;
  2896. tmp_ratr_value = (ratr_value >> 12);
  2897. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  2898. if ((1 << shortgi_rate) & tmp_ratr_value)
  2899. break;
  2900. }
  2901. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  2902. (shortgi_rate << 4) | (shortgi_rate);
  2903. }
  2904. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  2905. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2906. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  2907. }
  2908. static u8 _rtl8821ae_mrate_idx_to_arfr_id(
  2909. struct ieee80211_hw *hw, u8 rate_index,
  2910. enum wireless_mode wirelessmode)
  2911. {
  2912. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2913. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2914. u8 ret = 0;
  2915. switch (rate_index) {
  2916. case RATR_INX_WIRELESS_NGB:
  2917. if (rtlphy->rf_type == RF_1T1R)
  2918. ret = 1;
  2919. else
  2920. ret = 0;
  2921. ; break;
  2922. case RATR_INX_WIRELESS_N:
  2923. case RATR_INX_WIRELESS_NG:
  2924. if (rtlphy->rf_type == RF_1T1R)
  2925. ret = 5;
  2926. else
  2927. ret = 4;
  2928. ; break;
  2929. case RATR_INX_WIRELESS_NB:
  2930. if (rtlphy->rf_type == RF_1T1R)
  2931. ret = 3;
  2932. else
  2933. ret = 2;
  2934. ; break;
  2935. case RATR_INX_WIRELESS_GB:
  2936. ret = 6;
  2937. break;
  2938. case RATR_INX_WIRELESS_G:
  2939. ret = 7;
  2940. break;
  2941. case RATR_INX_WIRELESS_B:
  2942. ret = 8;
  2943. break;
  2944. case RATR_INX_WIRELESS_MC:
  2945. if ((wirelessmode == WIRELESS_MODE_B)
  2946. || (wirelessmode == WIRELESS_MODE_G)
  2947. || (wirelessmode == WIRELESS_MODE_N_24G)
  2948. || (wirelessmode == WIRELESS_MODE_AC_24G))
  2949. ret = 6;
  2950. else
  2951. ret = 7;
  2952. case RATR_INX_WIRELESS_AC_5N:
  2953. if (rtlphy->rf_type == RF_1T1R)
  2954. ret = 10;
  2955. else
  2956. ret = 9;
  2957. break;
  2958. case RATR_INX_WIRELESS_AC_24N:
  2959. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80) {
  2960. if (rtlphy->rf_type == RF_1T1R)
  2961. ret = 10;
  2962. else
  2963. ret = 9;
  2964. } else {
  2965. if (rtlphy->rf_type == RF_1T1R)
  2966. ret = 11;
  2967. else
  2968. ret = 12;
  2969. }
  2970. break;
  2971. default:
  2972. ret = 0; break;
  2973. }
  2974. return ret;
  2975. }
  2976. static u32 _rtl8821ae_rate_to_bitmap_2ssvht(__le16 vht_rate)
  2977. {
  2978. u8 i, j, tmp_rate;
  2979. u32 rate_bitmap = 0;
  2980. for (i = j = 0; i < 4; i += 2, j += 10) {
  2981. tmp_rate = (le16_to_cpu(vht_rate) >> i) & 3;
  2982. switch (tmp_rate) {
  2983. case 2:
  2984. rate_bitmap = rate_bitmap | (0x03ff << j);
  2985. break;
  2986. case 1:
  2987. rate_bitmap = rate_bitmap | (0x01ff << j);
  2988. break;
  2989. case 0:
  2990. rate_bitmap = rate_bitmap | (0x00ff << j);
  2991. break;
  2992. default:
  2993. break;
  2994. }
  2995. }
  2996. return rate_bitmap;
  2997. }
  2998. static u32 _rtl8821ae_set_ra_vht_ratr_bitmap(struct ieee80211_hw *hw,
  2999. enum wireless_mode wirelessmode,
  3000. u32 ratr_bitmap)
  3001. {
  3002. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3003. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3004. u32 ret_bitmap = ratr_bitmap;
  3005. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40
  3006. || rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80)
  3007. ret_bitmap = ratr_bitmap;
  3008. else if (wirelessmode == WIRELESS_MODE_AC_5G
  3009. || wirelessmode == WIRELESS_MODE_AC_24G) {
  3010. if (rtlphy->rf_type == RF_1T1R)
  3011. ret_bitmap = ratr_bitmap & (~BIT21);
  3012. else
  3013. ret_bitmap = ratr_bitmap & (~(BIT31|BIT21));
  3014. }
  3015. return ret_bitmap;
  3016. }
  3017. static u8 _rtl8821ae_get_vht_eni(enum wireless_mode wirelessmode,
  3018. u32 ratr_bitmap)
  3019. {
  3020. u8 ret = 0;
  3021. if (wirelessmode < WIRELESS_MODE_N_24G)
  3022. ret = 0;
  3023. else if (wirelessmode == WIRELESS_MODE_AC_24G) {
  3024. if (ratr_bitmap & 0xfff00000) /* Mix , 2SS */
  3025. ret = 3;
  3026. else /* Mix, 1SS */
  3027. ret = 2;
  3028. } else if (wirelessmode == WIRELESS_MODE_AC_5G) {
  3029. ret = 1;
  3030. } /* VHT */
  3031. return ret << 4;
  3032. }
  3033. static u8 _rtl8821ae_get_ra_ldpc(struct ieee80211_hw *hw,
  3034. u8 mac_id, struct rtl_sta_info *sta_entry,
  3035. enum wireless_mode wirelessmode)
  3036. {
  3037. u8 b_ldpc = 0;
  3038. /*not support ldpc, do not open*/
  3039. return b_ldpc << 2;
  3040. }
  3041. static u8 _rtl8821ae_get_ra_rftype(struct ieee80211_hw *hw,
  3042. enum wireless_mode wirelessmode,
  3043. u32 ratr_bitmap)
  3044. {
  3045. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3046. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3047. u8 rf_type = RF_1T1R;
  3048. if (rtlphy->rf_type == RF_1T1R)
  3049. rf_type = RF_1T1R;
  3050. else if (wirelessmode == WIRELESS_MODE_AC_5G
  3051. || wirelessmode == WIRELESS_MODE_AC_24G
  3052. || wirelessmode == WIRELESS_MODE_AC_ONLY) {
  3053. if (ratr_bitmap & 0xffc00000)
  3054. rf_type = RF_2T2R;
  3055. } else if (wirelessmode == WIRELESS_MODE_N_5G
  3056. || wirelessmode == WIRELESS_MODE_N_24G) {
  3057. if (ratr_bitmap & 0xfff00000)
  3058. rf_type = RF_2T2R;
  3059. }
  3060. return rf_type;
  3061. }
  3062. static bool _rtl8821ae_get_ra_shortgi(struct ieee80211_hw *hw, struct ieee80211_sta *sta,
  3063. u8 mac_id)
  3064. {
  3065. bool b_short_gi = false;
  3066. u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  3067. 1 : 0;
  3068. u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  3069. 1 : 0;
  3070. u8 b_curshortgi_80mhz = 0;
  3071. b_curshortgi_80mhz = (sta->vht_cap.cap &
  3072. IEEE80211_VHT_CAP_SHORT_GI_80) ? 1 : 0;
  3073. if (mac_id == MAC_ID_STATIC_FOR_BROADCAST_MULTICAST)
  3074. b_short_gi = false;
  3075. if (b_curshortgi_40mhz || b_curshortgi_80mhz
  3076. || b_curshortgi_20mhz)
  3077. b_short_gi = true;
  3078. return b_short_gi;
  3079. }
  3080. static void rtl8821ae_update_hal_rate_mask(struct ieee80211_hw *hw,
  3081. struct ieee80211_sta *sta, u8 rssi_level)
  3082. {
  3083. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3084. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3085. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  3086. struct rtl_sta_info *sta_entry = NULL;
  3087. u32 ratr_bitmap;
  3088. u8 ratr_index;
  3089. enum wireless_mode wirelessmode = 0;
  3090. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  3091. ? 1 : 0;
  3092. bool b_shortgi = false;
  3093. u8 rate_mask[7];
  3094. u8 macid = 0;
  3095. u8 mimo_ps = IEEE80211_SMPS_OFF;
  3096. u8 rf_type;
  3097. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  3098. wirelessmode = sta_entry->wireless_mode;
  3099. RT_TRACE(rtlpriv, COMP_RATR, DBG_LOUD,
  3100. "wireless mode = 0x%x\n", wirelessmode);
  3101. if (mac->opmode == NL80211_IFTYPE_STATION ||
  3102. mac->opmode == NL80211_IFTYPE_MESH_POINT) {
  3103. curtxbw_40mhz = mac->bw_40;
  3104. } else if (mac->opmode == NL80211_IFTYPE_AP ||
  3105. mac->opmode == NL80211_IFTYPE_ADHOC)
  3106. macid = sta->aid + 1;
  3107. if (wirelessmode == WIRELESS_MODE_N_5G ||
  3108. wirelessmode == WIRELESS_MODE_AC_5G ||
  3109. wirelessmode == WIRELESS_MODE_A)
  3110. ratr_bitmap = sta->supp_rates[NL80211_BAND_5GHZ] << 4;
  3111. else
  3112. ratr_bitmap = sta->supp_rates[NL80211_BAND_2GHZ];
  3113. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  3114. ratr_bitmap = 0xfff;
  3115. if (wirelessmode == WIRELESS_MODE_N_24G
  3116. || wirelessmode == WIRELESS_MODE_N_5G)
  3117. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  3118. sta->ht_cap.mcs.rx_mask[0] << 12);
  3119. else if (wirelessmode == WIRELESS_MODE_AC_24G
  3120. || wirelessmode == WIRELESS_MODE_AC_5G
  3121. || wirelessmode == WIRELESS_MODE_AC_ONLY)
  3122. ratr_bitmap |= _rtl8821ae_rate_to_bitmap_2ssvht(
  3123. sta->vht_cap.vht_mcs.rx_mcs_map) << 12;
  3124. b_shortgi = _rtl8821ae_get_ra_shortgi(hw, sta, macid);
  3125. rf_type = _rtl8821ae_get_ra_rftype(hw, wirelessmode, ratr_bitmap);
  3126. /*mac id owner*/
  3127. switch (wirelessmode) {
  3128. case WIRELESS_MODE_B:
  3129. ratr_index = RATR_INX_WIRELESS_B;
  3130. if (ratr_bitmap & 0x0000000c)
  3131. ratr_bitmap &= 0x0000000d;
  3132. else
  3133. ratr_bitmap &= 0x0000000f;
  3134. break;
  3135. case WIRELESS_MODE_G:
  3136. ratr_index = RATR_INX_WIRELESS_GB;
  3137. if (rssi_level == 1)
  3138. ratr_bitmap &= 0x00000f00;
  3139. else if (rssi_level == 2)
  3140. ratr_bitmap &= 0x00000ff0;
  3141. else
  3142. ratr_bitmap &= 0x00000ff5;
  3143. break;
  3144. case WIRELESS_MODE_A:
  3145. ratr_index = RATR_INX_WIRELESS_G;
  3146. ratr_bitmap &= 0x00000ff0;
  3147. break;
  3148. case WIRELESS_MODE_N_24G:
  3149. case WIRELESS_MODE_N_5G:
  3150. if (wirelessmode == WIRELESS_MODE_N_24G)
  3151. ratr_index = RATR_INX_WIRELESS_NGB;
  3152. else
  3153. ratr_index = RATR_INX_WIRELESS_NG;
  3154. if (mimo_ps == IEEE80211_SMPS_STATIC
  3155. || mimo_ps == IEEE80211_SMPS_DYNAMIC) {
  3156. if (rssi_level == 1)
  3157. ratr_bitmap &= 0x000f0000;
  3158. else if (rssi_level == 2)
  3159. ratr_bitmap &= 0x000ff000;
  3160. else
  3161. ratr_bitmap &= 0x000ff005;
  3162. } else {
  3163. if (rf_type == RF_1T1R) {
  3164. if (curtxbw_40mhz) {
  3165. if (rssi_level == 1)
  3166. ratr_bitmap &= 0x000f0000;
  3167. else if (rssi_level == 2)
  3168. ratr_bitmap &= 0x000ff000;
  3169. else
  3170. ratr_bitmap &= 0x000ff015;
  3171. } else {
  3172. if (rssi_level == 1)
  3173. ratr_bitmap &= 0x000f0000;
  3174. else if (rssi_level == 2)
  3175. ratr_bitmap &= 0x000ff000;
  3176. else
  3177. ratr_bitmap &= 0x000ff005;
  3178. }
  3179. } else {
  3180. if (curtxbw_40mhz) {
  3181. if (rssi_level == 1)
  3182. ratr_bitmap &= 0x0fff0000;
  3183. else if (rssi_level == 2)
  3184. ratr_bitmap &= 0x0ffff000;
  3185. else
  3186. ratr_bitmap &= 0x0ffff015;
  3187. } else {
  3188. if (rssi_level == 1)
  3189. ratr_bitmap &= 0x0fff0000;
  3190. else if (rssi_level == 2)
  3191. ratr_bitmap &= 0x0ffff000;
  3192. else
  3193. ratr_bitmap &= 0x0ffff005;
  3194. }
  3195. }
  3196. }
  3197. break;
  3198. case WIRELESS_MODE_AC_24G:
  3199. ratr_index = RATR_INX_WIRELESS_AC_24N;
  3200. if (rssi_level == 1)
  3201. ratr_bitmap &= 0xfc3f0000;
  3202. else if (rssi_level == 2)
  3203. ratr_bitmap &= 0xfffff000;
  3204. else
  3205. ratr_bitmap &= 0xffffffff;
  3206. break;
  3207. case WIRELESS_MODE_AC_5G:
  3208. ratr_index = RATR_INX_WIRELESS_AC_5N;
  3209. if (rf_type == RF_1T1R) {
  3210. if (rssi_level == 1) /*add by Gary for ac-series*/
  3211. ratr_bitmap &= 0x003f8000;
  3212. else if (rssi_level == 2)
  3213. ratr_bitmap &= 0x003ff000;
  3214. else
  3215. ratr_bitmap &= 0x003ff010;
  3216. } else {
  3217. if (rssi_level == 1)
  3218. ratr_bitmap &= 0xfe3f8000;
  3219. else if (rssi_level == 2)
  3220. ratr_bitmap &= 0xfffff000;
  3221. else
  3222. ratr_bitmap &= 0xfffff010;
  3223. }
  3224. break;
  3225. default:
  3226. ratr_index = RATR_INX_WIRELESS_NGB;
  3227. if (rf_type == RF_1T2R)
  3228. ratr_bitmap &= 0x000ff0ff;
  3229. else
  3230. ratr_bitmap &= 0x0f8ff0ff;
  3231. break;
  3232. }
  3233. ratr_index = _rtl8821ae_mrate_idx_to_arfr_id(hw, ratr_index, wirelessmode);
  3234. sta_entry->ratr_index = ratr_index;
  3235. ratr_bitmap = _rtl8821ae_set_ra_vht_ratr_bitmap(hw, wirelessmode,
  3236. ratr_bitmap);
  3237. RT_TRACE(rtlpriv, COMP_RATR, DBG_LOUD,
  3238. "ratr_bitmap :%x\n", ratr_bitmap);
  3239. /* *(u32 *)& rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
  3240. (ratr_index << 28)); */
  3241. rate_mask[0] = macid;
  3242. rate_mask[1] = ratr_index | (b_shortgi ? 0x80 : 0x00);
  3243. rate_mask[2] = rtlphy->current_chan_bw
  3244. | _rtl8821ae_get_vht_eni(wirelessmode, ratr_bitmap)
  3245. | _rtl8821ae_get_ra_ldpc(hw, macid, sta_entry, wirelessmode);
  3246. rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
  3247. rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
  3248. rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
  3249. rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
  3250. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  3251. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
  3252. ratr_index, ratr_bitmap,
  3253. rate_mask[0], rate_mask[1],
  3254. rate_mask[2], rate_mask[3],
  3255. rate_mask[4], rate_mask[5],
  3256. rate_mask[6]);
  3257. rtl8821ae_fill_h2c_cmd(hw, H2C_8821AE_RA_MASK, 7, rate_mask);
  3258. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  3259. }
  3260. void rtl8821ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
  3261. struct ieee80211_sta *sta, u8 rssi_level)
  3262. {
  3263. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3264. if (rtlpriv->dm.useramask)
  3265. rtl8821ae_update_hal_rate_mask(hw, sta, rssi_level);
  3266. else
  3267. /*RT_TRACE(rtlpriv, COMP_RATR,DBG_LOUD,
  3268. "rtl8821ae_update_hal_rate_tbl() Error! 8821ae FW RA Only\n");*/
  3269. rtl8821ae_update_hal_rate_table(hw, sta);
  3270. }
  3271. void rtl8821ae_update_channel_access_setting(struct ieee80211_hw *hw)
  3272. {
  3273. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3274. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  3275. u16 wireless_mode = mac->mode;
  3276. u8 sifs_timer, r2t_sifs;
  3277. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  3278. (u8 *)&mac->slot_time);
  3279. if (wireless_mode == WIRELESS_MODE_G)
  3280. sifs_timer = 0x0a;
  3281. else
  3282. sifs_timer = 0x0e;
  3283. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  3284. r2t_sifs = 0xa;
  3285. if (wireless_mode == WIRELESS_MODE_AC_5G &&
  3286. (mac->vht_ldpc_cap & LDPC_VHT_ENABLE_RX) &&
  3287. (mac->vht_stbc_cap & STBC_VHT_ENABLE_RX)) {
  3288. if (mac->vendor == PEER_ATH)
  3289. r2t_sifs = 0x8;
  3290. else
  3291. r2t_sifs = 0xa;
  3292. } else if (wireless_mode == WIRELESS_MODE_AC_5G) {
  3293. r2t_sifs = 0xa;
  3294. }
  3295. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_R2T_SIFS, (u8 *)&r2t_sifs);
  3296. }
  3297. bool rtl8821ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  3298. {
  3299. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3300. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  3301. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3302. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  3303. u8 u1tmp = 0;
  3304. bool b_actuallyset = false;
  3305. if (rtlpriv->rtlhal.being_init_adapter)
  3306. return false;
  3307. if (ppsc->swrf_processing)
  3308. return false;
  3309. spin_lock(&rtlpriv->locks.rf_ps_lock);
  3310. if (ppsc->rfchange_inprogress) {
  3311. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3312. return false;
  3313. } else {
  3314. ppsc->rfchange_inprogress = true;
  3315. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3316. }
  3317. cur_rfstate = ppsc->rfpwr_state;
  3318. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  3319. rtl_read_byte(rtlpriv,
  3320. REG_GPIO_IO_SEL_2) & ~(BIT(1)));
  3321. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  3322. if (rtlphy->polarity_ctl)
  3323. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  3324. else
  3325. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  3326. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  3327. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  3328. "GPIOChangeRF - HW Radio ON, RF ON\n");
  3329. e_rfpowerstate_toset = ERFON;
  3330. ppsc->hwradiooff = false;
  3331. b_actuallyset = true;
  3332. } else if ((!ppsc->hwradiooff)
  3333. && (e_rfpowerstate_toset == ERFOFF)) {
  3334. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  3335. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  3336. e_rfpowerstate_toset = ERFOFF;
  3337. ppsc->hwradiooff = true;
  3338. b_actuallyset = true;
  3339. }
  3340. if (b_actuallyset) {
  3341. spin_lock(&rtlpriv->locks.rf_ps_lock);
  3342. ppsc->rfchange_inprogress = false;
  3343. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3344. } else {
  3345. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  3346. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  3347. spin_lock(&rtlpriv->locks.rf_ps_lock);
  3348. ppsc->rfchange_inprogress = false;
  3349. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3350. }
  3351. *valid = 1;
  3352. return !ppsc->hwradiooff;
  3353. }
  3354. void rtl8821ae_set_key(struct ieee80211_hw *hw, u32 key_index,
  3355. u8 *p_macaddr, bool is_group, u8 enc_algo,
  3356. bool is_wepkey, bool clear_all)
  3357. {
  3358. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3359. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  3360. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  3361. u8 *macaddr = p_macaddr;
  3362. u32 entry_id = 0;
  3363. bool is_pairwise = false;
  3364. static u8 cam_const_addr[4][6] = {
  3365. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  3366. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  3367. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  3368. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  3369. };
  3370. static u8 cam_const_broad[] = {
  3371. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  3372. };
  3373. if (clear_all) {
  3374. u8 idx = 0;
  3375. u8 cam_offset = 0;
  3376. u8 clear_number = 5;
  3377. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  3378. for (idx = 0; idx < clear_number; idx++) {
  3379. rtl_cam_mark_invalid(hw, cam_offset + idx);
  3380. rtl_cam_empty_entry(hw, cam_offset + idx);
  3381. if (idx < 5) {
  3382. memset(rtlpriv->sec.key_buf[idx], 0,
  3383. MAX_KEY_LEN);
  3384. rtlpriv->sec.key_len[idx] = 0;
  3385. }
  3386. }
  3387. } else {
  3388. switch (enc_algo) {
  3389. case WEP40_ENCRYPTION:
  3390. enc_algo = CAM_WEP40;
  3391. break;
  3392. case WEP104_ENCRYPTION:
  3393. enc_algo = CAM_WEP104;
  3394. break;
  3395. case TKIP_ENCRYPTION:
  3396. enc_algo = CAM_TKIP;
  3397. break;
  3398. case AESCCMP_ENCRYPTION:
  3399. enc_algo = CAM_AES;
  3400. break;
  3401. default:
  3402. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  3403. "switch case %#x not processed\n", enc_algo);
  3404. enc_algo = CAM_TKIP;
  3405. break;
  3406. }
  3407. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  3408. macaddr = cam_const_addr[key_index];
  3409. entry_id = key_index;
  3410. } else {
  3411. if (is_group) {
  3412. macaddr = cam_const_broad;
  3413. entry_id = key_index;
  3414. } else {
  3415. if (mac->opmode == NL80211_IFTYPE_AP) {
  3416. entry_id = rtl_cam_get_free_entry(hw, p_macaddr);
  3417. if (entry_id >= TOTAL_CAM_ENTRY) {
  3418. pr_err("an not find free hwsecurity cam entry\n");
  3419. return;
  3420. }
  3421. } else {
  3422. entry_id = CAM_PAIRWISE_KEY_POSITION;
  3423. }
  3424. key_index = PAIRWISE_KEYIDX;
  3425. is_pairwise = true;
  3426. }
  3427. }
  3428. if (rtlpriv->sec.key_len[key_index] == 0) {
  3429. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3430. "delete one entry, entry_id is %d\n",
  3431. entry_id);
  3432. if (mac->opmode == NL80211_IFTYPE_AP)
  3433. rtl_cam_del_entry(hw, p_macaddr);
  3434. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  3435. } else {
  3436. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3437. "add one entry\n");
  3438. if (is_pairwise) {
  3439. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3440. "set Pairwise key\n");
  3441. rtl_cam_add_one_entry(hw, macaddr, key_index,
  3442. entry_id, enc_algo,
  3443. CAM_CONFIG_NO_USEDK,
  3444. rtlpriv->sec.key_buf[key_index]);
  3445. } else {
  3446. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3447. "set group key\n");
  3448. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  3449. rtl_cam_add_one_entry(hw,
  3450. rtlefuse->dev_addr,
  3451. PAIRWISE_KEYIDX,
  3452. CAM_PAIRWISE_KEY_POSITION,
  3453. enc_algo,
  3454. CAM_CONFIG_NO_USEDK,
  3455. rtlpriv->sec.key_buf
  3456. [entry_id]);
  3457. }
  3458. rtl_cam_add_one_entry(hw, macaddr, key_index,
  3459. entry_id, enc_algo,
  3460. CAM_CONFIG_NO_USEDK,
  3461. rtlpriv->sec.key_buf[entry_id]);
  3462. }
  3463. }
  3464. }
  3465. }
  3466. void rtl8821ae_bt_reg_init(struct ieee80211_hw *hw)
  3467. {
  3468. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3469. /* 0:Low, 1:High, 2:From Efuse. */
  3470. rtlpriv->btcoexist.reg_bt_iso = 2;
  3471. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  3472. rtlpriv->btcoexist.reg_bt_sco = 3;
  3473. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  3474. rtlpriv->btcoexist.reg_bt_sco = 0;
  3475. }
  3476. void rtl8821ae_bt_hw_init(struct ieee80211_hw *hw)
  3477. {
  3478. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3479. if (rtlpriv->cfg->ops->get_btc_status())
  3480. rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
  3481. }
  3482. void rtl8821ae_suspend(struct ieee80211_hw *hw)
  3483. {
  3484. }
  3485. void rtl8821ae_resume(struct ieee80211_hw *hw)
  3486. {
  3487. }
  3488. /* Turn on AAP (RCR:bit 0) for promicuous mode. */
  3489. void rtl8821ae_allow_all_destaddr(struct ieee80211_hw *hw,
  3490. bool allow_all_da, bool write_into_reg)
  3491. {
  3492. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3493. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  3494. if (allow_all_da) /* Set BIT0 */
  3495. rtlpci->receive_config |= RCR_AAP;
  3496. else /* Clear BIT0 */
  3497. rtlpci->receive_config &= ~RCR_AAP;
  3498. if (write_into_reg)
  3499. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  3500. RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
  3501. "receive_config=0x%08X, write_into_reg=%d\n",
  3502. rtlpci->receive_config, write_into_reg);
  3503. }
  3504. /* WKFMCAMAddAllEntry8812 */
  3505. void rtl8821ae_add_wowlan_pattern(struct ieee80211_hw *hw,
  3506. struct rtl_wow_pattern *rtl_pattern,
  3507. u8 index)
  3508. {
  3509. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3510. u32 cam = 0;
  3511. u8 addr = 0;
  3512. u16 rxbuf_addr;
  3513. u8 tmp, count = 0;
  3514. u16 cam_start;
  3515. u16 offset;
  3516. /* Count the WFCAM entry start offset. */
  3517. /* RX page size = 128 byte */
  3518. offset = MAX_RX_DMA_BUFFER_SIZE_8812 / 128;
  3519. /* We should start from the boundry */
  3520. cam_start = offset * 128;
  3521. /* Enable Rx packet buffer access. */
  3522. rtl_write_byte(rtlpriv, REG_PKT_BUFF_ACCESS_CTRL, RXPKT_BUF_SELECT);
  3523. for (addr = 0; addr < WKFMCAM_ADDR_NUM; addr++) {
  3524. /* Set Rx packet buffer offset.
  3525. * RxBufer pointer increases 1,
  3526. * we can access 8 bytes in Rx packet buffer.
  3527. * CAM start offset (unit: 1 byte) = index*WKFMCAM_SIZE
  3528. * RxBufer addr = (CAM start offset +
  3529. * per entry offset of a WKFM CAM)/8
  3530. * * index: The index of the wake up frame mask
  3531. * * WKFMCAM_SIZE: the total size of one WKFM CAM
  3532. * * per entry offset of a WKFM CAM: Addr*4 bytes
  3533. */
  3534. rxbuf_addr = (cam_start + index * WKFMCAM_SIZE + addr * 4) >> 3;
  3535. /* Set R/W start offset */
  3536. rtl_write_word(rtlpriv, REG_PKTBUF_DBG_CTRL, rxbuf_addr);
  3537. if (addr == 0) {
  3538. cam = BIT(31) | rtl_pattern->crc;
  3539. if (rtl_pattern->type == UNICAST_PATTERN)
  3540. cam |= BIT(24);
  3541. else if (rtl_pattern->type == MULTICAST_PATTERN)
  3542. cam |= BIT(25);
  3543. else if (rtl_pattern->type == BROADCAST_PATTERN)
  3544. cam |= BIT(26);
  3545. rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_L, cam);
  3546. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  3547. "WRITE entry[%d] 0x%x: %x\n", addr,
  3548. REG_PKTBUF_DBG_DATA_L, cam);
  3549. /* Write to Rx packet buffer. */
  3550. rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0x0f01);
  3551. } else if (addr == 2 || addr == 4) {/* WKFM[127:0] */
  3552. cam = rtl_pattern->mask[addr - 2];
  3553. rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_L, cam);
  3554. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  3555. "WRITE entry[%d] 0x%x: %x\n", addr,
  3556. REG_PKTBUF_DBG_DATA_L, cam);
  3557. rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0x0f01);
  3558. } else if (addr == 3 || addr == 5) {/* WKFM[127:0] */
  3559. cam = rtl_pattern->mask[addr - 2];
  3560. rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_H, cam);
  3561. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  3562. "WRITE entry[%d] 0x%x: %x\n", addr,
  3563. REG_PKTBUF_DBG_DATA_H, cam);
  3564. rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0xf001);
  3565. }
  3566. count = 0;
  3567. do {
  3568. tmp = rtl_read_byte(rtlpriv, REG_RXPKTBUF_CTRL);
  3569. udelay(2);
  3570. count++;
  3571. } while (tmp && count < 100);
  3572. WARN_ONCE((count >= 100),
  3573. "rtl8821ae: Write wake up frame mask FAIL %d value!\n",
  3574. tmp);
  3575. }
  3576. /* Disable Rx packet buffer access. */
  3577. rtl_write_byte(rtlpriv, REG_PKT_BUFF_ACCESS_CTRL,
  3578. DISABLE_TRXPKT_BUF_ACCESS);
  3579. }